2 * PIC32 Integrated Serial Driver.
4 * Copyright (C) 2015 Microchip Technology, Inc.
9 * Licensed under GPLv2 or later.
12 #include <linux/kernel.h>
13 #include <linux/platform_device.h>
15 #include <linux/of_device.h>
16 #include <linux/of_irq.h>
17 #include <linux/of_gpio.h>
18 #include <linux/init.h>
19 #include <linux/module.h>
20 #include <linux/slab.h>
21 #include <linux/console.h>
22 #include <linux/clk.h>
23 #include <linux/tty.h>
24 #include <linux/tty_flip.h>
25 #include <linux/serial_core.h>
26 #include <linux/delay.h>
28 #include <asm/mach-pic32/pic32.h>
29 #include "pic32_uart.h"
31 /* UART name and device definitions */
32 #define PIC32_DEV_NAME "pic32-uart"
33 #define PIC32_MAX_UARTS 6
34 #define PIC32_SDEV_NAME "ttyPIC"
36 /* pic32_sport pointer for console use */
37 static struct pic32_sport *pic32_sports[PIC32_MAX_UARTS];
39 static inline void pic32_wait_deplete_txbuf(struct pic32_sport *sport)
41 /* wait for tx empty, otherwise chars will be lost or corrupted */
42 while (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_TRMT))
46 static inline int pic32_enable_clock(struct pic32_sport *sport)
48 int ret = clk_prepare_enable(sport->clk);
57 static inline void pic32_disable_clock(struct pic32_sport *sport)
60 clk_disable_unprepare(sport->clk);
63 /* serial core request to check if uart tx buffer is empty */
64 static unsigned int pic32_uart_tx_empty(struct uart_port *port)
66 struct pic32_sport *sport = to_pic32_sport(port);
67 u32 val = pic32_uart_readl(sport, PIC32_UART_STA);
69 return (val & PIC32_UART_STA_TRMT) ? 1 : 0;
72 /* serial core request to set UART outputs */
73 static void pic32_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
75 struct pic32_sport *sport = to_pic32_sport(port);
77 /* set loopback mode */
78 if (mctrl & TIOCM_LOOP)
79 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
80 PIC32_UART_MODE_LPBK);
82 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
83 PIC32_UART_MODE_LPBK);
86 /* get the state of CTS input pin for this port */
87 static unsigned int get_cts_state(struct pic32_sport *sport)
89 /* read and invert UxCTS */
90 if (gpio_is_valid(sport->cts_gpio))
91 return !gpio_get_value(sport->cts_gpio);
96 /* serial core request to return the state of misc UART input pins */
97 static unsigned int pic32_uart_get_mctrl(struct uart_port *port)
99 struct pic32_sport *sport = to_pic32_sport(port);
100 unsigned int mctrl = 0;
102 if (!sport->hw_flow_ctrl)
104 else if (get_cts_state(sport))
107 /* DSR and CD are not supported in PIC32, so return 1
108 * RI is not supported in PIC32, so return 0
116 /* stop tx and start tx are not called in pairs, therefore a flag indicates
117 * the status of irq to control the irq-depth.
119 static inline void pic32_uart_irqtxen(struct pic32_sport *sport, u8 en)
121 if (en && !tx_irq_enabled(sport)) {
122 enable_irq(sport->irq_tx);
123 tx_irq_enabled(sport) = 1;
124 } else if (!en && tx_irq_enabled(sport)) {
125 /* use disable_irq_nosync() and not disable_irq() to avoid self
126 * imposed deadlock by not waiting for irq handler to end,
127 * since this callback is called from interrupt context.
129 disable_irq_nosync(sport->irq_tx);
130 tx_irq_enabled(sport) = 0;
134 /* serial core request to disable tx ASAP (used for flow control) */
135 static void pic32_uart_stop_tx(struct uart_port *port)
137 struct pic32_sport *sport = to_pic32_sport(port);
139 if (!(pic32_uart_readl(sport, PIC32_UART_MODE) & PIC32_UART_MODE_ON))
142 if (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_UTXEN))
145 /* wait for tx empty */
146 pic32_wait_deplete_txbuf(sport);
148 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
149 PIC32_UART_STA_UTXEN);
150 pic32_uart_irqtxen(sport, 0);
153 /* serial core request to (re)enable tx */
154 static void pic32_uart_start_tx(struct uart_port *port)
156 struct pic32_sport *sport = to_pic32_sport(port);
158 pic32_uart_irqtxen(sport, 1);
159 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
160 PIC32_UART_STA_UTXEN);
163 /* serial core request to stop rx, called before port shutdown */
164 static void pic32_uart_stop_rx(struct uart_port *port)
166 struct pic32_sport *sport = to_pic32_sport(port);
168 /* disable rx interrupts */
169 disable_irq(sport->irq_rx);
171 /* receiver Enable bit OFF */
172 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
173 PIC32_UART_STA_URXEN);
176 /* serial core request to start/stop emitting break char */
177 static void pic32_uart_break_ctl(struct uart_port *port, int ctl)
179 struct pic32_sport *sport = to_pic32_sport(port);
182 spin_lock_irqsave(&port->lock, flags);
185 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
186 PIC32_UART_STA_UTXBRK);
188 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
189 PIC32_UART_STA_UTXBRK);
191 spin_unlock_irqrestore(&port->lock, flags);
194 /* get port type in string format */
195 static const char *pic32_uart_type(struct uart_port *port)
197 return (port->type == PORT_PIC32) ? PIC32_DEV_NAME : NULL;
200 /* read all chars in rx fifo and send them to core */
201 static void pic32_uart_do_rx(struct uart_port *port)
203 struct pic32_sport *sport = to_pic32_sport(port);
204 struct tty_port *tty;
205 unsigned int max_count;
207 /* limit number of char read in interrupt, should not be
208 * higher than fifo size anyway since we're much faster than
211 max_count = PIC32_UART_RX_FIFO_DEPTH;
213 spin_lock(&port->lock);
215 tty = &port->state->port;
221 /* get overrun/fifo empty information from status register */
222 sta_reg = pic32_uart_readl(sport, PIC32_UART_STA);
223 if (unlikely(sta_reg & PIC32_UART_STA_OERR)) {
225 /* fifo reset is required to clear interrupt */
226 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
227 PIC32_UART_STA_OERR);
229 port->icount.overrun++;
230 tty_insert_flip_char(tty, 0, TTY_OVERRUN);
233 /* Can at least one more character can be read? */
234 if (!(sta_reg & PIC32_UART_STA_URXDA))
237 /* read the character and increment the rx counter */
238 c = pic32_uart_readl(sport, PIC32_UART_RX);
244 if (unlikely((sta_reg & PIC32_UART_STA_PERR) ||
245 (sta_reg & PIC32_UART_STA_FERR))) {
248 if (sta_reg & PIC32_UART_STA_PERR)
249 port->icount.parity++;
250 if (sta_reg & PIC32_UART_STA_FERR)
251 port->icount.frame++;
253 /* update flag wrt read_status_mask */
254 sta_reg &= port->read_status_mask;
256 if (sta_reg & PIC32_UART_STA_FERR)
258 if (sta_reg & PIC32_UART_STA_PERR)
262 if (uart_handle_sysrq_char(port, c))
265 if ((sta_reg & port->ignore_status_mask) == 0)
266 tty_insert_flip_char(tty, c, flag);
268 } while (--max_count);
270 spin_unlock(&port->lock);
272 tty_flip_buffer_push(tty);
275 /* fill tx fifo with chars to send, stop when fifo is about to be full
276 * or when all chars have been sent.
278 static void pic32_uart_do_tx(struct uart_port *port)
280 struct pic32_sport *sport = to_pic32_sport(port);
281 struct circ_buf *xmit = &port->state->xmit;
282 unsigned int max_count = PIC32_UART_TX_FIFO_DEPTH;
285 pic32_uart_writel(sport, PIC32_UART_TX, port->x_char);
291 if (uart_tx_stopped(port)) {
292 pic32_uart_stop_tx(port);
296 if (uart_circ_empty(xmit))
299 /* keep stuffing chars into uart tx buffer
300 * 1) until uart fifo is full
302 * 2) until the circ buffer is empty
303 * (all chars have been sent)
305 * 3) until the max count is reached
306 * (prevents lingering here for too long in certain cases)
308 while (!(PIC32_UART_STA_UTXBF &
309 pic32_uart_readl(sport, PIC32_UART_STA))) {
310 unsigned int c = xmit->buf[xmit->tail];
312 pic32_uart_writel(sport, PIC32_UART_TX, c);
314 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
316 if (uart_circ_empty(xmit))
318 if (--max_count == 0)
322 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
323 uart_write_wakeup(port);
325 if (uart_circ_empty(xmit))
331 pic32_uart_irqtxen(sport, 0);
334 /* RX interrupt handler */
335 static irqreturn_t pic32_uart_rx_interrupt(int irq, void *dev_id)
337 struct uart_port *port = dev_id;
339 pic32_uart_do_rx(port);
344 /* TX interrupt handler */
345 static irqreturn_t pic32_uart_tx_interrupt(int irq, void *dev_id)
347 struct uart_port *port = dev_id;
350 spin_lock_irqsave(&port->lock, flags);
351 pic32_uart_do_tx(port);
352 spin_unlock_irqrestore(&port->lock, flags);
357 /* FAULT interrupt handler */
358 static irqreturn_t pic32_uart_fault_interrupt(int irq, void *dev_id)
360 /* do nothing: pic32_uart_do_rx() handles faults. */
364 /* enable rx & tx operation on uart */
365 static void pic32_uart_en_and_unmask(struct uart_port *port)
367 struct pic32_sport *sport = to_pic32_sport(port);
369 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_STA),
370 PIC32_UART_STA_UTXEN | PIC32_UART_STA_URXEN);
371 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
375 /* disable rx & tx operation on uart */
376 static void pic32_uart_dsbl_and_mask(struct uart_port *port)
378 struct pic32_sport *sport = to_pic32_sport(port);
380 /* wait for tx empty, otherwise chars will be lost or corrupted */
381 pic32_wait_deplete_txbuf(sport);
383 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
384 PIC32_UART_STA_UTXEN | PIC32_UART_STA_URXEN);
385 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
389 /* serial core request to initialize uart and start rx operation */
390 static int pic32_uart_startup(struct uart_port *port)
392 struct pic32_sport *sport = to_pic32_sport(port);
393 u32 dflt_baud = (port->uartclk / PIC32_UART_DFLT_BRATE / 16) - 1;
397 local_irq_save(flags);
399 ret = pic32_enable_clock(sport);
401 local_irq_restore(flags);
405 /* clear status and mode registers */
406 pic32_uart_writel(sport, PIC32_UART_MODE, 0);
407 pic32_uart_writel(sport, PIC32_UART_STA, 0);
409 /* disable uart and mask all interrupts */
410 pic32_uart_dsbl_and_mask(port);
412 /* set default baud */
413 pic32_uart_writel(sport, PIC32_UART_BRG, dflt_baud);
415 local_irq_restore(flags);
417 /* Each UART of a PIC32 has three interrupts therefore,
418 * we setup driver to register the 3 irqs for the device.
420 * For each irq request_irq() is called with interrupt disabled.
421 * And the irq is enabled as soon as we are ready to handle them.
423 tx_irq_enabled(sport) = 0;
425 sport->irq_fault_name = kasprintf(GFP_KERNEL, "%s%d-fault",
426 pic32_uart_type(port),
428 if (!sport->irq_fault_name) {
429 dev_err(port->dev, "%s: kasprintf err!", __func__);
433 irq_set_status_flags(sport->irq_fault, IRQ_NOAUTOEN);
434 ret = request_irq(sport->irq_fault, pic32_uart_fault_interrupt,
435 sport->irqflags_fault, sport->irq_fault_name, port);
437 dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
438 __func__, sport->irq_fault, ret,
439 pic32_uart_type(port));
443 sport->irq_rx_name = kasprintf(GFP_KERNEL, "%s%d-rx",
444 pic32_uart_type(port),
446 if (!sport->irq_rx_name) {
447 dev_err(port->dev, "%s: kasprintf err!", __func__);
448 kfree(sport->irq_fault_name);
452 irq_set_status_flags(sport->irq_rx, IRQ_NOAUTOEN);
453 ret = request_irq(sport->irq_rx, pic32_uart_rx_interrupt,
454 sport->irqflags_rx, sport->irq_rx_name, port);
456 dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
457 __func__, sport->irq_rx, ret,
458 pic32_uart_type(port));
462 sport->irq_tx_name = kasprintf(GFP_KERNEL, "%s%d-tx",
463 pic32_uart_type(port),
465 if (!sport->irq_tx_name) {
466 dev_err(port->dev, "%s: kasprintf err!", __func__);
470 irq_set_status_flags(sport->irq_tx, IRQ_NOAUTOEN);
471 ret = request_irq(sport->irq_tx, pic32_uart_tx_interrupt,
472 sport->irqflags_tx, sport->irq_tx_name, port);
474 dev_err(port->dev, "%s: request irq(%d) err! ret:%d name:%s\n",
475 __func__, sport->irq_tx, ret,
476 pic32_uart_type(port));
480 local_irq_save(flags);
482 /* set rx interrupt on first receive */
483 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
484 PIC32_UART_STA_URXISEL1 | PIC32_UART_STA_URXISEL0);
486 /* set interrupt on empty */
487 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_STA),
488 PIC32_UART_STA_UTXISEL1);
490 /* enable all interrupts and eanable uart */
491 pic32_uart_en_and_unmask(port);
493 enable_irq(sport->irq_rx);
498 kfree(sport->irq_tx_name);
499 free_irq(sport->irq_tx, sport);
501 kfree(sport->irq_rx_name);
502 free_irq(sport->irq_rx, sport);
504 kfree(sport->irq_fault_name);
505 free_irq(sport->irq_fault, sport);
510 /* serial core request to flush & disable uart */
511 static void pic32_uart_shutdown(struct uart_port *port)
513 struct pic32_sport *sport = to_pic32_sport(port);
517 spin_lock_irqsave(&port->lock, flags);
518 pic32_uart_dsbl_and_mask(port);
519 spin_unlock_irqrestore(&port->lock, flags);
520 pic32_disable_clock(sport);
522 /* free all 3 interrupts for this UART */
523 free_irq(sport->irq_fault, port);
524 free_irq(sport->irq_tx, port);
525 free_irq(sport->irq_rx, port);
528 /* serial core request to change current uart setting */
529 static void pic32_uart_set_termios(struct uart_port *port,
530 struct ktermios *new,
531 struct ktermios *old)
533 struct pic32_sport *sport = to_pic32_sport(port);
538 spin_lock_irqsave(&port->lock, flags);
540 /* disable uart and mask all interrupts while changing speed */
541 pic32_uart_dsbl_and_mask(port);
543 /* stop bit options */
544 if (new->c_cflag & CSTOPB)
545 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
546 PIC32_UART_MODE_STSEL);
548 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
549 PIC32_UART_MODE_STSEL);
552 if (new->c_cflag & PARENB) {
553 if (new->c_cflag & PARODD) {
554 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
555 PIC32_UART_MODE_PDSEL1);
556 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
557 PIC32_UART_MODE_PDSEL0);
559 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
560 PIC32_UART_MODE_PDSEL0);
561 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
562 PIC32_UART_MODE_PDSEL1);
565 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
566 PIC32_UART_MODE_PDSEL1 |
567 PIC32_UART_MODE_PDSEL0);
569 /* if hw flow ctrl, then the pins must be specified in device tree */
570 if ((new->c_cflag & CRTSCTS) && sport->hw_flow_ctrl) {
571 /* enable hardware flow control */
572 pic32_uart_writel(sport, PIC32_SET(PIC32_UART_MODE),
573 PIC32_UART_MODE_UEN1);
574 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
575 PIC32_UART_MODE_UEN0);
576 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
577 PIC32_UART_MODE_RTSMD);
579 /* disable hardware flow control */
580 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
581 PIC32_UART_MODE_UEN1);
582 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
583 PIC32_UART_MODE_UEN0);
584 pic32_uart_writel(sport, PIC32_CLR(PIC32_UART_MODE),
585 PIC32_UART_MODE_RTSMD);
591 /* Mark/Space parity is not supported */
592 new->c_cflag &= ~CMSPAR;
595 baud = uart_get_baud_rate(port, new, old, 0, port->uartclk / 16);
596 quot = uart_get_divisor(port, baud) - 1;
597 pic32_uart_writel(sport, PIC32_UART_BRG, quot);
598 uart_update_timeout(port, new->c_cflag, baud);
600 if (tty_termios_baud_rate(new))
601 tty_termios_encode_baud_rate(new, baud, baud);
604 pic32_uart_en_and_unmask(port);
606 spin_unlock_irqrestore(&port->lock, flags);
609 /* serial core request to claim uart iomem */
610 static int pic32_uart_request_port(struct uart_port *port)
612 struct platform_device *pdev = to_platform_device(port->dev);
613 struct resource *res_mem;
615 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
616 if (unlikely(!res_mem))
619 if (!request_mem_region(port->mapbase, resource_size(res_mem),
623 port->membase = devm_ioremap_nocache(port->dev, port->mapbase,
624 resource_size(res_mem));
625 if (!port->membase) {
626 dev_err(port->dev, "Unable to map registers\n");
627 release_mem_region(port->mapbase, resource_size(res_mem));
634 /* serial core request to release uart iomem */
635 static void pic32_uart_release_port(struct uart_port *port)
637 struct platform_device *pdev = to_platform_device(port->dev);
638 struct resource *res_mem;
639 unsigned int res_size;
641 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
642 if (unlikely(!res_mem))
644 res_size = resource_size(res_mem);
646 release_mem_region(port->mapbase, res_size);
649 /* serial core request to do any port required auto-configuration */
650 static void pic32_uart_config_port(struct uart_port *port, int flags)
652 if (flags & UART_CONFIG_TYPE) {
653 if (pic32_uart_request_port(port))
655 port->type = PORT_PIC32;
659 /* serial core request to check that port information in serinfo are suitable */
660 static int pic32_uart_verify_port(struct uart_port *port,
661 struct serial_struct *serinfo)
663 if (port->type != PORT_PIC32)
665 if (port->irq != serinfo->irq)
667 if (port->iotype != serinfo->io_type)
669 if (port->mapbase != (unsigned long)serinfo->iomem_base)
675 /* serial core callbacks */
676 static const struct uart_ops pic32_uart_ops = {
677 .tx_empty = pic32_uart_tx_empty,
678 .get_mctrl = pic32_uart_get_mctrl,
679 .set_mctrl = pic32_uart_set_mctrl,
680 .start_tx = pic32_uart_start_tx,
681 .stop_tx = pic32_uart_stop_tx,
682 .stop_rx = pic32_uart_stop_rx,
683 .break_ctl = pic32_uart_break_ctl,
684 .startup = pic32_uart_startup,
685 .shutdown = pic32_uart_shutdown,
686 .set_termios = pic32_uart_set_termios,
687 .type = pic32_uart_type,
688 .release_port = pic32_uart_release_port,
689 .request_port = pic32_uart_request_port,
690 .config_port = pic32_uart_config_port,
691 .verify_port = pic32_uart_verify_port,
694 #ifdef CONFIG_SERIAL_PIC32_CONSOLE
695 /* output given char */
696 static void pic32_console_putchar(struct uart_port *port, int ch)
698 struct pic32_sport *sport = to_pic32_sport(port);
700 if (!(pic32_uart_readl(sport, PIC32_UART_MODE) & PIC32_UART_MODE_ON))
703 if (!(pic32_uart_readl(sport, PIC32_UART_STA) & PIC32_UART_STA_UTXEN))
706 /* wait for tx empty */
707 pic32_wait_deplete_txbuf(sport);
709 pic32_uart_writel(sport, PIC32_UART_TX, ch & 0xff);
712 /* console core request to output given string */
713 static void pic32_console_write(struct console *co, const char *s,
716 struct pic32_sport *sport = pic32_sports[co->index];
717 struct uart_port *port = pic32_get_port(sport);
719 /* call uart helper to deal with \r\n */
720 uart_console_write(port, s, count, pic32_console_putchar);
723 /* console core request to setup given console, find matching uart
726 static int pic32_console_setup(struct console *co, char *options)
728 struct pic32_sport *sport;
729 struct uart_port *port = NULL;
736 if (unlikely(co->index < 0 || co->index >= PIC32_MAX_UARTS))
739 sport = pic32_sports[co->index];
742 port = pic32_get_port(sport);
744 ret = pic32_enable_clock(sport);
749 uart_parse_options(options, &baud, &parity, &bits, &flow);
751 return uart_set_options(port, co, baud, parity, bits, flow);
754 static struct uart_driver pic32_uart_driver;
755 static struct console pic32_console = {
756 .name = PIC32_SDEV_NAME,
757 .write = pic32_console_write,
758 .device = uart_console_device,
759 .setup = pic32_console_setup,
760 .flags = CON_PRINTBUFFER,
762 .data = &pic32_uart_driver,
764 #define PIC32_SCONSOLE (&pic32_console)
766 static int __init pic32_console_init(void)
768 register_console(&pic32_console);
771 console_initcall(pic32_console_init);
773 static inline bool is_pic32_console_port(struct uart_port *port)
775 return port->cons && port->cons->index == port->line;
779 * Late console initialization.
781 static int __init pic32_late_console_init(void)
783 if (!(pic32_console.flags & CON_ENABLED))
784 register_console(&pic32_console);
789 core_initcall(pic32_late_console_init);
792 #define PIC32_SCONSOLE NULL
795 static struct uart_driver pic32_uart_driver = {
796 .owner = THIS_MODULE,
797 .driver_name = PIC32_DEV_NAME,
798 .dev_name = PIC32_SDEV_NAME,
799 .nr = PIC32_MAX_UARTS,
800 .cons = PIC32_SCONSOLE,
803 static int pic32_uart_probe(struct platform_device *pdev)
805 struct device_node *np = pdev->dev.of_node;
806 struct pic32_sport *sport;
808 struct resource *res_mem;
809 struct uart_port *port;
812 uart_idx = of_alias_get_id(np, "serial");
813 if (uart_idx < 0 || uart_idx >= PIC32_MAX_UARTS)
816 res_mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
820 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
824 sport->idx = uart_idx;
825 sport->irq_fault = irq_of_parse_and_map(np, 0);
826 sport->irqflags_fault = IRQF_NO_THREAD;
827 sport->irq_rx = irq_of_parse_and_map(np, 1);
828 sport->irqflags_rx = IRQF_NO_THREAD;
829 sport->irq_tx = irq_of_parse_and_map(np, 2);
830 sport->irqflags_tx = IRQF_NO_THREAD;
831 sport->clk = devm_clk_get(&pdev->dev, NULL);
832 sport->cts_gpio = -EINVAL;
833 sport->dev = &pdev->dev;
835 /* Hardware flow control: gpios
836 * !Note: Basically, CTS is needed for reading the status.
838 sport->hw_flow_ctrl = false;
839 sport->cts_gpio = of_get_named_gpio(np, "cts-gpios", 0);
840 if (gpio_is_valid(sport->cts_gpio)) {
841 sport->hw_flow_ctrl = true;
843 ret = devm_gpio_request(sport->dev,
844 sport->cts_gpio, "CTS");
847 "error requesting CTS GPIO\n");
851 ret = gpio_direction_input(sport->cts_gpio);
853 dev_err(&pdev->dev, "error setting CTS GPIO\n");
858 pic32_sports[uart_idx] = sport;
860 memset(port, 0, sizeof(*port));
861 port->iotype = UPIO_MEM;
862 port->mapbase = res_mem->start;
863 port->ops = &pic32_uart_ops;
864 port->flags = UPF_BOOT_AUTOCONF;
865 port->dev = &pdev->dev;
866 port->fifosize = PIC32_UART_TX_FIFO_DEPTH;
867 port->uartclk = clk_get_rate(sport->clk);
868 port->line = uart_idx;
870 ret = uart_add_one_port(&pic32_uart_driver, port);
872 port->membase = NULL;
873 dev_err(port->dev, "%s: uart add port error!\n", __func__);
877 #ifdef CONFIG_SERIAL_PIC32_CONSOLE
878 if (is_pic32_console_port(port) &&
879 (pic32_console.flags & CON_ENABLED)) {
880 /* The peripheral clock has been enabled by console_setup,
881 * so disable it till the port is used.
883 pic32_disable_clock(sport);
887 platform_set_drvdata(pdev, port);
889 dev_info(&pdev->dev, "%s: uart(%d) driver initialized.\n",
894 /* automatic unroll of sport and gpios */
898 static int pic32_uart_remove(struct platform_device *pdev)
900 struct uart_port *port = platform_get_drvdata(pdev);
901 struct pic32_sport *sport = to_pic32_sport(port);
903 uart_remove_one_port(&pic32_uart_driver, port);
904 pic32_disable_clock(sport);
905 platform_set_drvdata(pdev, NULL);
906 pic32_sports[sport->idx] = NULL;
908 /* automatic unroll of sport and gpios */
912 static const struct of_device_id pic32_serial_dt_ids[] = {
913 { .compatible = "microchip,pic32mzda-uart" },
916 MODULE_DEVICE_TABLE(of, pic32_serial_dt_ids);
918 static struct platform_driver pic32_uart_platform_driver = {
919 .probe = pic32_uart_probe,
920 .remove = pic32_uart_remove,
922 .name = PIC32_DEV_NAME,
923 .of_match_table = of_match_ptr(pic32_serial_dt_ids),
927 static int __init pic32_uart_init(void)
931 ret = uart_register_driver(&pic32_uart_driver);
933 pr_err("failed to register %s:%d\n",
934 pic32_uart_driver.driver_name, ret);
938 ret = platform_driver_register(&pic32_uart_platform_driver);
940 pr_err("fail to register pic32 uart\n");
941 uart_unregister_driver(&pic32_uart_driver);
946 arch_initcall(pic32_uart_init);
948 static void __exit pic32_uart_exit(void)
950 #ifdef CONFIG_SERIAL_PIC32_CONSOLE
951 unregister_console(&pic32_console);
953 platform_driver_unregister(&pic32_uart_platform_driver);
954 uart_unregister_driver(&pic32_uart_driver);
956 module_exit(pic32_uart_exit);
959 MODULE_DESCRIPTION("Microchip PIC32 integrated serial port driver");
960 MODULE_LICENSE("GPL v2");