2 * Copyright 2012 Red Hat Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the
6 * "Software"), to deal in the Software without restriction, including
7 * without limitation the rights to use, copy, modify, merge, publish,
8 * distribute, sub license, and/or sell copies of the Software, and to
9 * permit persons to whom the Software is furnished to do so, subject to
10 * the following conditions:
12 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
13 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
14 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
15 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
16 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
17 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
18 * USE OR OTHER DEALINGS IN THE SOFTWARE.
20 * The above copyright notice and this permission notice (including the
21 * next paragraph) shall be included in all copies or substantial portions
31 #include <linux/i2c.h>
32 #include <linux/i2c-algo-bit.h>
34 #include <linux/types.h>
36 #include <drm/drm_connector.h>
37 #include <drm/drm_crtc.h>
38 #include <drm/drm_encoder.h>
39 #include <drm/drm_mode.h>
40 #include <drm/drm_framebuffer.h>
44 #define DRIVER_AUTHOR "Dave Airlie"
46 #define DRIVER_NAME "ast"
47 #define DRIVER_DESC "AST"
48 #define DRIVER_DATE "20120228"
50 #define DRIVER_MAJOR 0
51 #define DRIVER_MINOR 1
52 #define DRIVER_PATCHLEVEL 0
54 #define PCI_CHIP_AST2000 0x2000
55 #define PCI_CHIP_AST2100 0x2010
57 #define __AST_CHIP(__gen, __index) ((__gen) << 16 | (__index))
61 AST1000 = __AST_CHIP(1, 0), // unused
62 AST2000 = __AST_CHIP(1, 1),
64 AST1100 = __AST_CHIP(2, 0),
65 AST2100 = __AST_CHIP(2, 1),
66 AST2050 = __AST_CHIP(2, 2), // unused
68 AST2200 = __AST_CHIP(3, 0),
69 AST2150 = __AST_CHIP(3, 1),
71 AST2300 = __AST_CHIP(4, 0),
72 AST1300 = __AST_CHIP(4, 1),
73 AST1050 = __AST_CHIP(4, 2), // unused
75 AST2400 = __AST_CHIP(5, 0),
76 AST1400 = __AST_CHIP(5, 1),
77 AST1250 = __AST_CHIP(5, 2), // unused
79 AST2500 = __AST_CHIP(6, 0),
80 AST2510 = __AST_CHIP(6, 1),
81 AST2520 = __AST_CHIP(6, 2), // unused
83 AST2600 = __AST_CHIP(7, 0),
84 AST2620 = __AST_CHIP(7, 1), // unused
87 #define __AST_CHIP_GEN(__chip) (((unsigned long)(__chip)) >> 16)
96 #define AST_TX_NONE_BIT BIT(AST_TX_NONE)
97 #define AST_TX_SIL164_BIT BIT(AST_TX_SIL164)
98 #define AST_TX_DP501_BIT BIT(AST_TX_DP501)
99 #define AST_TX_ASTDP_BIT BIT(AST_TX_ASTDP)
101 enum ast_config_mode {
107 #define AST_DRAM_512Mx16 0
108 #define AST_DRAM_1Gx16 1
109 #define AST_DRAM_512Mx32 2
110 #define AST_DRAM_1Gx32 3
111 #define AST_DRAM_2Gx16 6
112 #define AST_DRAM_4Gx16 7
113 #define AST_DRAM_8Gx16 8
119 #define AST_MAX_HWC_WIDTH 64
120 #define AST_MAX_HWC_HEIGHT 64
122 #define AST_HWC_SIZE (AST_MAX_HWC_WIDTH * AST_MAX_HWC_HEIGHT * 2)
123 #define AST_HWC_SIGNATURE_SIZE 32
125 /* define for signature structure */
126 #define AST_HWC_SIGNATURE_CHECKSUM 0x00
127 #define AST_HWC_SIGNATURE_SizeX 0x04
128 #define AST_HWC_SIGNATURE_SizeY 0x08
129 #define AST_HWC_SIGNATURE_X 0x0C
130 #define AST_HWC_SIGNATURE_Y 0x10
131 #define AST_HWC_SIGNATURE_HOTSPOTX 0x14
132 #define AST_HWC_SIGNATURE_HOTSPOTY 0x18
139 struct drm_plane base;
146 static inline struct ast_plane *to_ast_plane(struct drm_plane *plane)
148 return container_of(plane, struct ast_plane, base);
152 * Connector with i2c channel
155 struct ast_i2c_chan {
156 struct i2c_adapter adapter;
157 struct drm_device *dev;
158 struct i2c_algo_bit_data bit;
161 struct ast_vga_connector {
162 struct drm_connector base;
163 struct ast_i2c_chan *i2c;
166 static inline struct ast_vga_connector *
167 to_ast_vga_connector(struct drm_connector *connector)
169 return container_of(connector, struct ast_vga_connector, base);
172 struct ast_sil164_connector {
173 struct drm_connector base;
174 struct ast_i2c_chan *i2c;
177 static inline struct ast_sil164_connector *
178 to_ast_sil164_connector(struct drm_connector *connector)
180 return container_of(connector, struct ast_sil164_connector, base);
183 struct ast_bmc_connector {
184 struct drm_connector base;
185 struct drm_connector *physical_connector;
188 static inline struct ast_bmc_connector *
189 to_ast_bmc_connector(struct drm_connector *connector)
191 return container_of(connector, struct ast_bmc_connector, base);
199 struct drm_device base;
202 void __iomem *ioregs;
203 void __iomem *dp501_fw_buf;
205 enum ast_config_mode config_mode;
208 uint32_t dram_bus_width;
213 unsigned long vram_base;
214 unsigned long vram_size;
215 unsigned long vram_fb_available;
217 struct mutex modeset_lock; /* Protects access to modeset I/O registers in ioregs */
219 struct ast_plane primary_plane;
220 struct ast_plane cursor_plane;
221 struct drm_crtc crtc;
224 struct drm_encoder encoder;
225 struct ast_vga_connector vga_connector;
228 struct drm_encoder encoder;
229 struct ast_sil164_connector sil164_connector;
232 struct drm_encoder encoder;
233 struct drm_connector connector;
236 struct drm_encoder encoder;
237 struct drm_connector connector;
240 struct drm_encoder encoder;
241 struct ast_bmc_connector bmc_connector;
245 bool support_wide_screen;
247 unsigned long tx_chip_types; /* bitfield of enum ast_chip_type */
249 const struct firmware *dp501_fw; /* dp501 fw */
252 static inline struct ast_device *to_ast_device(struct drm_device *dev)
254 return container_of(dev, struct ast_device, base);
257 struct drm_device *ast_device_create(struct pci_dev *pdev,
258 const struct drm_driver *drv,
260 enum ast_config_mode config_mode,
262 void __iomem *ioregs,
265 static inline unsigned long __ast_gen(struct ast_device *ast)
267 return __AST_CHIP_GEN(ast->chip);
269 #define AST_GEN(__ast) __ast_gen(__ast)
271 static inline bool __ast_gen_is_eq(struct ast_device *ast, unsigned long gen)
273 return __ast_gen(ast) == gen;
275 #define IS_AST_GEN1(__ast) __ast_gen_is_eq(__ast, 1)
276 #define IS_AST_GEN2(__ast) __ast_gen_is_eq(__ast, 2)
277 #define IS_AST_GEN3(__ast) __ast_gen_is_eq(__ast, 3)
278 #define IS_AST_GEN4(__ast) __ast_gen_is_eq(__ast, 4)
279 #define IS_AST_GEN5(__ast) __ast_gen_is_eq(__ast, 5)
280 #define IS_AST_GEN6(__ast) __ast_gen_is_eq(__ast, 6)
281 #define IS_AST_GEN7(__ast) __ast_gen_is_eq(__ast, 7)
283 static inline u8 __ast_read8(const void __iomem *addr, u32 reg)
285 return ioread8(addr + reg);
288 static inline u32 __ast_read32(const void __iomem *addr, u32 reg)
290 return ioread32(addr + reg);
293 static inline void __ast_write8(void __iomem *addr, u32 reg, u8 val)
295 iowrite8(val, addr + reg);
298 static inline void __ast_write32(void __iomem *addr, u32 reg, u32 val)
300 iowrite32(val, addr + reg);
303 static inline u8 __ast_read8_i(void __iomem *addr, u32 reg, u8 index)
305 __ast_write8(addr, reg, index);
306 return __ast_read8(addr, reg + 1);
309 static inline u8 __ast_read8_i_masked(void __iomem *addr, u32 reg, u8 index, u8 read_mask)
311 u8 val = __ast_read8_i(addr, reg, index);
313 return val & read_mask;
316 static inline void __ast_write8_i(void __iomem *addr, u32 reg, u8 index, u8 val)
318 __ast_write8(addr, reg, index);
319 __ast_write8(addr, reg + 1, val);
322 static inline void __ast_write8_i_masked(void __iomem *addr, u32 reg, u8 index, u8 read_mask,
325 u8 tmp = __ast_read8_i_masked(addr, reg, index, read_mask);
328 __ast_write8_i(addr, reg, index, tmp);
331 static inline u32 ast_read32(struct ast_device *ast, u32 reg)
333 return __ast_read32(ast->regs, reg);
336 static inline void ast_write32(struct ast_device *ast, u32 reg, u32 val)
338 __ast_write32(ast->regs, reg, val);
341 static inline u8 ast_io_read8(struct ast_device *ast, u32 reg)
343 return __ast_read8(ast->ioregs, reg);
346 static inline void ast_io_write8(struct ast_device *ast, u32 reg, u8 val)
348 __ast_write8(ast->ioregs, reg, val);
351 static inline u8 ast_get_index_reg(struct ast_device *ast, u32 base, u8 index)
353 return __ast_read8_i(ast->ioregs, base, index);
356 static inline u8 ast_get_index_reg_mask(struct ast_device *ast, u32 base, u8 index,
359 return __ast_read8_i_masked(ast->ioregs, base, index, preserve_mask);
362 static inline void ast_set_index_reg(struct ast_device *ast, u32 base, u8 index, u8 val)
364 __ast_write8_i(ast->ioregs, base, index, val);
367 static inline void ast_set_index_reg_mask(struct ast_device *ast, u32 base, u8 index,
368 u8 preserve_mask, u8 val)
370 __ast_write8_i_masked(ast->ioregs, base, index, preserve_mask, val);
373 #define AST_VIDMEM_SIZE_8M 0x00800000
374 #define AST_VIDMEM_SIZE_16M 0x01000000
375 #define AST_VIDMEM_SIZE_32M 0x02000000
376 #define AST_VIDMEM_SIZE_64M 0x04000000
377 #define AST_VIDMEM_SIZE_128M 0x08000000
379 #define AST_VIDMEM_DEFAULT_SIZE AST_VIDMEM_SIZE_8M
381 struct ast_vbios_stdtable {
389 struct ast_vbios_enhtable {
401 u32 refresh_rate_index;
405 struct ast_vbios_dclk_info {
411 struct ast_vbios_mode_info {
412 const struct ast_vbios_stdtable *std_table;
413 const struct ast_vbios_enhtable *enh_table;
416 struct ast_crtc_state {
417 struct drm_crtc_state base;
419 /* Last known format of primary plane */
420 const struct drm_format_info *format;
422 struct ast_vbios_mode_info vbios_mode_info;
425 #define to_ast_crtc_state(state) container_of(state, struct ast_crtc_state, base)
427 int ast_mode_config_init(struct ast_device *ast);
429 #define AST_MM_ALIGN_SHIFT 4
430 #define AST_MM_ALIGN_MASK ((1 << AST_MM_ALIGN_SHIFT) - 1)
432 #define AST_DP501_FW_VERSION_MASK GENMASK(7, 4)
433 #define AST_DP501_FW_VERSION_1 BIT(4)
434 #define AST_DP501_PNP_CONNECTED BIT(1)
436 #define AST_DP501_DEFAULT_DCLK 65
438 #define AST_DP501_GBL_VERSION 0xf000
439 #define AST_DP501_PNPMONITOR 0xf010
440 #define AST_DP501_LINKRATE 0xf014
441 #define AST_DP501_EDID_DATA 0xf020
443 #define AST_DP_POWER_ON true
444 #define AST_DP_POWER_OFF false
447 * ASTDP resoultion table:
451 * C: Misc information, such as CVT, Reduce Blanked
453 #define ASTDP_640x480_60 0x00
454 #define ASTDP_640x480_72 0x01
455 #define ASTDP_640x480_75 0x02
456 #define ASTDP_640x480_85 0x03
457 #define ASTDP_800x600_56 0x04
458 #define ASTDP_800x600_60 0x05
459 #define ASTDP_800x600_72 0x06
460 #define ASTDP_800x600_75 0x07
461 #define ASTDP_800x600_85 0x08
462 #define ASTDP_1024x768_60 0x09
463 #define ASTDP_1024x768_70 0x0A
464 #define ASTDP_1024x768_75 0x0B
465 #define ASTDP_1024x768_85 0x0C
466 #define ASTDP_1280x1024_60 0x0D
467 #define ASTDP_1280x1024_75 0x0E
468 #define ASTDP_1280x1024_85 0x0F
469 #define ASTDP_1600x1200_60 0x10
470 #define ASTDP_320x240_60 0x11
471 #define ASTDP_400x300_60 0x12
472 #define ASTDP_512x384_60 0x13
473 #define ASTDP_1920x1200_60 0x14
474 #define ASTDP_1920x1080_60 0x15
475 #define ASTDP_1280x800_60 0x16
476 #define ASTDP_1280x800_60_RB 0x17
477 #define ASTDP_1440x900_60 0x18
478 #define ASTDP_1440x900_60_RB 0x19
479 #define ASTDP_1680x1050_60 0x1A
480 #define ASTDP_1680x1050_60_RB 0x1B
481 #define ASTDP_1600x900_60 0x1C
482 #define ASTDP_1600x900_60_RB 0x1D
483 #define ASTDP_1366x768_60 0x1E
484 #define ASTDP_1152x864_75 0x1F
486 int ast_mm_init(struct ast_device *ast);
489 void ast_post_gpu(struct drm_device *dev);
490 u32 ast_mindwm(struct ast_device *ast, u32 r);
491 void ast_moutdwm(struct ast_device *ast, u32 r, u32 v);
492 void ast_patch_ahb_2500(void __iomem *regs);
494 void ast_set_dp501_video_output(struct drm_device *dev, u8 mode);
495 bool ast_backup_fw(struct drm_device *dev, u8 *addr, u32 size);
496 bool ast_dp501_is_connected(struct ast_device *ast);
497 bool ast_dp501_read_edid(struct drm_device *dev, u8 *ediddata);
498 u8 ast_get_dp501_max_clk(struct drm_device *dev);
499 void ast_init_3rdtx(struct drm_device *dev);
502 struct ast_i2c_chan *ast_i2c_create(struct drm_device *dev);
505 bool ast_astdp_is_connected(struct ast_device *ast);
506 int ast_astdp_read_edid(struct drm_device *dev, u8 *ediddata);
507 void ast_dp_launch(struct drm_device *dev);
508 void ast_dp_power_on_off(struct drm_device *dev, bool no);
509 void ast_dp_set_on_off(struct drm_device *dev, bool no);
510 void ast_dp_set_mode(struct drm_crtc *crtc, struct ast_vbios_mode_info *vbios_mode);