2 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
7 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; version 2 of the
15 #include <linux/irq.h>
16 #include <linux/msi.h>
17 #include <linux/pci.h>
18 #include <linux/slab.h>
19 #include <linux/of_platform.h>
20 #include <linux/interrupt.h>
21 #include <linux/seq_file.h>
22 #include <sysdev/fsl_soc.h>
24 #include <asm/hw_irq.h>
25 #include <asm/ppc-pci.h>
27 #include <asm/fsl_hcalls.h>
32 #define MSIIR_OFFSET_MASK 0xfffff
33 #define MSIIR_IBS_SHIFT 0
34 #define MSIIR_SRS_SHIFT 5
35 #define MSIIR1_IBS_SHIFT 4
36 #define MSIIR1_SRS_SHIFT 0
37 #define MSI_SRS_MASK 0xf
38 #define MSI_IBS_MASK 0x1f
40 #define msi_hwirq(msi, msir_index, intr_index) \
41 ((msir_index) << (msi)->srs_shift | \
42 ((intr_index) << (msi)->ibs_shift))
44 static LIST_HEAD(msi_head);
46 struct fsl_msi_feature {
48 u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
51 struct fsl_msi_cascade_data {
52 struct fsl_msi *msi_data;
57 static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
59 return in_be32(base + (reg >> 2));
63 * We do not need this actually. The MSIR register has been read once
64 * in the cascade interrupt. So, this MSI interrupt has been acked
66 static void fsl_msi_end_irq(struct irq_data *d)
70 static void fsl_msi_print_chip(struct irq_data *irqd, struct seq_file *p)
72 struct fsl_msi *msi_data = irqd->domain->host_data;
73 irq_hw_number_t hwirq = irqd_to_hwirq(irqd);
74 int cascade_virq, srs;
76 srs = (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK;
77 cascade_virq = msi_data->cascade_array[srs]->virq;
79 seq_printf(p, " fsl-msi-%d", cascade_virq);
83 static struct irq_chip fsl_msi_chip = {
84 .irq_mask = pci_msi_mask_irq,
85 .irq_unmask = pci_msi_unmask_irq,
86 .irq_ack = fsl_msi_end_irq,
87 .irq_print_chip = fsl_msi_print_chip,
90 static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
93 struct fsl_msi *msi_data = h->host_data;
94 struct irq_chip *chip = &fsl_msi_chip;
96 irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
98 irq_set_chip_data(virq, msi_data);
99 irq_set_chip_and_handler(virq, chip, handle_edge_irq);
104 static const struct irq_domain_ops fsl_msi_host_ops = {
105 .map = fsl_msi_host_map,
108 static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
112 rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS_MAX,
113 msi_data->irqhost->of_node);
118 * Reserve all the hwirqs
119 * The available hwirqs will be released in fsl_msi_setup_hwirq()
121 for (hwirq = 0; hwirq < NR_MSI_IRQS_MAX; hwirq++)
122 msi_bitmap_reserve_hwirq(&msi_data->bitmap, hwirq);
127 static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
129 struct msi_desc *entry;
130 struct fsl_msi *msi_data;
132 list_for_each_entry(entry, &pdev->msi_list, list) {
133 if (entry->irq == NO_IRQ)
135 msi_data = irq_get_chip_data(entry->irq);
136 irq_set_msi_desc(entry->irq, NULL);
137 msi_bitmap_free_hwirqs(&msi_data->bitmap,
138 virq_to_hw(entry->irq), 1);
139 irq_dispose_mapping(entry->irq);
145 static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
147 struct fsl_msi *fsl_msi_data)
149 struct fsl_msi *msi_data = fsl_msi_data;
150 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
151 u64 address; /* Physical address of the MSIIR */
155 /* If the msi-address-64 property exists, then use it */
156 reg = of_get_property(hose->dn, "msi-address-64", &len);
157 if (reg && (len == sizeof(u64)))
158 address = be64_to_cpup(reg);
160 address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
162 msg->address_lo = lower_32_bits(address);
163 msg->address_hi = upper_32_bits(address);
167 pr_debug("%s: allocated srs: %d, ibs: %d\n", __func__,
168 (hwirq >> msi_data->srs_shift) & MSI_SRS_MASK,
169 (hwirq >> msi_data->ibs_shift) & MSI_IBS_MASK);
172 static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
174 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
175 struct device_node *np;
177 int rc, hwirq = -ENOMEM;
179 struct msi_desc *entry;
181 struct fsl_msi *msi_data;
183 if (type == PCI_CAP_ID_MSIX)
184 pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
187 * If the PCI node has an fsl,msi property, then we need to use it
188 * to find the specific MSI.
190 np = of_parse_phandle(hose->dn, "fsl,msi", 0);
192 if (of_device_is_compatible(np, "fsl,mpic-msi") ||
193 of_device_is_compatible(np, "fsl,vmpic-msi") ||
194 of_device_is_compatible(np, "fsl,vmpic-msi-v4.3"))
195 phandle = np->phandle;
198 "node %s has an invalid fsl,msi phandle %u\n",
199 hose->dn->full_name, np->phandle);
204 list_for_each_entry(entry, &pdev->msi_list, list) {
206 * Loop over all the MSI devices until we find one that has an
207 * available interrupt.
209 list_for_each_entry(msi_data, &msi_head, list) {
211 * If the PCI node has an fsl,msi property, then we
212 * restrict our search to the corresponding MSI node.
213 * The simplest way is to skip over MSI nodes with the
214 * wrong phandle. Under the Freescale hypervisor, this
215 * has the additional benefit of skipping over MSI
216 * nodes that are not mapped in the PAMU.
218 if (phandle && (phandle != msi_data->phandle))
221 hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
228 dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
232 virq = irq_create_mapping(msi_data->irqhost, hwirq);
234 if (virq == NO_IRQ) {
235 dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
236 msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
240 /* chip_data is msi_data via host->hostdata in host->map() */
241 irq_set_msi_desc(virq, entry);
243 fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
244 pci_write_msi_msg(virq, &msg);
249 /* free by the caller of this function */
253 static irqreturn_t fsl_msi_cascade(int irq, void *data)
255 unsigned int cascade_irq;
256 struct fsl_msi *msi_data;
261 struct fsl_msi_cascade_data *cascade_data = data;
262 irqreturn_t ret = IRQ_NONE;
264 msi_data = cascade_data->msi_data;
266 msir_index = cascade_data->index;
268 if (msir_index >= NR_MSI_REG_MAX)
269 cascade_irq = NO_IRQ;
271 switch (msi_data->feature & FSL_PIC_IP_MASK) {
272 case FSL_PIC_IP_MPIC:
273 msir_value = fsl_msi_read(msi_data->msi_regs,
276 case FSL_PIC_IP_IPIC:
277 msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
279 #ifdef CONFIG_EPAPR_PARAVIRT
280 case FSL_PIC_IP_VMPIC: {
282 ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
284 pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
285 "irq %u (ret=%u)\n", irq, ret);
294 intr_index = ffs(msir_value) - 1;
296 cascade_irq = irq_linear_revmap(msi_data->irqhost,
297 msi_hwirq(msi_data, msir_index,
298 intr_index + have_shift));
299 if (cascade_irq != NO_IRQ) {
300 generic_handle_irq(cascade_irq);
303 have_shift += intr_index + 1;
304 msir_value = msir_value >> (intr_index + 1);
310 static int fsl_of_msi_remove(struct platform_device *ofdev)
312 struct fsl_msi *msi = platform_get_drvdata(ofdev);
315 if (msi->list.prev != NULL)
316 list_del(&msi->list);
317 for (i = 0; i < NR_MSI_REG_MAX; i++) {
318 if (msi->cascade_array[i]) {
319 virq = msi->cascade_array[i]->virq;
321 BUG_ON(virq == NO_IRQ);
323 free_irq(virq, msi->cascade_array[i]);
324 kfree(msi->cascade_array[i]);
325 irq_dispose_mapping(virq);
328 if (msi->bitmap.bitmap)
329 msi_bitmap_free(&msi->bitmap);
330 if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
331 iounmap(msi->msi_regs);
337 static struct lock_class_key fsl_msi_irq_class;
339 static int fsl_msi_setup_hwirq(struct fsl_msi *msi, struct platform_device *dev,
340 int offset, int irq_index)
342 struct fsl_msi_cascade_data *cascade_data = NULL;
343 int virt_msir, i, ret;
345 virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
346 if (virt_msir == NO_IRQ) {
347 dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
348 __func__, irq_index);
352 cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
354 dev_err(&dev->dev, "No memory for MSI cascade data\n");
357 irq_set_lockdep_class(virt_msir, &fsl_msi_irq_class);
358 cascade_data->index = offset;
359 cascade_data->msi_data = msi;
360 cascade_data->virq = virt_msir;
361 msi->cascade_array[irq_index] = cascade_data;
363 ret = request_irq(virt_msir, fsl_msi_cascade, IRQF_NO_THREAD,
364 "fsl-msi-cascade", cascade_data);
366 dev_err(&dev->dev, "failed to request_irq(%d), ret = %d\n",
371 /* Release the hwirqs corresponding to this MSI register */
372 for (i = 0; i < IRQS_PER_MSI_REG; i++)
373 msi_bitmap_free_hwirqs(&msi->bitmap,
374 msi_hwirq(msi, offset, i), 1);
379 static const struct of_device_id fsl_of_msi_ids[];
380 static int fsl_of_msi_probe(struct platform_device *dev)
382 const struct of_device_id *match;
384 struct resource res, msiir;
385 int err, i, j, irq_index, count;
387 const struct fsl_msi_feature *features;
391 match = of_match_device(fsl_of_msi_ids, &dev->dev);
394 features = match->data;
396 printk(KERN_DEBUG "Setting up Freescale MSI support\n");
398 msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
400 dev_err(&dev->dev, "No memory for MSI structure\n");
403 platform_set_drvdata(dev, msi);
405 msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
406 NR_MSI_IRQS_MAX, &fsl_msi_host_ops, msi);
408 if (msi->irqhost == NULL) {
409 dev_err(&dev->dev, "No memory for MSI irqhost\n");
415 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
416 * property. Instead, we use hypercalls to access the MSI.
418 if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
419 err = of_address_to_resource(dev->dev.of_node, 0, &res);
421 dev_err(&dev->dev, "invalid resource for node %s\n",
422 dev->dev.of_node->full_name);
426 msi->msi_regs = ioremap(res.start, resource_size(&res));
427 if (!msi->msi_regs) {
429 dev_err(&dev->dev, "could not map node %s\n",
430 dev->dev.of_node->full_name);
434 features->msiir_offset + (res.start & 0xfffff);
437 * First read the MSIIR/MSIIR1 offset from dts
438 * On failure use the hardcode MSIIR offset
440 if (of_address_to_resource(dev->dev.of_node, 1, &msiir))
441 msi->msiir_offset = features->msiir_offset +
442 (res.start & MSIIR_OFFSET_MASK);
444 msi->msiir_offset = msiir.start & MSIIR_OFFSET_MASK;
447 msi->feature = features->fsl_pic_ip;
450 * Remember the phandle, so that we can match with any PCI nodes
451 * that have an "fsl,msi" property.
453 msi->phandle = dev->dev.of_node->phandle;
455 err = fsl_msi_init_allocator(msi);
457 dev_err(&dev->dev, "Error allocating MSI bitmap\n");
461 p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
463 if (of_device_is_compatible(dev->dev.of_node, "fsl,mpic-msi-v4.3") ||
464 of_device_is_compatible(dev->dev.of_node, "fsl,vmpic-msi-v4.3")) {
465 msi->srs_shift = MSIIR1_SRS_SHIFT;
466 msi->ibs_shift = MSIIR1_IBS_SHIFT;
468 dev_warn(&dev->dev, "%s: dose not support msi-available-ranges property\n",
471 for (irq_index = 0; irq_index < NR_MSI_REG_MSIIR1;
473 err = fsl_msi_setup_hwirq(msi, dev,
474 irq_index, irq_index);
479 static const u32 all_avail[] =
480 { 0, NR_MSI_REG_MSIIR * IRQS_PER_MSI_REG };
482 msi->srs_shift = MSIIR_SRS_SHIFT;
483 msi->ibs_shift = MSIIR_IBS_SHIFT;
485 if (p && len % (2 * sizeof(u32)) != 0) {
486 dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
494 len = sizeof(all_avail);
497 for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
498 if (p[i * 2] % IRQS_PER_MSI_REG ||
499 p[i * 2 + 1] % IRQS_PER_MSI_REG) {
500 pr_warn("%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
501 __func__, dev->dev.of_node->full_name,
502 p[i * 2 + 1], p[i * 2]);
507 offset = p[i * 2] / IRQS_PER_MSI_REG;
508 count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
510 for (j = 0; j < count; j++, irq_index++) {
511 err = fsl_msi_setup_hwirq(msi, dev, offset + j,
519 list_add_tail(&msi->list, &msi_head);
521 /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
522 if (!ppc_md.setup_msi_irqs) {
523 ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
524 ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
525 } else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
526 dev_err(&dev->dev, "Different MSI driver already installed!\n");
532 fsl_of_msi_remove(dev);
536 static const struct fsl_msi_feature mpic_msi_feature = {
537 .fsl_pic_ip = FSL_PIC_IP_MPIC,
538 .msiir_offset = 0x140,
541 static const struct fsl_msi_feature ipic_msi_feature = {
542 .fsl_pic_ip = FSL_PIC_IP_IPIC,
543 .msiir_offset = 0x38,
546 static const struct fsl_msi_feature vmpic_msi_feature = {
547 .fsl_pic_ip = FSL_PIC_IP_VMPIC,
551 static const struct of_device_id fsl_of_msi_ids[] = {
553 .compatible = "fsl,mpic-msi",
554 .data = &mpic_msi_feature,
557 .compatible = "fsl,mpic-msi-v4.3",
558 .data = &mpic_msi_feature,
561 .compatible = "fsl,ipic-msi",
562 .data = &ipic_msi_feature,
564 #ifdef CONFIG_EPAPR_PARAVIRT
566 .compatible = "fsl,vmpic-msi",
567 .data = &vmpic_msi_feature,
570 .compatible = "fsl,vmpic-msi-v4.3",
571 .data = &vmpic_msi_feature,
577 static struct platform_driver fsl_of_msi_driver = {
580 .of_match_table = fsl_of_msi_ids,
582 .probe = fsl_of_msi_probe,
583 .remove = fsl_of_msi_remove,
586 static __init int fsl_of_msi_init(void)
588 return platform_driver_register(&fsl_of_msi_driver);
591 subsys_initcall(fsl_of_msi_init);