2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #include <linux/ktime.h>
29 #include <linux/module.h>
30 #include <linux/pagemap.h>
31 #include <linux/pci.h>
32 #include <linux/dma-buf.h>
34 #include <drm/amdgpu_drm.h>
35 #include <drm/drm_drv.h>
36 #include <drm/drm_gem_ttm_helper.h>
39 #include "amdgpu_display.h"
40 #include "amdgpu_dma_buf.h"
41 #include "amdgpu_hmm.h"
42 #include "amdgpu_xgmi.h"
44 static const struct drm_gem_object_funcs amdgpu_gem_object_funcs;
46 static vm_fault_t amdgpu_gem_fault(struct vm_fault *vmf)
48 struct ttm_buffer_object *bo = vmf->vma->vm_private_data;
49 struct drm_device *ddev = bo->base.dev;
53 ret = ttm_bo_vm_reserve(bo, vmf);
57 if (drm_dev_enter(ddev, &idx)) {
58 ret = amdgpu_bo_fault_reserve_notify(bo);
64 ret = ttm_bo_vm_fault_reserved(vmf, vmf->vma->vm_page_prot,
65 TTM_BO_VM_NUM_PREFAULT);
69 ret = ttm_bo_vm_dummy_page(vmf, vmf->vma->vm_page_prot);
71 if (ret == VM_FAULT_RETRY && !(vmf->flags & FAULT_FLAG_RETRY_NOWAIT))
75 dma_resv_unlock(bo->base.resv);
79 static const struct vm_operations_struct amdgpu_gem_vm_ops = {
80 .fault = amdgpu_gem_fault,
81 .open = ttm_bo_vm_open,
82 .close = ttm_bo_vm_close,
83 .access = ttm_bo_vm_access
86 static void amdgpu_gem_object_free(struct drm_gem_object *gobj)
88 struct amdgpu_bo *robj = gem_to_amdgpu_bo(gobj);
91 amdgpu_hmm_unregister(robj);
92 amdgpu_bo_unref(&robj);
96 int amdgpu_gem_object_create(struct amdgpu_device *adev, unsigned long size,
97 int alignment, u32 initial_domain,
98 u64 flags, enum ttm_bo_type type,
99 struct dma_resv *resv,
100 struct drm_gem_object **obj)
102 struct amdgpu_bo *bo;
103 struct amdgpu_bo_user *ubo;
104 struct amdgpu_bo_param bp;
107 memset(&bp, 0, sizeof(bp));
111 bp.byte_align = alignment;
114 bp.preferred_domain = initial_domain;
116 bp.domain = initial_domain;
117 bp.bo_ptr_size = sizeof(struct amdgpu_bo);
119 r = amdgpu_bo_create_user(adev, &bp, &ubo);
124 *obj = &bo->tbo.base;
125 (*obj)->funcs = &amdgpu_gem_object_funcs;
130 void amdgpu_gem_force_release(struct amdgpu_device *adev)
132 struct drm_device *ddev = adev_to_drm(adev);
133 struct drm_file *file;
135 mutex_lock(&ddev->filelist_mutex);
137 list_for_each_entry(file, &ddev->filelist, lhead) {
138 struct drm_gem_object *gobj;
141 WARN_ONCE(1, "Still active user space clients!\n");
142 spin_lock(&file->table_lock);
143 idr_for_each_entry(&file->object_idr, gobj, handle) {
144 WARN_ONCE(1, "And also active allocations!\n");
145 drm_gem_object_put(gobj);
147 idr_destroy(&file->object_idr);
148 spin_unlock(&file->table_lock);
151 mutex_unlock(&ddev->filelist_mutex);
155 * Call from drm_gem_handle_create which appear in both new and open ioctl
158 static int amdgpu_gem_object_open(struct drm_gem_object *obj,
159 struct drm_file *file_priv)
161 struct amdgpu_bo *abo = gem_to_amdgpu_bo(obj);
162 struct amdgpu_device *adev = amdgpu_ttm_adev(abo->tbo.bdev);
163 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
164 struct amdgpu_vm *vm = &fpriv->vm;
165 struct amdgpu_bo_va *bo_va;
166 struct mm_struct *mm;
169 mm = amdgpu_ttm_tt_get_usermm(abo->tbo.ttm);
170 if (mm && mm != current->mm)
173 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID &&
174 abo->tbo.base.resv != vm->root.bo->tbo.base.resv)
177 r = amdgpu_bo_reserve(abo, false);
181 bo_va = amdgpu_vm_bo_find(vm, abo);
183 bo_va = amdgpu_vm_bo_add(adev, vm, abo);
187 amdgpu_bo_unreserve(abo);
191 static void amdgpu_gem_object_close(struct drm_gem_object *obj,
192 struct drm_file *file_priv)
194 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
195 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
196 struct amdgpu_fpriv *fpriv = file_priv->driver_priv;
197 struct amdgpu_vm *vm = &fpriv->vm;
199 struct amdgpu_bo_list_entry vm_pd;
200 struct list_head list, duplicates;
201 struct dma_fence *fence = NULL;
202 struct ttm_validate_buffer tv;
203 struct ww_acquire_ctx ticket;
204 struct amdgpu_bo_va *bo_va;
207 INIT_LIST_HEAD(&list);
208 INIT_LIST_HEAD(&duplicates);
212 list_add(&tv.head, &list);
214 amdgpu_vm_get_pd_bo(vm, &list, &vm_pd);
216 r = ttm_eu_reserve_buffers(&ticket, &list, false, &duplicates);
218 dev_err(adev->dev, "leaking bo va because "
219 "we fail to reserve bo (%ld)\n", r);
222 bo_va = amdgpu_vm_bo_find(vm, bo);
223 if (!bo_va || --bo_va->ref_count)
226 amdgpu_vm_bo_del(adev, bo_va);
227 if (!amdgpu_vm_ready(vm))
230 r = amdgpu_vm_clear_freed(adev, vm, &fence);
234 amdgpu_bo_fence(bo, fence, true);
235 dma_fence_put(fence);
239 dev_err(adev->dev, "failed to clear page "
240 "tables on GEM object close (%ld)\n", r);
241 ttm_eu_backoff_reservation(&ticket, &list);
244 static int amdgpu_gem_object_mmap(struct drm_gem_object *obj, struct vm_area_struct *vma)
246 struct amdgpu_bo *bo = gem_to_amdgpu_bo(obj);
248 if (amdgpu_ttm_tt_get_usermm(bo->tbo.ttm))
250 if (bo->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)
253 /* Workaround for Thunk bug creating PROT_NONE,MAP_PRIVATE mappings
254 * for debugger access to invisible VRAM. Should have used MAP_SHARED
255 * instead. Clearing VM_MAYWRITE prevents the mapping from ever
256 * becoming writable and makes is_cow_mapping(vm_flags) false.
258 if (is_cow_mapping(vma->vm_flags) &&
259 !(vma->vm_flags & VM_ACCESS_FLAGS))
260 vma->vm_flags &= ~VM_MAYWRITE;
262 return drm_gem_ttm_mmap(obj, vma);
265 static const struct drm_gem_object_funcs amdgpu_gem_object_funcs = {
266 .free = amdgpu_gem_object_free,
267 .open = amdgpu_gem_object_open,
268 .close = amdgpu_gem_object_close,
269 .export = amdgpu_gem_prime_export,
270 .vmap = drm_gem_ttm_vmap,
271 .vunmap = drm_gem_ttm_vunmap,
272 .mmap = amdgpu_gem_object_mmap,
273 .vm_ops = &amdgpu_gem_vm_ops,
279 int amdgpu_gem_create_ioctl(struct drm_device *dev, void *data,
280 struct drm_file *filp)
282 struct amdgpu_device *adev = drm_to_adev(dev);
283 struct amdgpu_fpriv *fpriv = filp->driver_priv;
284 struct amdgpu_vm *vm = &fpriv->vm;
285 union drm_amdgpu_gem_create *args = data;
286 uint64_t flags = args->in.domain_flags;
287 uint64_t size = args->in.bo_size;
288 struct dma_resv *resv = NULL;
289 struct drm_gem_object *gobj;
290 uint32_t handle, initial_domain;
293 /* reject invalid gem flags */
294 if (flags & ~(AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
295 AMDGPU_GEM_CREATE_NO_CPU_ACCESS |
296 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
297 AMDGPU_GEM_CREATE_VRAM_CLEARED |
298 AMDGPU_GEM_CREATE_VM_ALWAYS_VALID |
299 AMDGPU_GEM_CREATE_EXPLICIT_SYNC |
300 AMDGPU_GEM_CREATE_ENCRYPTED |
301 AMDGPU_GEM_CREATE_DISCARDABLE))
304 /* reject invalid gem domains */
305 if (args->in.domains & ~AMDGPU_GEM_DOMAIN_MASK)
308 if (!amdgpu_is_tmz(adev) && (flags & AMDGPU_GEM_CREATE_ENCRYPTED)) {
309 DRM_NOTE_ONCE("Cannot allocate secure buffer since TMZ is disabled\n");
313 /* create a gem object to contain this object in */
314 if (args->in.domains & (AMDGPU_GEM_DOMAIN_GDS |
315 AMDGPU_GEM_DOMAIN_GWS | AMDGPU_GEM_DOMAIN_OA)) {
316 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
317 /* if gds bo is created from user space, it must be
320 DRM_ERROR("GDS bo cannot be per-vm-bo\n");
323 flags |= AMDGPU_GEM_CREATE_NO_CPU_ACCESS;
326 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
327 r = amdgpu_bo_reserve(vm->root.bo, false);
331 resv = vm->root.bo->tbo.base.resv;
334 initial_domain = (u32)(0xffffffff & args->in.domains);
336 r = amdgpu_gem_object_create(adev, size, args->in.alignment,
338 flags, ttm_bo_type_device, resv, &gobj);
339 if (r && r != -ERESTARTSYS) {
340 if (flags & AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED) {
341 flags &= ~AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
345 if (initial_domain == AMDGPU_GEM_DOMAIN_VRAM) {
346 initial_domain |= AMDGPU_GEM_DOMAIN_GTT;
349 DRM_DEBUG("Failed to allocate GEM object (%llu, %d, %llu, %d)\n",
350 size, initial_domain, args->in.alignment, r);
353 if (flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID) {
355 struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
357 abo->parent = amdgpu_bo_ref(vm->root.bo);
359 amdgpu_bo_unreserve(vm->root.bo);
364 r = drm_gem_handle_create(filp, gobj, &handle);
365 /* drop reference from allocate - handle holds it now */
366 drm_gem_object_put(gobj);
370 memset(args, 0, sizeof(*args));
371 args->out.handle = handle;
375 int amdgpu_gem_userptr_ioctl(struct drm_device *dev, void *data,
376 struct drm_file *filp)
378 struct ttm_operation_ctx ctx = { true, false };
379 struct amdgpu_device *adev = drm_to_adev(dev);
380 struct drm_amdgpu_gem_userptr *args = data;
381 struct drm_gem_object *gobj;
382 struct hmm_range *range;
383 struct amdgpu_bo *bo;
387 args->addr = untagged_addr(args->addr);
389 if (offset_in_page(args->addr | args->size))
392 /* reject unknown flag values */
393 if (args->flags & ~(AMDGPU_GEM_USERPTR_READONLY |
394 AMDGPU_GEM_USERPTR_ANONONLY | AMDGPU_GEM_USERPTR_VALIDATE |
395 AMDGPU_GEM_USERPTR_REGISTER))
398 if (!(args->flags & AMDGPU_GEM_USERPTR_READONLY) &&
399 !(args->flags & AMDGPU_GEM_USERPTR_REGISTER)) {
401 /* if we want to write to it we must install a MMU notifier */
405 /* create a gem object to contain this object in */
406 r = amdgpu_gem_object_create(adev, args->size, 0, AMDGPU_GEM_DOMAIN_CPU,
407 0, ttm_bo_type_device, NULL, &gobj);
411 bo = gem_to_amdgpu_bo(gobj);
412 bo->preferred_domains = AMDGPU_GEM_DOMAIN_GTT;
413 bo->allowed_domains = AMDGPU_GEM_DOMAIN_GTT;
414 r = amdgpu_ttm_tt_set_userptr(&bo->tbo, args->addr, args->flags);
418 r = amdgpu_hmm_register(bo, args->addr);
422 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE) {
423 r = amdgpu_ttm_tt_get_user_pages(bo, bo->tbo.ttm->pages,
428 r = amdgpu_bo_reserve(bo, true);
430 goto user_pages_done;
432 amdgpu_bo_placement_from_domain(bo, AMDGPU_GEM_DOMAIN_GTT);
433 r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
434 amdgpu_bo_unreserve(bo);
436 goto user_pages_done;
439 r = drm_gem_handle_create(filp, gobj, &handle);
441 goto user_pages_done;
443 args->handle = handle;
446 if (args->flags & AMDGPU_GEM_USERPTR_VALIDATE)
447 amdgpu_ttm_tt_get_user_pages_done(bo->tbo.ttm, range);
450 drm_gem_object_put(gobj);
455 int amdgpu_mode_dumb_mmap(struct drm_file *filp,
456 struct drm_device *dev,
457 uint32_t handle, uint64_t *offset_p)
459 struct drm_gem_object *gobj;
460 struct amdgpu_bo *robj;
462 gobj = drm_gem_object_lookup(filp, handle);
466 robj = gem_to_amdgpu_bo(gobj);
467 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm) ||
468 (robj->flags & AMDGPU_GEM_CREATE_NO_CPU_ACCESS)) {
469 drm_gem_object_put(gobj);
472 *offset_p = amdgpu_bo_mmap_offset(robj);
473 drm_gem_object_put(gobj);
477 int amdgpu_gem_mmap_ioctl(struct drm_device *dev, void *data,
478 struct drm_file *filp)
480 union drm_amdgpu_gem_mmap *args = data;
481 uint32_t handle = args->in.handle;
482 memset(args, 0, sizeof(*args));
483 return amdgpu_mode_dumb_mmap(filp, dev, handle, &args->out.addr_ptr);
487 * amdgpu_gem_timeout - calculate jiffies timeout from absolute value
489 * @timeout_ns: timeout in ns
491 * Calculate the timeout in jiffies from an absolute timeout in ns.
493 unsigned long amdgpu_gem_timeout(uint64_t timeout_ns)
495 unsigned long timeout_jiffies;
498 /* clamp timeout if it's to large */
499 if (((int64_t)timeout_ns) < 0)
500 return MAX_SCHEDULE_TIMEOUT;
502 timeout = ktime_sub(ns_to_ktime(timeout_ns), ktime_get());
503 if (ktime_to_ns(timeout) < 0)
506 timeout_jiffies = nsecs_to_jiffies(ktime_to_ns(timeout));
507 /* clamp timeout to avoid unsigned-> signed overflow */
508 if (timeout_jiffies > MAX_SCHEDULE_TIMEOUT )
509 return MAX_SCHEDULE_TIMEOUT - 1;
511 return timeout_jiffies;
514 int amdgpu_gem_wait_idle_ioctl(struct drm_device *dev, void *data,
515 struct drm_file *filp)
517 union drm_amdgpu_gem_wait_idle *args = data;
518 struct drm_gem_object *gobj;
519 struct amdgpu_bo *robj;
520 uint32_t handle = args->in.handle;
521 unsigned long timeout = amdgpu_gem_timeout(args->in.timeout);
525 gobj = drm_gem_object_lookup(filp, handle);
529 robj = gem_to_amdgpu_bo(gobj);
530 ret = dma_resv_wait_timeout(robj->tbo.base.resv, DMA_RESV_USAGE_READ,
533 /* ret == 0 means not signaled,
534 * ret > 0 means signaled
535 * ret < 0 means interrupted before timeout
538 memset(args, 0, sizeof(*args));
539 args->out.status = (ret == 0);
543 drm_gem_object_put(gobj);
547 int amdgpu_gem_metadata_ioctl(struct drm_device *dev, void *data,
548 struct drm_file *filp)
550 struct drm_amdgpu_gem_metadata *args = data;
551 struct drm_gem_object *gobj;
552 struct amdgpu_bo *robj;
555 DRM_DEBUG("%d \n", args->handle);
556 gobj = drm_gem_object_lookup(filp, args->handle);
559 robj = gem_to_amdgpu_bo(gobj);
561 r = amdgpu_bo_reserve(robj, false);
562 if (unlikely(r != 0))
565 if (args->op == AMDGPU_GEM_METADATA_OP_GET_METADATA) {
566 amdgpu_bo_get_tiling_flags(robj, &args->data.tiling_info);
567 r = amdgpu_bo_get_metadata(robj, args->data.data,
568 sizeof(args->data.data),
569 &args->data.data_size_bytes,
571 } else if (args->op == AMDGPU_GEM_METADATA_OP_SET_METADATA) {
572 if (args->data.data_size_bytes > sizeof(args->data.data)) {
576 r = amdgpu_bo_set_tiling_flags(robj, args->data.tiling_info);
578 r = amdgpu_bo_set_metadata(robj, args->data.data,
579 args->data.data_size_bytes,
584 amdgpu_bo_unreserve(robj);
586 drm_gem_object_put(gobj);
591 * amdgpu_gem_va_update_vm -update the bo_va in its VM
593 * @adev: amdgpu_device pointer
595 * @bo_va: bo_va to update
596 * @operation: map, unmap or clear
598 * Update the bo_va directly after setting its address. Errors are not
599 * vital here, so they are not reported back to userspace.
601 static void amdgpu_gem_va_update_vm(struct amdgpu_device *adev,
602 struct amdgpu_vm *vm,
603 struct amdgpu_bo_va *bo_va,
608 if (!amdgpu_vm_ready(vm))
611 r = amdgpu_vm_clear_freed(adev, vm, NULL);
615 if (operation == AMDGPU_VA_OP_MAP ||
616 operation == AMDGPU_VA_OP_REPLACE) {
617 r = amdgpu_vm_bo_update(adev, bo_va, false);
622 r = amdgpu_vm_update_pdes(adev, vm, false);
625 if (r && r != -ERESTARTSYS)
626 DRM_ERROR("Couldn't update BO_VA (%d)\n", r);
630 * amdgpu_gem_va_map_flags - map GEM UAPI flags into hardware flags
632 * @adev: amdgpu_device pointer
633 * @flags: GEM UAPI flags
635 * Returns the GEM UAPI flags mapped into hardware for the ASIC.
637 uint64_t amdgpu_gem_va_map_flags(struct amdgpu_device *adev, uint32_t flags)
639 uint64_t pte_flag = 0;
641 if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
642 pte_flag |= AMDGPU_PTE_EXECUTABLE;
643 if (flags & AMDGPU_VM_PAGE_READABLE)
644 pte_flag |= AMDGPU_PTE_READABLE;
645 if (flags & AMDGPU_VM_PAGE_WRITEABLE)
646 pte_flag |= AMDGPU_PTE_WRITEABLE;
647 if (flags & AMDGPU_VM_PAGE_PRT)
648 pte_flag |= AMDGPU_PTE_PRT;
649 if (flags & AMDGPU_VM_PAGE_NOALLOC)
650 pte_flag |= AMDGPU_PTE_NOALLOC;
652 if (adev->gmc.gmc_funcs->map_mtype)
653 pte_flag |= amdgpu_gmc_map_mtype(adev,
654 flags & AMDGPU_VM_MTYPE_MASK);
659 int amdgpu_gem_va_ioctl(struct drm_device *dev, void *data,
660 struct drm_file *filp)
662 const uint32_t valid_flags = AMDGPU_VM_DELAY_UPDATE |
663 AMDGPU_VM_PAGE_READABLE | AMDGPU_VM_PAGE_WRITEABLE |
664 AMDGPU_VM_PAGE_EXECUTABLE | AMDGPU_VM_MTYPE_MASK |
665 AMDGPU_VM_PAGE_NOALLOC;
666 const uint32_t prt_flags = AMDGPU_VM_DELAY_UPDATE |
669 struct drm_amdgpu_gem_va *args = data;
670 struct drm_gem_object *gobj;
671 struct amdgpu_device *adev = drm_to_adev(dev);
672 struct amdgpu_fpriv *fpriv = filp->driver_priv;
673 struct amdgpu_bo *abo;
674 struct amdgpu_bo_va *bo_va;
675 struct amdgpu_bo_list_entry vm_pd;
676 struct ttm_validate_buffer tv;
677 struct ww_acquire_ctx ticket;
678 struct list_head list, duplicates;
683 if (args->va_address < AMDGPU_VA_RESERVED_SIZE) {
685 "va_address 0x%LX is in reserved area 0x%LX\n",
686 args->va_address, AMDGPU_VA_RESERVED_SIZE);
690 if (args->va_address >= AMDGPU_GMC_HOLE_START &&
691 args->va_address < AMDGPU_GMC_HOLE_END) {
693 "va_address 0x%LX is in VA hole 0x%LX-0x%LX\n",
694 args->va_address, AMDGPU_GMC_HOLE_START,
695 AMDGPU_GMC_HOLE_END);
699 args->va_address &= AMDGPU_GMC_HOLE_MASK;
701 vm_size = adev->vm_manager.max_pfn * AMDGPU_GPU_PAGE_SIZE;
702 vm_size -= AMDGPU_VA_RESERVED_SIZE;
703 if (args->va_address + args->map_size > vm_size) {
705 "va_address 0x%llx is in top reserved area 0x%llx\n",
706 args->va_address + args->map_size, vm_size);
710 if ((args->flags & ~valid_flags) && (args->flags & ~prt_flags)) {
711 dev_dbg(dev->dev, "invalid flags combination 0x%08X\n",
716 switch (args->operation) {
717 case AMDGPU_VA_OP_MAP:
718 case AMDGPU_VA_OP_UNMAP:
719 case AMDGPU_VA_OP_CLEAR:
720 case AMDGPU_VA_OP_REPLACE:
723 dev_dbg(dev->dev, "unsupported operation %d\n",
728 INIT_LIST_HEAD(&list);
729 INIT_LIST_HEAD(&duplicates);
730 if ((args->operation != AMDGPU_VA_OP_CLEAR) &&
731 !(args->flags & AMDGPU_VM_PAGE_PRT)) {
732 gobj = drm_gem_object_lookup(filp, args->handle);
735 abo = gem_to_amdgpu_bo(gobj);
737 if (abo->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
741 list_add(&tv.head, &list);
747 amdgpu_vm_get_pd_bo(&fpriv->vm, &list, &vm_pd);
749 r = ttm_eu_reserve_buffers(&ticket, &list, true, &duplicates);
754 bo_va = amdgpu_vm_bo_find(&fpriv->vm, abo);
759 } else if (args->operation != AMDGPU_VA_OP_CLEAR) {
760 bo_va = fpriv->prt_va;
765 switch (args->operation) {
766 case AMDGPU_VA_OP_MAP:
767 va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
768 r = amdgpu_vm_bo_map(adev, bo_va, args->va_address,
769 args->offset_in_bo, args->map_size,
772 case AMDGPU_VA_OP_UNMAP:
773 r = amdgpu_vm_bo_unmap(adev, bo_va, args->va_address);
776 case AMDGPU_VA_OP_CLEAR:
777 r = amdgpu_vm_bo_clear_mappings(adev, &fpriv->vm,
781 case AMDGPU_VA_OP_REPLACE:
782 va_flags = amdgpu_gem_va_map_flags(adev, args->flags);
783 r = amdgpu_vm_bo_replace_map(adev, bo_va, args->va_address,
784 args->offset_in_bo, args->map_size,
790 if (!r && !(args->flags & AMDGPU_VM_DELAY_UPDATE) && !amdgpu_vm_debug)
791 amdgpu_gem_va_update_vm(adev, &fpriv->vm, bo_va,
795 ttm_eu_backoff_reservation(&ticket, &list);
798 drm_gem_object_put(gobj);
802 int amdgpu_gem_op_ioctl(struct drm_device *dev, void *data,
803 struct drm_file *filp)
805 struct amdgpu_device *adev = drm_to_adev(dev);
806 struct drm_amdgpu_gem_op *args = data;
807 struct drm_gem_object *gobj;
808 struct amdgpu_vm_bo_base *base;
809 struct amdgpu_bo *robj;
812 gobj = drm_gem_object_lookup(filp, args->handle);
816 robj = gem_to_amdgpu_bo(gobj);
818 r = amdgpu_bo_reserve(robj, false);
823 case AMDGPU_GEM_OP_GET_GEM_CREATE_INFO: {
824 struct drm_amdgpu_gem_create_in info;
825 void __user *out = u64_to_user_ptr(args->value);
827 info.bo_size = robj->tbo.base.size;
828 info.alignment = robj->tbo.page_alignment << PAGE_SHIFT;
829 info.domains = robj->preferred_domains;
830 info.domain_flags = robj->flags;
831 amdgpu_bo_unreserve(robj);
832 if (copy_to_user(out, &info, sizeof(info)))
836 case AMDGPU_GEM_OP_SET_PLACEMENT:
837 if (robj->tbo.base.import_attach &&
838 args->value & AMDGPU_GEM_DOMAIN_VRAM) {
840 amdgpu_bo_unreserve(robj);
843 if (amdgpu_ttm_tt_get_usermm(robj->tbo.ttm)) {
845 amdgpu_bo_unreserve(robj);
848 for (base = robj->vm_bo; base; base = base->next)
849 if (amdgpu_xgmi_same_hive(amdgpu_ttm_adev(robj->tbo.bdev),
850 amdgpu_ttm_adev(base->vm->root.bo->tbo.bdev))) {
852 amdgpu_bo_unreserve(robj);
857 robj->preferred_domains = args->value & (AMDGPU_GEM_DOMAIN_VRAM |
858 AMDGPU_GEM_DOMAIN_GTT |
859 AMDGPU_GEM_DOMAIN_CPU);
860 robj->allowed_domains = robj->preferred_domains;
861 if (robj->allowed_domains == AMDGPU_GEM_DOMAIN_VRAM)
862 robj->allowed_domains |= AMDGPU_GEM_DOMAIN_GTT;
864 if (robj->flags & AMDGPU_GEM_CREATE_VM_ALWAYS_VALID)
865 amdgpu_vm_bo_invalidate(adev, robj, true);
867 amdgpu_bo_unreserve(robj);
870 amdgpu_bo_unreserve(robj);
875 drm_gem_object_put(gobj);
879 static int amdgpu_gem_align_pitch(struct amdgpu_device *adev,
900 aligned += pitch_mask;
901 aligned &= ~pitch_mask;
902 return aligned * cpp;
905 int amdgpu_mode_dumb_create(struct drm_file *file_priv,
906 struct drm_device *dev,
907 struct drm_mode_create_dumb *args)
909 struct amdgpu_device *adev = drm_to_adev(dev);
910 struct drm_gem_object *gobj;
912 u64 flags = AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED |
913 AMDGPU_GEM_CREATE_CPU_GTT_USWC |
914 AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS;
919 * The buffer returned from this function should be cleared, but
920 * it can only be done if the ring is enabled or we'll fail to
923 if (adev->mman.buffer_funcs_enabled)
924 flags |= AMDGPU_GEM_CREATE_VRAM_CLEARED;
926 args->pitch = amdgpu_gem_align_pitch(adev, args->width,
927 DIV_ROUND_UP(args->bpp, 8), 0);
928 args->size = (u64)args->pitch * args->height;
929 args->size = ALIGN(args->size, PAGE_SIZE);
930 domain = amdgpu_bo_get_preferred_domain(adev,
931 amdgpu_display_supported_domains(adev, flags));
932 r = amdgpu_gem_object_create(adev, args->size, 0, domain, flags,
933 ttm_bo_type_device, NULL, &gobj);
937 r = drm_gem_handle_create(file_priv, gobj, &handle);
938 /* drop reference from allocate - handle holds it now */
939 drm_gem_object_put(gobj);
943 args->handle = handle;
947 #if defined(CONFIG_DEBUG_FS)
948 static int amdgpu_debugfs_gem_info_show(struct seq_file *m, void *unused)
950 struct amdgpu_device *adev = (struct amdgpu_device *)m->private;
951 struct drm_device *dev = adev_to_drm(adev);
952 struct drm_file *file;
955 r = mutex_lock_interruptible(&dev->filelist_mutex);
959 list_for_each_entry(file, &dev->filelist, lhead) {
960 struct task_struct *task;
961 struct drm_gem_object *gobj;
965 * Although we have a valid reference on file->pid, that does
966 * not guarantee that the task_struct who called get_pid() is
967 * still alive (e.g. get_pid(current) => fork() => exit()).
968 * Therefore, we need to protect this ->comm access using RCU.
971 task = pid_task(file->pid, PIDTYPE_PID);
972 seq_printf(m, "pid %8d command %s:\n", pid_nr(file->pid),
973 task ? task->comm : "<unknown>");
976 spin_lock(&file->table_lock);
977 idr_for_each_entry(&file->object_idr, gobj, id) {
978 struct amdgpu_bo *bo = gem_to_amdgpu_bo(gobj);
980 amdgpu_bo_print_info(id, bo, m);
982 spin_unlock(&file->table_lock);
985 mutex_unlock(&dev->filelist_mutex);
989 DEFINE_SHOW_ATTRIBUTE(amdgpu_debugfs_gem_info);
993 void amdgpu_debugfs_gem_init(struct amdgpu_device *adev)
995 #if defined(CONFIG_DEBUG_FS)
996 struct drm_minor *minor = adev_to_drm(adev)->primary;
997 struct dentry *root = minor->debugfs_root;
999 debugfs_create_file("amdgpu_gem_info", 0444, root, adev,
1000 &amdgpu_debugfs_gem_info_fops);