1 // SPDX-License-Identifier: GPL-2.0
3 * Copyright (c) Microsoft Corporation.
8 * This driver acts as a paravirtual front-end for PCI Express root buses.
9 * When a PCI Express function (either an entire device or an SR-IOV
10 * Virtual Function) is being passed through to the VM, this driver exposes
11 * a new bus to the guest VM. This is modeled as a root PCI bus because
12 * no bridges are being exposed to the VM. In fact, with a "Generation 2"
13 * VM within Hyper-V, there may seem to be no PCI bus at all in the VM
14 * until a device as been exposed using this driver.
16 * Each root PCI bus has its own PCI domain, which is called "Segment" in
17 * the PCI Firmware Specifications. Thus while each device passed through
18 * to the VM using this front-end will appear at "device 0", the domain will
19 * be unique. Typically, each bus will have one PCI function on it, though
20 * this driver does support more than one.
22 * In order to map the interrupts from the device through to the guest VM,
23 * this driver also implements an IRQ Domain, which handles interrupts (either
24 * MSI or MSI-X) associated with the functions on the bus. As interrupts are
25 * set up, torn down, or reaffined, this driver communicates with the
26 * underlying hypervisor to adjust the mappings in the I/O MMU so that each
27 * interrupt will be delivered to the correct virtual processor at the right
28 * vector. This driver does not support level-triggered (line-based)
29 * interrupts, and will report that the Interrupt Line register in the
30 * function's configuration space is zero.
32 * The rest of this driver mostly maps PCI concepts onto underlying Hyper-V
33 * facilities. For instance, the configuration space of a function exposed
34 * by Hyper-V is mapped into a single page of memory space, and the
35 * read and write handlers for config space must be aware of this mechanism.
36 * Similarly, device setup and teardown involves messages sent to and from
37 * the PCI back-end driver in Hyper-V.
40 #include <linux/kernel.h>
41 #include <linux/module.h>
42 #include <linux/pci.h>
43 #include <linux/pci-ecam.h>
44 #include <linux/delay.h>
45 #include <linux/semaphore.h>
46 #include <linux/irq.h>
47 #include <linux/msi.h>
48 #include <linux/hyperv.h>
49 #include <linux/refcount.h>
50 #include <linux/irqdomain.h>
51 #include <linux/acpi.h>
52 #include <linux/sizes.h>
53 #include <asm/mshyperv.h>
56 * Protocol versions. The low word is the minor version, the high word the
60 #define PCI_MAKE_VERSION(major, minor) ((u32)(((major) << 16) | (minor)))
61 #define PCI_MAJOR_VERSION(version) ((u32)(version) >> 16)
62 #define PCI_MINOR_VERSION(version) ((u32)(version) & 0xff)
64 enum pci_protocol_version_t {
65 PCI_PROTOCOL_VERSION_1_1 = PCI_MAKE_VERSION(1, 1), /* Win10 */
66 PCI_PROTOCOL_VERSION_1_2 = PCI_MAKE_VERSION(1, 2), /* RS1 */
67 PCI_PROTOCOL_VERSION_1_3 = PCI_MAKE_VERSION(1, 3), /* Vibranium */
68 PCI_PROTOCOL_VERSION_1_4 = PCI_MAKE_VERSION(1, 4), /* WS2022 */
71 #define CPU_AFFINITY_ALL -1ULL
74 * Supported protocol versions in the order of probing - highest go
77 static enum pci_protocol_version_t pci_protocol_versions[] = {
78 PCI_PROTOCOL_VERSION_1_4,
79 PCI_PROTOCOL_VERSION_1_3,
80 PCI_PROTOCOL_VERSION_1_2,
81 PCI_PROTOCOL_VERSION_1_1,
84 #define PCI_CONFIG_MMIO_LENGTH 0x2000
85 #define CFG_PAGE_OFFSET 0x1000
86 #define CFG_PAGE_SIZE (PCI_CONFIG_MMIO_LENGTH - CFG_PAGE_OFFSET)
88 #define MAX_SUPPORTED_MSI_MESSAGES 0x400
90 #define STATUS_REVISION_MISMATCH 0xC0000059
92 /* space for 32bit serial number as string */
93 #define SLOT_NAME_SIZE 11
96 * Size of requestor for VMbus; the value is based on the observation
97 * that having more than one request outstanding is 'rare', and so 64
98 * should be generous in ensuring that we don't ever run out.
100 #define HV_PCI_RQSTOR_SIZE 64
106 enum pci_message_type {
110 PCI_MESSAGE_BASE = 0x42490000,
111 PCI_BUS_RELATIONS = PCI_MESSAGE_BASE + 0,
112 PCI_QUERY_BUS_RELATIONS = PCI_MESSAGE_BASE + 1,
113 PCI_POWER_STATE_CHANGE = PCI_MESSAGE_BASE + 4,
114 PCI_QUERY_RESOURCE_REQUIREMENTS = PCI_MESSAGE_BASE + 5,
115 PCI_QUERY_RESOURCE_RESOURCES = PCI_MESSAGE_BASE + 6,
116 PCI_BUS_D0ENTRY = PCI_MESSAGE_BASE + 7,
117 PCI_BUS_D0EXIT = PCI_MESSAGE_BASE + 8,
118 PCI_READ_BLOCK = PCI_MESSAGE_BASE + 9,
119 PCI_WRITE_BLOCK = PCI_MESSAGE_BASE + 0xA,
120 PCI_EJECT = PCI_MESSAGE_BASE + 0xB,
121 PCI_QUERY_STOP = PCI_MESSAGE_BASE + 0xC,
122 PCI_REENABLE = PCI_MESSAGE_BASE + 0xD,
123 PCI_QUERY_STOP_FAILED = PCI_MESSAGE_BASE + 0xE,
124 PCI_EJECTION_COMPLETE = PCI_MESSAGE_BASE + 0xF,
125 PCI_RESOURCES_ASSIGNED = PCI_MESSAGE_BASE + 0x10,
126 PCI_RESOURCES_RELEASED = PCI_MESSAGE_BASE + 0x11,
127 PCI_INVALIDATE_BLOCK = PCI_MESSAGE_BASE + 0x12,
128 PCI_QUERY_PROTOCOL_VERSION = PCI_MESSAGE_BASE + 0x13,
129 PCI_CREATE_INTERRUPT_MESSAGE = PCI_MESSAGE_BASE + 0x14,
130 PCI_DELETE_INTERRUPT_MESSAGE = PCI_MESSAGE_BASE + 0x15,
131 PCI_RESOURCES_ASSIGNED2 = PCI_MESSAGE_BASE + 0x16,
132 PCI_CREATE_INTERRUPT_MESSAGE2 = PCI_MESSAGE_BASE + 0x17,
133 PCI_DELETE_INTERRUPT_MESSAGE2 = PCI_MESSAGE_BASE + 0x18, /* unused */
134 PCI_BUS_RELATIONS2 = PCI_MESSAGE_BASE + 0x19,
135 PCI_RESOURCES_ASSIGNED3 = PCI_MESSAGE_BASE + 0x1A,
136 PCI_CREATE_INTERRUPT_MESSAGE3 = PCI_MESSAGE_BASE + 0x1B,
141 * Structures defining the virtual PCI Express protocol.
153 * Function numbers are 8-bits wide on Express, as interpreted through ARI,
154 * which is all this driver does. This representation is the one used in
155 * Windows, which is what is expected when sending this back and forth with
156 * the Hyper-V parent partition.
158 union win_slot_encoding {
168 * Pretty much as defined in the PCI Specifications.
170 struct pci_function_description {
171 u16 v_id; /* vendor ID */
172 u16 d_id; /* device ID */
178 union win_slot_encoding win_slot;
179 u32 ser; /* serial number */
182 enum pci_device_description_flags {
183 HV_PCI_DEVICE_FLAG_NONE = 0x0,
184 HV_PCI_DEVICE_FLAG_NUMA_AFFINITY = 0x1,
187 struct pci_function_description2 {
188 u16 v_id; /* vendor ID */
189 u16 d_id; /* device ID */
195 union win_slot_encoding win_slot;
196 u32 ser; /* serial number */
198 u16 virtual_numa_node;
205 * @delivery_mode: As defined in Intel's Programmer's
206 * Reference Manual, Volume 3, Chapter 8.
207 * @vector_count: Number of contiguous entries in the
208 * Interrupt Descriptor Table that are
209 * occupied by this Message-Signaled
210 * Interrupt. For "MSI", as first defined
211 * in PCI 2.2, this can be between 1 and
212 * 32. For "MSI-X," as first defined in PCI
213 * 3.0, this must be 1, as each MSI-X table
214 * entry would have its own descriptor.
215 * @reserved: Empty space
216 * @cpu_mask: All the target virtual processors.
227 * struct hv_msi_desc2 - 1.2 version of hv_msi_desc
229 * @delivery_mode: As defined in Intel's Programmer's
230 * Reference Manual, Volume 3, Chapter 8.
231 * @vector_count: Number of contiguous entries in the
232 * Interrupt Descriptor Table that are
233 * occupied by this Message-Signaled
234 * Interrupt. For "MSI", as first defined
235 * in PCI 2.2, this can be between 1 and
236 * 32. For "MSI-X," as first defined in PCI
237 * 3.0, this must be 1, as each MSI-X table
238 * entry would have its own descriptor.
239 * @processor_count: number of bits enabled in array.
240 * @processor_array: All the target virtual processors.
242 struct hv_msi_desc2 {
247 u16 processor_array[32];
251 * struct hv_msi_desc3 - 1.3 version of hv_msi_desc
252 * Everything is the same as in 'hv_msi_desc2' except that the size of the
253 * 'vector' field is larger to support bigger vector values. For ex: LPI
256 struct hv_msi_desc3 {
262 u16 processor_array[32];
266 * struct tran_int_desc
267 * @reserved: unused, padding
268 * @vector_count: same as in hv_msi_desc
269 * @data: This is the "data payload" value that is
270 * written by the device when it generates
271 * a message-signaled interrupt, either MSI
273 * @address: This is the address to which the data
274 * payload is written on interrupt
277 struct tran_int_desc {
285 * A generic message format for virtual PCI.
286 * Specific message formats are defined later in the file.
293 struct pci_child_message {
294 struct pci_message message_type;
295 union win_slot_encoding wslot;
298 struct pci_incoming_message {
299 struct vmpacket_descriptor hdr;
300 struct pci_message message_type;
303 struct pci_response {
304 struct vmpacket_descriptor hdr;
305 s32 status; /* negative values are failures */
309 void (*completion_func)(void *context, struct pci_response *resp,
310 int resp_packet_size);
313 struct pci_message message[];
317 * Specific message types supporting the PCI protocol.
321 * Version negotiation message. Sent from the guest to the host.
322 * The guest is free to try different versions until the host
323 * accepts the version.
325 * pci_version: The protocol version requested.
326 * is_last_attempt: If TRUE, this is the last version guest will request.
327 * reservedz: Reserved field, set to zero.
330 struct pci_version_request {
331 struct pci_message message_type;
332 u32 protocol_version;
336 * Bus D0 Entry. This is sent from the guest to the host when the virtual
337 * bus (PCI Express port) is ready for action.
340 struct pci_bus_d0_entry {
341 struct pci_message message_type;
346 struct pci_bus_relations {
347 struct pci_incoming_message incoming;
349 struct pci_function_description func[];
352 struct pci_bus_relations2 {
353 struct pci_incoming_message incoming;
355 struct pci_function_description2 func[];
358 struct pci_q_res_req_response {
359 struct vmpacket_descriptor hdr;
360 s32 status; /* negative values are failures */
361 u32 probed_bar[PCI_STD_NUM_BARS];
364 struct pci_set_power {
365 struct pci_message message_type;
366 union win_slot_encoding wslot;
367 u32 power_state; /* In Windows terms */
371 struct pci_set_power_response {
372 struct vmpacket_descriptor hdr;
373 s32 status; /* negative values are failures */
374 union win_slot_encoding wslot;
375 u32 resultant_state; /* In Windows terms */
379 struct pci_resources_assigned {
380 struct pci_message message_type;
381 union win_slot_encoding wslot;
382 u8 memory_range[0x14][6]; /* not used here */
387 struct pci_resources_assigned2 {
388 struct pci_message message_type;
389 union win_slot_encoding wslot;
390 u8 memory_range[0x14][6]; /* not used here */
391 u32 msi_descriptor_count;
395 struct pci_create_interrupt {
396 struct pci_message message_type;
397 union win_slot_encoding wslot;
398 struct hv_msi_desc int_desc;
401 struct pci_create_int_response {
402 struct pci_response response;
404 struct tran_int_desc int_desc;
407 struct pci_create_interrupt2 {
408 struct pci_message message_type;
409 union win_slot_encoding wslot;
410 struct hv_msi_desc2 int_desc;
413 struct pci_create_interrupt3 {
414 struct pci_message message_type;
415 union win_slot_encoding wslot;
416 struct hv_msi_desc3 int_desc;
419 struct pci_delete_interrupt {
420 struct pci_message message_type;
421 union win_slot_encoding wslot;
422 struct tran_int_desc int_desc;
426 * Note: the VM must pass a valid block id, wslot and bytes_requested.
428 struct pci_read_block {
429 struct pci_message message_type;
431 union win_slot_encoding wslot;
435 struct pci_read_block_response {
436 struct vmpacket_descriptor hdr;
438 u8 bytes[HV_CONFIG_BLOCK_SIZE_MAX];
442 * Note: the VM must pass a valid block id, wslot and byte_count.
444 struct pci_write_block {
445 struct pci_message message_type;
447 union win_slot_encoding wslot;
449 u8 bytes[HV_CONFIG_BLOCK_SIZE_MAX];
452 struct pci_dev_inval_block {
453 struct pci_incoming_message incoming;
454 union win_slot_encoding wslot;
458 struct pci_dev_incoming {
459 struct pci_incoming_message incoming;
460 union win_slot_encoding wslot;
463 struct pci_eject_response {
464 struct pci_message message_type;
465 union win_slot_encoding wslot;
469 static int pci_ring_size = VMBUS_RING_SIZE(SZ_16K);
472 * Driver specific state.
475 enum hv_pcibus_state {
483 struct hv_pcibus_device {
485 struct pci_sysdata sysdata;
486 #elif defined(CONFIG_ARM64)
487 struct pci_config_window sysdata;
489 struct pci_host_bridge *bridge;
490 struct fwnode_handle *fwnode;
491 /* Protocol version negotiated with the host */
492 enum pci_protocol_version_t protocol_version;
494 struct mutex state_lock;
495 enum hv_pcibus_state state;
497 struct hv_device *hdev;
498 resource_size_t low_mmio_space;
499 resource_size_t high_mmio_space;
500 struct resource *mem_config;
501 struct resource *low_mmio_res;
502 struct resource *high_mmio_res;
503 struct completion *survey_event;
504 struct pci_bus *pci_bus;
505 spinlock_t config_lock; /* Avoid two threads writing index page */
506 spinlock_t device_list_lock; /* Protect lists below */
507 void __iomem *cfg_addr;
509 struct list_head children;
510 struct list_head dr_list;
512 struct msi_domain_info msi_info;
513 struct irq_domain *irq_domain;
515 struct workqueue_struct *wq;
517 /* Highest slot of child device with resources allocated */
518 int wslot_res_allocated;
519 bool use_calls; /* Use hypercalls to access mmio cfg space */
523 * Tracks "Device Relations" messages from the host, which must be both
524 * processed in order and deferred so that they don't run in the context
525 * of the incoming packet callback.
528 struct work_struct wrk;
529 struct hv_pcibus_device *bus;
532 struct hv_pcidev_description {
533 u16 v_id; /* vendor ID */
534 u16 d_id; /* device ID */
540 union win_slot_encoding win_slot;
541 u32 ser; /* serial number */
543 u16 virtual_numa_node;
547 struct list_head list_entry;
549 struct hv_pcidev_description func[] __counted_by(device_count);
553 /* List protected by pci_rescan_remove_lock */
554 struct list_head list_entry;
556 struct pci_slot *pci_slot;
557 struct hv_pcidev_description desc;
558 bool reported_missing;
559 struct hv_pcibus_device *hbus;
560 struct work_struct wrk;
562 void (*block_invalidate)(void *context, u64 block_mask);
563 void *invalidate_context;
566 * What would be observed if one wrote 0xFFFFFFFF to a BAR and then
567 * read it back, for each of the BAR offsets within config space.
569 u32 probed_bar[PCI_STD_NUM_BARS];
572 struct hv_pci_compl {
573 struct completion host_event;
574 s32 completion_status;
577 static void hv_pci_onchannelcallback(void *context);
580 #define DELIVERY_MODE APIC_DELIVERY_MODE_FIXED
581 #define FLOW_HANDLER handle_edge_irq
582 #define FLOW_NAME "edge"
584 static int hv_pci_irqchip_init(void)
589 static struct irq_domain *hv_pci_get_root_domain(void)
591 return x86_vector_domain;
594 static unsigned int hv_msi_get_int_vector(struct irq_data *data)
596 struct irq_cfg *cfg = irqd_cfg(data);
601 #define hv_msi_prepare pci_msi_prepare
604 * hv_arch_irq_unmask() - "Unmask" the IRQ by setting its current
606 * @data: Describes the IRQ
608 * Build new a destination for the MSI and make a hypercall to
609 * update the Interrupt Redirection Table. "Device Logical ID"
610 * is built out of this PCI bus's instance GUID and the function
611 * number of the device.
613 static void hv_arch_irq_unmask(struct irq_data *data)
615 struct msi_desc *msi_desc = irq_data_get_msi_desc(data);
616 struct hv_retarget_device_interrupt *params;
617 struct tran_int_desc *int_desc;
618 struct hv_pcibus_device *hbus;
619 const struct cpumask *dest;
621 struct pci_bus *pbus;
622 struct pci_dev *pdev;
628 dest = irq_data_get_effective_affinity_mask(data);
629 pdev = msi_desc_to_pci_dev(msi_desc);
631 hbus = container_of(pbus->sysdata, struct hv_pcibus_device, sysdata);
632 int_desc = data->chip_data;
634 dev_warn(&hbus->hdev->device, "%s() can not unmask irq %u\n",
635 __func__, data->irq);
639 local_irq_save(flags);
641 params = *this_cpu_ptr(hyperv_pcpu_input_arg);
642 memset(params, 0, sizeof(*params));
643 params->partition_id = HV_PARTITION_ID_SELF;
644 params->int_entry.source = HV_INTERRUPT_SOURCE_MSI;
645 params->int_entry.msi_entry.address.as_uint32 = int_desc->address & 0xffffffff;
646 params->int_entry.msi_entry.data.as_uint32 = int_desc->data;
647 params->device_id = (hbus->hdev->dev_instance.b[5] << 24) |
648 (hbus->hdev->dev_instance.b[4] << 16) |
649 (hbus->hdev->dev_instance.b[7] << 8) |
650 (hbus->hdev->dev_instance.b[6] & 0xf8) |
651 PCI_FUNC(pdev->devfn);
652 params->int_target.vector = hv_msi_get_int_vector(data);
654 if (hbus->protocol_version >= PCI_PROTOCOL_VERSION_1_2) {
656 * PCI_PROTOCOL_VERSION_1_2 supports the VP_SET version of the
657 * HVCALL_RETARGET_INTERRUPT hypercall, which also coincides
658 * with >64 VP support.
659 * ms_hyperv.hints & HV_X64_EX_PROCESSOR_MASKS_RECOMMENDED
660 * is not sufficient for this hypercall.
662 params->int_target.flags |=
663 HV_DEVICE_INTERRUPT_TARGET_PROCESSOR_SET;
665 if (!alloc_cpumask_var(&tmp, GFP_ATOMIC)) {
670 cpumask_and(tmp, dest, cpu_online_mask);
671 nr_bank = cpumask_to_vpset(¶ms->int_target.vp_set, tmp);
672 free_cpumask_var(tmp);
680 * var-sized hypercall, var-size starts after vp_mask (thus
681 * vp_set.format does not count, but vp_set.valid_bank_mask
684 var_size = 1 + nr_bank;
686 for_each_cpu_and(cpu, dest, cpu_online_mask) {
687 params->int_target.vp_mask |=
688 (1ULL << hv_cpu_number_to_vp_number(cpu));
692 res = hv_do_hypercall(HVCALL_RETARGET_INTERRUPT | (var_size << 17),
696 local_irq_restore(flags);
699 * During hibernation, when a CPU is offlined, the kernel tries
700 * to move the interrupt to the remaining CPUs that haven't
701 * been offlined yet. In this case, the below hv_do_hypercall()
702 * always fails since the vmbus channel has been closed:
703 * refer to cpu_disable_common() -> fixup_irqs() ->
704 * irq_migrate_all_off_this_cpu() -> migrate_one_irq().
706 * Suppress the error message for hibernation because the failure
707 * during hibernation does not matter (at this time all the devices
708 * have been frozen). Note: the correct affinity info is still updated
709 * into the irqdata data structure in migrate_one_irq() ->
710 * irq_do_set_affinity(), so later when the VM resumes,
711 * hv_pci_restore_msi_state() is able to correctly restore the
712 * interrupt with the correct affinity.
714 if (!hv_result_success(res) && hbus->state != hv_pcibus_removing)
715 dev_err(&hbus->hdev->device,
716 "%s() failed: %#llx", __func__, res);
718 #elif defined(CONFIG_ARM64)
720 * SPI vectors to use for vPCI; arch SPIs range is [32, 1019], but leaving a bit
721 * of room at the start to allow for SPIs to be specified through ACPI and
722 * starting with a power of two to satisfy power of 2 multi-MSI requirement.
724 #define HV_PCI_MSI_SPI_START 64
725 #define HV_PCI_MSI_SPI_NR (1020 - HV_PCI_MSI_SPI_START)
726 #define DELIVERY_MODE 0
727 #define FLOW_HANDLER NULL
728 #define FLOW_NAME NULL
729 #define hv_msi_prepare NULL
731 struct hv_pci_chip_data {
732 DECLARE_BITMAP(spi_map, HV_PCI_MSI_SPI_NR);
733 struct mutex map_lock;
736 /* Hyper-V vPCI MSI GIC IRQ domain */
737 static struct irq_domain *hv_msi_gic_irq_domain;
739 /* Hyper-V PCI MSI IRQ chip */
740 static struct irq_chip hv_arm64_msi_irq_chip = {
742 .irq_set_affinity = irq_chip_set_affinity_parent,
743 .irq_eoi = irq_chip_eoi_parent,
744 .irq_mask = irq_chip_mask_parent,
745 .irq_unmask = irq_chip_unmask_parent
748 static unsigned int hv_msi_get_int_vector(struct irq_data *irqd)
750 return irqd->parent_data->hwirq;
754 * @nr_bm_irqs: Indicates the number of IRQs that were allocated from
756 * @nr_dom_irqs: Indicates the number of IRQs that were allocated from
759 static void hv_pci_vec_irq_free(struct irq_domain *domain,
761 unsigned int nr_bm_irqs,
762 unsigned int nr_dom_irqs)
764 struct hv_pci_chip_data *chip_data = domain->host_data;
765 struct irq_data *d = irq_domain_get_irq_data(domain, virq);
766 int first = d->hwirq - HV_PCI_MSI_SPI_START;
769 mutex_lock(&chip_data->map_lock);
770 bitmap_release_region(chip_data->spi_map,
772 get_count_order(nr_bm_irqs));
773 mutex_unlock(&chip_data->map_lock);
774 for (i = 0; i < nr_dom_irqs; i++) {
776 d = irq_domain_get_irq_data(domain, virq + i);
777 irq_domain_reset_irq_data(d);
780 irq_domain_free_irqs_parent(domain, virq, nr_dom_irqs);
783 static void hv_pci_vec_irq_domain_free(struct irq_domain *domain,
785 unsigned int nr_irqs)
787 hv_pci_vec_irq_free(domain, virq, nr_irqs, nr_irqs);
790 static int hv_pci_vec_alloc_device_irq(struct irq_domain *domain,
791 unsigned int nr_irqs,
792 irq_hw_number_t *hwirq)
794 struct hv_pci_chip_data *chip_data = domain->host_data;
797 /* Find and allocate region from the SPI bitmap */
798 mutex_lock(&chip_data->map_lock);
799 index = bitmap_find_free_region(chip_data->spi_map,
801 get_count_order(nr_irqs));
802 mutex_unlock(&chip_data->map_lock);
806 *hwirq = index + HV_PCI_MSI_SPI_START;
811 static int hv_pci_vec_irq_gic_domain_alloc(struct irq_domain *domain,
813 irq_hw_number_t hwirq)
815 struct irq_fwspec fwspec;
819 fwspec.fwnode = domain->parent->fwnode;
820 fwspec.param_count = 2;
821 fwspec.param[0] = hwirq;
822 fwspec.param[1] = IRQ_TYPE_EDGE_RISING;
824 ret = irq_domain_alloc_irqs_parent(domain, virq, 1, &fwspec);
829 * Since the interrupt specifier is not coming from ACPI or DT, the
830 * trigger type will need to be set explicitly. Otherwise, it will be
831 * set to whatever is in the GIC configuration.
833 d = irq_domain_get_irq_data(domain->parent, virq);
835 return d->chip->irq_set_type(d, IRQ_TYPE_EDGE_RISING);
838 static int hv_pci_vec_irq_domain_alloc(struct irq_domain *domain,
839 unsigned int virq, unsigned int nr_irqs,
842 irq_hw_number_t hwirq;
846 ret = hv_pci_vec_alloc_device_irq(domain, nr_irqs, &hwirq);
850 for (i = 0; i < nr_irqs; i++) {
851 ret = hv_pci_vec_irq_gic_domain_alloc(domain, virq + i,
854 hv_pci_vec_irq_free(domain, virq, nr_irqs, i);
858 irq_domain_set_hwirq_and_chip(domain, virq + i,
860 &hv_arm64_msi_irq_chip,
862 pr_debug("pID:%d vID:%u\n", (int)(hwirq + i), virq + i);
869 * Pick the first cpu as the irq affinity that can be temporarily used for
870 * composing MSI from the hypervisor. GIC will eventually set the right
871 * affinity for the irq and the 'unmask' will retarget the interrupt to that
874 static int hv_pci_vec_irq_domain_activate(struct irq_domain *domain,
875 struct irq_data *irqd, bool reserve)
877 int cpu = cpumask_first(cpu_present_mask);
879 irq_data_update_effective_affinity(irqd, cpumask_of(cpu));
884 static const struct irq_domain_ops hv_pci_domain_ops = {
885 .alloc = hv_pci_vec_irq_domain_alloc,
886 .free = hv_pci_vec_irq_domain_free,
887 .activate = hv_pci_vec_irq_domain_activate,
890 static int hv_pci_irqchip_init(void)
892 static struct hv_pci_chip_data *chip_data;
893 struct fwnode_handle *fn = NULL;
896 chip_data = kzalloc(sizeof(*chip_data), GFP_KERNEL);
900 mutex_init(&chip_data->map_lock);
901 fn = irq_domain_alloc_named_fwnode("hv_vpci_arm64");
906 * IRQ domain once enabled, should not be removed since there is no
907 * way to ensure that all the corresponding devices are also gone and
908 * no interrupts will be generated.
910 hv_msi_gic_irq_domain = acpi_irq_create_hierarchy(0, HV_PCI_MSI_SPI_NR,
911 fn, &hv_pci_domain_ops,
914 if (!hv_msi_gic_irq_domain) {
915 pr_err("Failed to create Hyper-V arm64 vPCI MSI IRQ domain\n");
924 irq_domain_free_fwnode(fn);
929 static struct irq_domain *hv_pci_get_root_domain(void)
931 return hv_msi_gic_irq_domain;
935 * SPIs are used for interrupts of PCI devices and SPIs is managed via GICD
936 * registers which Hyper-V already supports, so no hypercall needed.
938 static void hv_arch_irq_unmask(struct irq_data *data) { }
939 #endif /* CONFIG_ARM64 */
942 * hv_pci_generic_compl() - Invoked for a completion packet
943 * @context: Set up by the sender of the packet.
944 * @resp: The response packet
945 * @resp_packet_size: Size in bytes of the packet
947 * This function is used to trigger an event and report status
948 * for any message for which the completion packet contains a
949 * status and nothing else.
951 static void hv_pci_generic_compl(void *context, struct pci_response *resp,
952 int resp_packet_size)
954 struct hv_pci_compl *comp_pkt = context;
956 comp_pkt->completion_status = resp->status;
957 complete(&comp_pkt->host_event);
960 static struct hv_pci_dev *get_pcichild_wslot(struct hv_pcibus_device *hbus,
963 static void get_pcichild(struct hv_pci_dev *hpdev)
965 refcount_inc(&hpdev->refs);
968 static void put_pcichild(struct hv_pci_dev *hpdev)
970 if (refcount_dec_and_test(&hpdev->refs))
975 * There is no good way to get notified from vmbus_onoffer_rescind(),
976 * so let's use polling here, since this is not a hot path.
978 static int wait_for_response(struct hv_device *hdev,
979 struct completion *comp)
982 if (hdev->channel->rescind) {
983 dev_warn_once(&hdev->device, "The device is gone.\n");
987 if (wait_for_completion_timeout(comp, HZ / 10))
995 * devfn_to_wslot() - Convert from Linux PCI slot to Windows
996 * @devfn: The Linux representation of PCI slot
998 * Windows uses a slightly different representation of PCI slot.
1000 * Return: The Windows representation
1002 static u32 devfn_to_wslot(int devfn)
1004 union win_slot_encoding wslot;
1007 wslot.bits.dev = PCI_SLOT(devfn);
1008 wslot.bits.func = PCI_FUNC(devfn);
1014 * wslot_to_devfn() - Convert from Windows PCI slot to Linux
1015 * @wslot: The Windows representation of PCI slot
1017 * Windows uses a slightly different representation of PCI slot.
1019 * Return: The Linux representation
1021 static int wslot_to_devfn(u32 wslot)
1023 union win_slot_encoding slot_no;
1025 slot_no.slot = wslot;
1026 return PCI_DEVFN(slot_no.bits.dev, slot_no.bits.func);
1029 static void hv_pci_read_mmio(struct device *dev, phys_addr_t gpa, int size, u32 *val)
1031 struct hv_mmio_read_input *in;
1032 struct hv_mmio_read_output *out;
1036 * Must be called with interrupts disabled so it is safe
1037 * to use the per-cpu input argument page. Use it for
1038 * both input and output.
1040 in = *this_cpu_ptr(hyperv_pcpu_input_arg);
1041 out = *this_cpu_ptr(hyperv_pcpu_input_arg) + sizeof(*in);
1045 ret = hv_do_hypercall(HVCALL_MMIO_READ, in, out);
1046 if (hv_result_success(ret)) {
1049 *val = *(u8 *)(out->data);
1052 *val = *(u16 *)(out->data);
1055 *val = *(u32 *)(out->data);
1059 dev_err(dev, "MMIO read hypercall error %llx addr %llx size %d\n",
1063 static void hv_pci_write_mmio(struct device *dev, phys_addr_t gpa, int size, u32 val)
1065 struct hv_mmio_write_input *in;
1069 * Must be called with interrupts disabled so it is safe
1070 * to use the per-cpu input argument memory.
1072 in = *this_cpu_ptr(hyperv_pcpu_input_arg);
1077 *(u8 *)(in->data) = val;
1080 *(u16 *)(in->data) = val;
1083 *(u32 *)(in->data) = val;
1087 ret = hv_do_hypercall(HVCALL_MMIO_WRITE, in, NULL);
1088 if (!hv_result_success(ret))
1089 dev_err(dev, "MMIO write hypercall error %llx addr %llx size %d\n",
1094 * PCI Configuration Space for these root PCI buses is implemented as a pair
1095 * of pages in memory-mapped I/O space. Writing to the first page chooses
1096 * the PCI function being written or read. Once the first page has been
1097 * written to, the following page maps in the entire configuration space of
1102 * _hv_pcifront_read_config() - Internal PCI config read
1103 * @hpdev: The PCI driver's representation of the device
1104 * @where: Offset within config space
1105 * @size: Size of the transfer
1106 * @val: Pointer to the buffer receiving the data
1108 static void _hv_pcifront_read_config(struct hv_pci_dev *hpdev, int where,
1111 struct hv_pcibus_device *hbus = hpdev->hbus;
1112 struct device *dev = &hbus->hdev->device;
1113 int offset = where + CFG_PAGE_OFFSET;
1114 unsigned long flags;
1117 * If the attempt is to read the IDs or the ROM BAR, simulate that.
1119 if (where + size <= PCI_COMMAND) {
1120 memcpy(val, ((u8 *)&hpdev->desc.v_id) + where, size);
1121 } else if (where >= PCI_CLASS_REVISION && where + size <=
1122 PCI_CACHE_LINE_SIZE) {
1123 memcpy(val, ((u8 *)&hpdev->desc.rev) + where -
1124 PCI_CLASS_REVISION, size);
1125 } else if (where >= PCI_SUBSYSTEM_VENDOR_ID && where + size <=
1127 memcpy(val, (u8 *)&hpdev->desc.subsystem_id + where -
1128 PCI_SUBSYSTEM_VENDOR_ID, size);
1129 } else if (where >= PCI_ROM_ADDRESS && where + size <=
1130 PCI_CAPABILITY_LIST) {
1131 /* ROM BARs are unimplemented */
1133 } else if ((where >= PCI_INTERRUPT_LINE && where + size <= PCI_INTERRUPT_PIN) ||
1134 (where >= PCI_INTERRUPT_PIN && where + size <= PCI_MIN_GNT)) {
1136 * Interrupt Line and Interrupt PIN are hard-wired to zero
1137 * because this front-end only supports message-signaled
1141 } else if (where + size <= CFG_PAGE_SIZE) {
1143 spin_lock_irqsave(&hbus->config_lock, flags);
1144 if (hbus->use_calls) {
1145 phys_addr_t addr = hbus->mem_config->start + offset;
1147 hv_pci_write_mmio(dev, hbus->mem_config->start, 4,
1148 hpdev->desc.win_slot.slot);
1149 hv_pci_read_mmio(dev, addr, size, val);
1151 void __iomem *addr = hbus->cfg_addr + offset;
1153 /* Choose the function to be read. (See comment above) */
1154 writel(hpdev->desc.win_slot.slot, hbus->cfg_addr);
1155 /* Make sure the function was chosen before reading. */
1157 /* Read from that function's config space. */
1170 * Make sure the read was done before we release the
1171 * spinlock allowing consecutive reads/writes.
1175 spin_unlock_irqrestore(&hbus->config_lock, flags);
1177 dev_err(dev, "Attempt to read beyond a function's config space.\n");
1181 static u16 hv_pcifront_get_vendor_id(struct hv_pci_dev *hpdev)
1183 struct hv_pcibus_device *hbus = hpdev->hbus;
1184 struct device *dev = &hbus->hdev->device;
1187 unsigned long flags;
1189 spin_lock_irqsave(&hbus->config_lock, flags);
1191 if (hbus->use_calls) {
1192 phys_addr_t addr = hbus->mem_config->start +
1193 CFG_PAGE_OFFSET + PCI_VENDOR_ID;
1195 hv_pci_write_mmio(dev, hbus->mem_config->start, 4,
1196 hpdev->desc.win_slot.slot);
1197 hv_pci_read_mmio(dev, addr, 2, &val);
1198 ret = val; /* Truncates to 16 bits */
1200 void __iomem *addr = hbus->cfg_addr + CFG_PAGE_OFFSET +
1202 /* Choose the function to be read. (See comment above) */
1203 writel(hpdev->desc.win_slot.slot, hbus->cfg_addr);
1204 /* Make sure the function was chosen before we start reading. */
1206 /* Read from that function's config space. */
1209 * mb() is not required here, because the
1210 * spin_unlock_irqrestore() is a barrier.
1214 spin_unlock_irqrestore(&hbus->config_lock, flags);
1220 * _hv_pcifront_write_config() - Internal PCI config write
1221 * @hpdev: The PCI driver's representation of the device
1222 * @where: Offset within config space
1223 * @size: Size of the transfer
1224 * @val: The data being transferred
1226 static void _hv_pcifront_write_config(struct hv_pci_dev *hpdev, int where,
1229 struct hv_pcibus_device *hbus = hpdev->hbus;
1230 struct device *dev = &hbus->hdev->device;
1231 int offset = where + CFG_PAGE_OFFSET;
1232 unsigned long flags;
1234 if (where >= PCI_SUBSYSTEM_VENDOR_ID &&
1235 where + size <= PCI_CAPABILITY_LIST) {
1236 /* SSIDs and ROM BARs are read-only */
1237 } else if (where >= PCI_COMMAND && where + size <= CFG_PAGE_SIZE) {
1238 spin_lock_irqsave(&hbus->config_lock, flags);
1240 if (hbus->use_calls) {
1241 phys_addr_t addr = hbus->mem_config->start + offset;
1243 hv_pci_write_mmio(dev, hbus->mem_config->start, 4,
1244 hpdev->desc.win_slot.slot);
1245 hv_pci_write_mmio(dev, addr, size, val);
1247 void __iomem *addr = hbus->cfg_addr + offset;
1249 /* Choose the function to write. (See comment above) */
1250 writel(hpdev->desc.win_slot.slot, hbus->cfg_addr);
1251 /* Make sure the function was chosen before writing. */
1253 /* Write to that function's config space. */
1266 * Make sure the write was done before we release the
1267 * spinlock allowing consecutive reads/writes.
1271 spin_unlock_irqrestore(&hbus->config_lock, flags);
1273 dev_err(dev, "Attempt to write beyond a function's config space.\n");
1278 * hv_pcifront_read_config() - Read configuration space
1279 * @bus: PCI Bus structure
1280 * @devfn: Device/function
1281 * @where: Offset from base
1282 * @size: Byte/word/dword
1283 * @val: Value to be read
1285 * Return: PCIBIOS_SUCCESSFUL on success
1286 * PCIBIOS_DEVICE_NOT_FOUND on failure
1288 static int hv_pcifront_read_config(struct pci_bus *bus, unsigned int devfn,
1289 int where, int size, u32 *val)
1291 struct hv_pcibus_device *hbus =
1292 container_of(bus->sysdata, struct hv_pcibus_device, sysdata);
1293 struct hv_pci_dev *hpdev;
1295 hpdev = get_pcichild_wslot(hbus, devfn_to_wslot(devfn));
1297 return PCIBIOS_DEVICE_NOT_FOUND;
1299 _hv_pcifront_read_config(hpdev, where, size, val);
1301 put_pcichild(hpdev);
1302 return PCIBIOS_SUCCESSFUL;
1306 * hv_pcifront_write_config() - Write configuration space
1307 * @bus: PCI Bus structure
1308 * @devfn: Device/function
1309 * @where: Offset from base
1310 * @size: Byte/word/dword
1311 * @val: Value to be written to device
1313 * Return: PCIBIOS_SUCCESSFUL on success
1314 * PCIBIOS_DEVICE_NOT_FOUND on failure
1316 static int hv_pcifront_write_config(struct pci_bus *bus, unsigned int devfn,
1317 int where, int size, u32 val)
1319 struct hv_pcibus_device *hbus =
1320 container_of(bus->sysdata, struct hv_pcibus_device, sysdata);
1321 struct hv_pci_dev *hpdev;
1323 hpdev = get_pcichild_wslot(hbus, devfn_to_wslot(devfn));
1325 return PCIBIOS_DEVICE_NOT_FOUND;
1327 _hv_pcifront_write_config(hpdev, where, size, val);
1329 put_pcichild(hpdev);
1330 return PCIBIOS_SUCCESSFUL;
1333 /* PCIe operations */
1334 static struct pci_ops hv_pcifront_ops = {
1335 .read = hv_pcifront_read_config,
1336 .write = hv_pcifront_write_config,
1340 * Paravirtual backchannel
1342 * Hyper-V SR-IOV provides a backchannel mechanism in software for
1343 * communication between a VF driver and a PF driver. These
1344 * "configuration blocks" are similar in concept to PCI configuration space,
1345 * but instead of doing reads and writes in 32-bit chunks through a very slow
1346 * path, packets of up to 128 bytes can be sent or received asynchronously.
1348 * Nearly every SR-IOV device contains just such a communications channel in
1349 * hardware, so using this one in software is usually optional. Using the
1350 * software channel, however, allows driver implementers to leverage software
1351 * tools that fuzz the communications channel looking for vulnerabilities.
1353 * The usage model for these packets puts the responsibility for reading or
1354 * writing on the VF driver. The VF driver sends a read or a write packet,
1355 * indicating which "block" is being referred to by number.
1357 * If the PF driver wishes to initiate communication, it can "invalidate" one or
1358 * more of the first 64 blocks. This invalidation is delivered via a callback
1359 * supplied by the VF driver by this driver.
1361 * No protocol is implied, except that supplied by the PF and VF drivers.
1364 struct hv_read_config_compl {
1365 struct hv_pci_compl comp_pkt;
1368 unsigned int bytes_returned;
1372 * hv_pci_read_config_compl() - Invoked when a response packet
1373 * for a read config block operation arrives.
1374 * @context: Identifies the read config operation
1375 * @resp: The response packet itself
1376 * @resp_packet_size: Size in bytes of the response packet
1378 static void hv_pci_read_config_compl(void *context, struct pci_response *resp,
1379 int resp_packet_size)
1381 struct hv_read_config_compl *comp = context;
1382 struct pci_read_block_response *read_resp =
1383 (struct pci_read_block_response *)resp;
1384 unsigned int data_len, hdr_len;
1386 hdr_len = offsetof(struct pci_read_block_response, bytes);
1387 if (resp_packet_size < hdr_len) {
1388 comp->comp_pkt.completion_status = -1;
1392 data_len = resp_packet_size - hdr_len;
1393 if (data_len > 0 && read_resp->status == 0) {
1394 comp->bytes_returned = min(comp->len, data_len);
1395 memcpy(comp->buf, read_resp->bytes, comp->bytes_returned);
1397 comp->bytes_returned = 0;
1400 comp->comp_pkt.completion_status = read_resp->status;
1402 complete(&comp->comp_pkt.host_event);
1406 * hv_read_config_block() - Sends a read config block request to
1407 * the back-end driver running in the Hyper-V parent partition.
1408 * @pdev: The PCI driver's representation for this device.
1409 * @buf: Buffer into which the config block will be copied.
1410 * @len: Size in bytes of buf.
1411 * @block_id: Identifies the config block which has been requested.
1412 * @bytes_returned: Size which came back from the back-end driver.
1414 * Return: 0 on success, -errno on failure
1416 static int hv_read_config_block(struct pci_dev *pdev, void *buf,
1417 unsigned int len, unsigned int block_id,
1418 unsigned int *bytes_returned)
1420 struct hv_pcibus_device *hbus =
1421 container_of(pdev->bus->sysdata, struct hv_pcibus_device,
1424 struct pci_packet pkt;
1425 char buf[sizeof(struct pci_read_block)];
1427 struct hv_read_config_compl comp_pkt;
1428 struct pci_read_block *read_blk;
1431 if (len == 0 || len > HV_CONFIG_BLOCK_SIZE_MAX)
1434 init_completion(&comp_pkt.comp_pkt.host_event);
1438 memset(&pkt, 0, sizeof(pkt));
1439 pkt.pkt.completion_func = hv_pci_read_config_compl;
1440 pkt.pkt.compl_ctxt = &comp_pkt;
1441 read_blk = (struct pci_read_block *)&pkt.pkt.message;
1442 read_blk->message_type.type = PCI_READ_BLOCK;
1443 read_blk->wslot.slot = devfn_to_wslot(pdev->devfn);
1444 read_blk->block_id = block_id;
1445 read_blk->bytes_requested = len;
1447 ret = vmbus_sendpacket(hbus->hdev->channel, read_blk,
1448 sizeof(*read_blk), (unsigned long)&pkt.pkt,
1450 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
1454 ret = wait_for_response(hbus->hdev, &comp_pkt.comp_pkt.host_event);
1458 if (comp_pkt.comp_pkt.completion_status != 0 ||
1459 comp_pkt.bytes_returned == 0) {
1460 dev_err(&hbus->hdev->device,
1461 "Read Config Block failed: 0x%x, bytes_returned=%d\n",
1462 comp_pkt.comp_pkt.completion_status,
1463 comp_pkt.bytes_returned);
1467 *bytes_returned = comp_pkt.bytes_returned;
1472 * hv_pci_write_config_compl() - Invoked when a response packet for a write
1473 * config block operation arrives.
1474 * @context: Identifies the write config operation
1475 * @resp: The response packet itself
1476 * @resp_packet_size: Size in bytes of the response packet
1478 static void hv_pci_write_config_compl(void *context, struct pci_response *resp,
1479 int resp_packet_size)
1481 struct hv_pci_compl *comp_pkt = context;
1483 comp_pkt->completion_status = resp->status;
1484 complete(&comp_pkt->host_event);
1488 * hv_write_config_block() - Sends a write config block request to the
1489 * back-end driver running in the Hyper-V parent partition.
1490 * @pdev: The PCI driver's representation for this device.
1491 * @buf: Buffer from which the config block will be copied.
1492 * @len: Size in bytes of buf.
1493 * @block_id: Identifies the config block which is being written.
1495 * Return: 0 on success, -errno on failure
1497 static int hv_write_config_block(struct pci_dev *pdev, void *buf,
1498 unsigned int len, unsigned int block_id)
1500 struct hv_pcibus_device *hbus =
1501 container_of(pdev->bus->sysdata, struct hv_pcibus_device,
1504 struct pci_packet pkt;
1505 char buf[sizeof(struct pci_write_block)];
1508 struct hv_pci_compl comp_pkt;
1509 struct pci_write_block *write_blk;
1513 if (len == 0 || len > HV_CONFIG_BLOCK_SIZE_MAX)
1516 init_completion(&comp_pkt.host_event);
1518 memset(&pkt, 0, sizeof(pkt));
1519 pkt.pkt.completion_func = hv_pci_write_config_compl;
1520 pkt.pkt.compl_ctxt = &comp_pkt;
1521 write_blk = (struct pci_write_block *)&pkt.pkt.message;
1522 write_blk->message_type.type = PCI_WRITE_BLOCK;
1523 write_blk->wslot.slot = devfn_to_wslot(pdev->devfn);
1524 write_blk->block_id = block_id;
1525 write_blk->byte_count = len;
1526 memcpy(write_blk->bytes, buf, len);
1527 pkt_size = offsetof(struct pci_write_block, bytes) + len;
1529 * This quirk is required on some hosts shipped around 2018, because
1530 * these hosts don't check the pkt_size correctly (new hosts have been
1531 * fixed since early 2019). The quirk is also safe on very old hosts
1532 * and new hosts, because, on them, what really matters is the length
1533 * specified in write_blk->byte_count.
1535 pkt_size += sizeof(pkt.reserved);
1537 ret = vmbus_sendpacket(hbus->hdev->channel, write_blk, pkt_size,
1538 (unsigned long)&pkt.pkt, VM_PKT_DATA_INBAND,
1539 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
1543 ret = wait_for_response(hbus->hdev, &comp_pkt.host_event);
1547 if (comp_pkt.completion_status != 0) {
1548 dev_err(&hbus->hdev->device,
1549 "Write Config Block failed: 0x%x\n",
1550 comp_pkt.completion_status);
1558 * hv_register_block_invalidate() - Invoked when a config block invalidation
1559 * arrives from the back-end driver.
1560 * @pdev: The PCI driver's representation for this device.
1561 * @context: Identifies the device.
1562 * @block_invalidate: Identifies all of the blocks being invalidated.
1564 * Return: 0 on success, -errno on failure
1566 static int hv_register_block_invalidate(struct pci_dev *pdev, void *context,
1567 void (*block_invalidate)(void *context,
1570 struct hv_pcibus_device *hbus =
1571 container_of(pdev->bus->sysdata, struct hv_pcibus_device,
1573 struct hv_pci_dev *hpdev;
1575 hpdev = get_pcichild_wslot(hbus, devfn_to_wslot(pdev->devfn));
1579 hpdev->block_invalidate = block_invalidate;
1580 hpdev->invalidate_context = context;
1582 put_pcichild(hpdev);
1587 /* Interrupt management hooks */
1588 static void hv_int_desc_free(struct hv_pci_dev *hpdev,
1589 struct tran_int_desc *int_desc)
1591 struct pci_delete_interrupt *int_pkt;
1593 struct pci_packet pkt;
1594 u8 buffer[sizeof(struct pci_delete_interrupt)];
1597 if (!int_desc->vector_count) {
1601 memset(&ctxt, 0, sizeof(ctxt));
1602 int_pkt = (struct pci_delete_interrupt *)&ctxt.pkt.message;
1603 int_pkt->message_type.type =
1604 PCI_DELETE_INTERRUPT_MESSAGE;
1605 int_pkt->wslot.slot = hpdev->desc.win_slot.slot;
1606 int_pkt->int_desc = *int_desc;
1607 vmbus_sendpacket(hpdev->hbus->hdev->channel, int_pkt, sizeof(*int_pkt),
1608 0, VM_PKT_DATA_INBAND, 0);
1613 * hv_msi_free() - Free the MSI.
1614 * @domain: The interrupt domain pointer
1615 * @info: Extra MSI-related context
1616 * @irq: Identifies the IRQ.
1618 * The Hyper-V parent partition and hypervisor are tracking the
1619 * messages that are in use, keeping the interrupt redirection
1620 * table up to date. This callback sends a message that frees
1621 * the IRT entry and related tracking nonsense.
1623 static void hv_msi_free(struct irq_domain *domain, struct msi_domain_info *info,
1626 struct hv_pcibus_device *hbus;
1627 struct hv_pci_dev *hpdev;
1628 struct pci_dev *pdev;
1629 struct tran_int_desc *int_desc;
1630 struct irq_data *irq_data = irq_domain_get_irq_data(domain, irq);
1631 struct msi_desc *msi = irq_data_get_msi_desc(irq_data);
1633 pdev = msi_desc_to_pci_dev(msi);
1635 int_desc = irq_data_get_irq_chip_data(irq_data);
1639 irq_data->chip_data = NULL;
1640 hpdev = get_pcichild_wslot(hbus, devfn_to_wslot(pdev->devfn));
1646 hv_int_desc_free(hpdev, int_desc);
1647 put_pcichild(hpdev);
1650 static void hv_irq_mask(struct irq_data *data)
1652 pci_msi_mask_irq(data);
1653 if (data->parent_data->chip->irq_mask)
1654 irq_chip_mask_parent(data);
1657 static void hv_irq_unmask(struct irq_data *data)
1659 hv_arch_irq_unmask(data);
1661 if (data->parent_data->chip->irq_unmask)
1662 irq_chip_unmask_parent(data);
1663 pci_msi_unmask_irq(data);
1666 struct compose_comp_ctxt {
1667 struct hv_pci_compl comp_pkt;
1668 struct tran_int_desc int_desc;
1671 static void hv_pci_compose_compl(void *context, struct pci_response *resp,
1672 int resp_packet_size)
1674 struct compose_comp_ctxt *comp_pkt = context;
1675 struct pci_create_int_response *int_resp =
1676 (struct pci_create_int_response *)resp;
1678 if (resp_packet_size < sizeof(*int_resp)) {
1679 comp_pkt->comp_pkt.completion_status = -1;
1682 comp_pkt->comp_pkt.completion_status = resp->status;
1683 comp_pkt->int_desc = int_resp->int_desc;
1685 complete(&comp_pkt->comp_pkt.host_event);
1688 static u32 hv_compose_msi_req_v1(
1689 struct pci_create_interrupt *int_pkt,
1690 u32 slot, u8 vector, u16 vector_count)
1692 int_pkt->message_type.type = PCI_CREATE_INTERRUPT_MESSAGE;
1693 int_pkt->wslot.slot = slot;
1694 int_pkt->int_desc.vector = vector;
1695 int_pkt->int_desc.vector_count = vector_count;
1696 int_pkt->int_desc.delivery_mode = DELIVERY_MODE;
1699 * Create MSI w/ dummy vCPU set, overwritten by subsequent retarget in
1702 int_pkt->int_desc.cpu_mask = CPU_AFFINITY_ALL;
1704 return sizeof(*int_pkt);
1708 * The vCPU selected by hv_compose_multi_msi_req_get_cpu() and
1709 * hv_compose_msi_req_get_cpu() is a "dummy" vCPU because the final vCPU to be
1710 * interrupted is specified later in hv_irq_unmask() and communicated to Hyper-V
1711 * via the HVCALL_RETARGET_INTERRUPT hypercall. But the choice of dummy vCPU is
1712 * not irrelevant because Hyper-V chooses the physical CPU to handle the
1713 * interrupts based on the vCPU specified in message sent to the vPCI VSP in
1714 * hv_compose_msi_msg(). Hyper-V's choice of pCPU is not visible to the guest,
1715 * but assigning too many vPCI device interrupts to the same pCPU can cause a
1716 * performance bottleneck. So we spread out the dummy vCPUs to influence Hyper-V
1717 * to spread out the pCPUs that it selects.
1719 * For the single-MSI and MSI-X cases, it's OK for hv_compose_msi_req_get_cpu()
1720 * to always return the same dummy vCPU, because a second call to
1721 * hv_compose_msi_msg() contains the "real" vCPU, causing Hyper-V to choose a
1722 * new pCPU for the interrupt. But for the multi-MSI case, the second call to
1723 * hv_compose_msi_msg() exits without sending a message to the vPCI VSP, so the
1724 * original dummy vCPU is used. This dummy vCPU must be round-robin'ed so that
1725 * the pCPUs are spread out. All interrupts for a multi-MSI device end up using
1726 * the same pCPU, even though the vCPUs will be spread out by later calls
1727 * to hv_irq_unmask(), but that is the best we can do now.
1729 * With Hyper-V in Nov 2022, the HVCALL_RETARGET_INTERRUPT hypercall does *not*
1730 * cause Hyper-V to reselect the pCPU based on the specified vCPU. Such an
1731 * enhancement is planned for a future version. With that enhancement, the
1732 * dummy vCPU selection won't matter, and interrupts for the same multi-MSI
1733 * device will be spread across multiple pCPUs.
1737 * Create MSI w/ dummy vCPU set targeting just one vCPU, overwritten
1738 * by subsequent retarget in hv_irq_unmask().
1740 static int hv_compose_msi_req_get_cpu(const struct cpumask *affinity)
1742 return cpumask_first_and(affinity, cpu_online_mask);
1746 * Make sure the dummy vCPU values for multi-MSI don't all point to vCPU0.
1748 static int hv_compose_multi_msi_req_get_cpu(void)
1750 static DEFINE_SPINLOCK(multi_msi_cpu_lock);
1752 /* -1 means starting with CPU 0 */
1753 static int cpu_next = -1;
1755 unsigned long flags;
1758 spin_lock_irqsave(&multi_msi_cpu_lock, flags);
1760 cpu_next = cpumask_next_wrap(cpu_next, cpu_online_mask, nr_cpu_ids,
1764 spin_unlock_irqrestore(&multi_msi_cpu_lock, flags);
1769 static u32 hv_compose_msi_req_v2(
1770 struct pci_create_interrupt2 *int_pkt, int cpu,
1771 u32 slot, u8 vector, u16 vector_count)
1773 int_pkt->message_type.type = PCI_CREATE_INTERRUPT_MESSAGE2;
1774 int_pkt->wslot.slot = slot;
1775 int_pkt->int_desc.vector = vector;
1776 int_pkt->int_desc.vector_count = vector_count;
1777 int_pkt->int_desc.delivery_mode = DELIVERY_MODE;
1778 int_pkt->int_desc.processor_array[0] =
1779 hv_cpu_number_to_vp_number(cpu);
1780 int_pkt->int_desc.processor_count = 1;
1782 return sizeof(*int_pkt);
1785 static u32 hv_compose_msi_req_v3(
1786 struct pci_create_interrupt3 *int_pkt, int cpu,
1787 u32 slot, u32 vector, u16 vector_count)
1789 int_pkt->message_type.type = PCI_CREATE_INTERRUPT_MESSAGE3;
1790 int_pkt->wslot.slot = slot;
1791 int_pkt->int_desc.vector = vector;
1792 int_pkt->int_desc.reserved = 0;
1793 int_pkt->int_desc.vector_count = vector_count;
1794 int_pkt->int_desc.delivery_mode = DELIVERY_MODE;
1795 int_pkt->int_desc.processor_array[0] =
1796 hv_cpu_number_to_vp_number(cpu);
1797 int_pkt->int_desc.processor_count = 1;
1799 return sizeof(*int_pkt);
1803 * hv_compose_msi_msg() - Supplies a valid MSI address/data
1804 * @data: Everything about this MSI
1805 * @msg: Buffer that is filled in by this function
1807 * This function unpacks the IRQ looking for target CPU set, IDT
1808 * vector and mode and sends a message to the parent partition
1809 * asking for a mapping for that tuple in this partition. The
1810 * response supplies a data value and address to which that data
1811 * should be written to trigger that interrupt.
1813 static void hv_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
1815 struct hv_pcibus_device *hbus;
1816 struct vmbus_channel *channel;
1817 struct hv_pci_dev *hpdev;
1818 struct pci_bus *pbus;
1819 struct pci_dev *pdev;
1820 const struct cpumask *dest;
1821 struct compose_comp_ctxt comp;
1822 struct tran_int_desc *int_desc;
1823 struct msi_desc *msi_desc;
1825 * vector_count should be u16: see hv_msi_desc, hv_msi_desc2
1826 * and hv_msi_desc3. vector must be u32: see hv_msi_desc3.
1831 struct pci_packet pci_pkt;
1833 struct pci_create_interrupt v1;
1834 struct pci_create_interrupt2 v2;
1835 struct pci_create_interrupt3 v3;
1844 msi_desc = irq_data_get_msi_desc(data);
1845 multi_msi = !msi_desc->pci.msi_attrib.is_msix &&
1846 msi_desc->nvec_used > 1;
1848 /* Reuse the previous allocation */
1849 if (data->chip_data && multi_msi) {
1850 int_desc = data->chip_data;
1851 msg->address_hi = int_desc->address >> 32;
1852 msg->address_lo = int_desc->address & 0xffffffff;
1853 msg->data = int_desc->data;
1857 pdev = msi_desc_to_pci_dev(msi_desc);
1858 dest = irq_data_get_effective_affinity_mask(data);
1860 hbus = container_of(pbus->sysdata, struct hv_pcibus_device, sysdata);
1861 channel = hbus->hdev->channel;
1862 hpdev = get_pcichild_wslot(hbus, devfn_to_wslot(pdev->devfn));
1864 goto return_null_message;
1866 /* Free any previous message that might have already been composed. */
1867 if (data->chip_data && !multi_msi) {
1868 int_desc = data->chip_data;
1869 data->chip_data = NULL;
1870 hv_int_desc_free(hpdev, int_desc);
1873 int_desc = kzalloc(sizeof(*int_desc), GFP_ATOMIC);
1875 goto drop_reference;
1879 * If this is not the first MSI of Multi MSI, we already have
1880 * a mapping. Can exit early.
1882 if (msi_desc->irq != data->irq) {
1883 data->chip_data = int_desc;
1884 int_desc->address = msi_desc->msg.address_lo |
1885 (u64)msi_desc->msg.address_hi << 32;
1886 int_desc->data = msi_desc->msg.data +
1887 (data->irq - msi_desc->irq);
1888 msg->address_hi = msi_desc->msg.address_hi;
1889 msg->address_lo = msi_desc->msg.address_lo;
1890 msg->data = int_desc->data;
1891 put_pcichild(hpdev);
1895 * The vector we select here is a dummy value. The correct
1896 * value gets sent to the hypervisor in unmask(). This needs
1897 * to be aligned with the count, and also not zero. Multi-msi
1898 * is powers of 2 up to 32, so 32 will always work here.
1901 vector_count = msi_desc->nvec_used;
1902 cpu = hv_compose_multi_msi_req_get_cpu();
1904 vector = hv_msi_get_int_vector(data);
1906 cpu = hv_compose_msi_req_get_cpu(dest);
1910 * hv_compose_msi_req_v1 and v2 are for x86 only, meaning 'vector'
1911 * can't exceed u8. Cast 'vector' down to u8 for v1/v2 explicitly
1912 * for better readability.
1914 memset(&ctxt, 0, sizeof(ctxt));
1915 init_completion(&comp.comp_pkt.host_event);
1916 ctxt.pci_pkt.completion_func = hv_pci_compose_compl;
1917 ctxt.pci_pkt.compl_ctxt = ∁
1919 switch (hbus->protocol_version) {
1920 case PCI_PROTOCOL_VERSION_1_1:
1921 size = hv_compose_msi_req_v1(&ctxt.int_pkts.v1,
1922 hpdev->desc.win_slot.slot,
1927 case PCI_PROTOCOL_VERSION_1_2:
1928 case PCI_PROTOCOL_VERSION_1_3:
1929 size = hv_compose_msi_req_v2(&ctxt.int_pkts.v2,
1931 hpdev->desc.win_slot.slot,
1936 case PCI_PROTOCOL_VERSION_1_4:
1937 size = hv_compose_msi_req_v3(&ctxt.int_pkts.v3,
1939 hpdev->desc.win_slot.slot,
1945 /* As we only negotiate protocol versions known to this driver,
1946 * this path should never hit. However, this is it not a hot
1947 * path so we print a message to aid future updates.
1949 dev_err(&hbus->hdev->device,
1950 "Unexpected vPCI protocol, update driver.");
1954 ret = vmbus_sendpacket_getid(hpdev->hbus->hdev->channel, &ctxt.int_pkts,
1955 size, (unsigned long)&ctxt.pci_pkt,
1956 &trans_id, VM_PKT_DATA_INBAND,
1957 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
1959 dev_err(&hbus->hdev->device,
1960 "Sending request for interrupt failed: 0x%x",
1961 comp.comp_pkt.completion_status);
1966 * Prevents hv_pci_onchannelcallback() from running concurrently
1969 tasklet_disable_in_atomic(&channel->callback_event);
1972 * Since this function is called with IRQ locks held, can't
1973 * do normal wait for completion; instead poll.
1975 while (!try_wait_for_completion(&comp.comp_pkt.host_event)) {
1976 unsigned long flags;
1978 /* 0xFFFF means an invalid PCI VENDOR ID. */
1979 if (hv_pcifront_get_vendor_id(hpdev) == 0xFFFF) {
1980 dev_err_once(&hbus->hdev->device,
1981 "the device has gone\n");
1982 goto enable_tasklet;
1986 * Make sure that the ring buffer data structure doesn't get
1987 * freed while we dereference the ring buffer pointer. Test
1988 * for the channel's onchannel_callback being NULL within a
1989 * sched_lock critical section. See also the inline comments
1990 * in vmbus_reset_channel_cb().
1992 spin_lock_irqsave(&channel->sched_lock, flags);
1993 if (unlikely(channel->onchannel_callback == NULL)) {
1994 spin_unlock_irqrestore(&channel->sched_lock, flags);
1995 goto enable_tasklet;
1997 hv_pci_onchannelcallback(hbus);
1998 spin_unlock_irqrestore(&channel->sched_lock, flags);
2003 tasklet_enable(&channel->callback_event);
2005 if (comp.comp_pkt.completion_status < 0) {
2006 dev_err(&hbus->hdev->device,
2007 "Request for interrupt failed: 0x%x",
2008 comp.comp_pkt.completion_status);
2013 * Record the assignment so that this can be unwound later. Using
2014 * irq_set_chip_data() here would be appropriate, but the lock it takes
2017 *int_desc = comp.int_desc;
2018 data->chip_data = int_desc;
2020 /* Pass up the result. */
2021 msg->address_hi = comp.int_desc.address >> 32;
2022 msg->address_lo = comp.int_desc.address & 0xffffffff;
2023 msg->data = comp.int_desc.data;
2025 put_pcichild(hpdev);
2029 tasklet_enable(&channel->callback_event);
2031 * The completion packet on the stack becomes invalid after 'return';
2032 * remove the ID from the VMbus requestor if the identifier is still
2033 * mapped to/associated with the packet. (The identifier could have
2034 * been 're-used', i.e., already removed and (re-)mapped.)
2036 * Cf. hv_pci_onchannelcallback().
2038 vmbus_request_addr_match(channel, trans_id, (unsigned long)&ctxt.pci_pkt);
2042 put_pcichild(hpdev);
2043 return_null_message:
2044 msg->address_hi = 0;
2045 msg->address_lo = 0;
2049 /* HW Interrupt Chip Descriptor */
2050 static struct irq_chip hv_msi_irq_chip = {
2051 .name = "Hyper-V PCIe MSI",
2052 .irq_compose_msi_msg = hv_compose_msi_msg,
2053 .irq_set_affinity = irq_chip_set_affinity_parent,
2055 .irq_ack = irq_chip_ack_parent,
2056 #elif defined(CONFIG_ARM64)
2057 .irq_eoi = irq_chip_eoi_parent,
2059 .irq_mask = hv_irq_mask,
2060 .irq_unmask = hv_irq_unmask,
2063 static struct msi_domain_ops hv_msi_ops = {
2064 .msi_prepare = hv_msi_prepare,
2065 .msi_free = hv_msi_free,
2069 * hv_pcie_init_irq_domain() - Initialize IRQ domain
2070 * @hbus: The root PCI bus
2072 * This function creates an IRQ domain which will be used for
2073 * interrupts from devices that have been passed through. These
2074 * devices only support MSI and MSI-X, not line-based interrupts
2075 * or simulations of line-based interrupts through PCIe's
2076 * fabric-layer messages. Because interrupts are remapped, we
2077 * can support multi-message MSI here.
2079 * Return: '0' on success and error value on failure
2081 static int hv_pcie_init_irq_domain(struct hv_pcibus_device *hbus)
2083 hbus->msi_info.chip = &hv_msi_irq_chip;
2084 hbus->msi_info.ops = &hv_msi_ops;
2085 hbus->msi_info.flags = (MSI_FLAG_USE_DEF_DOM_OPS |
2086 MSI_FLAG_USE_DEF_CHIP_OPS | MSI_FLAG_MULTI_PCI_MSI |
2088 hbus->msi_info.handler = FLOW_HANDLER;
2089 hbus->msi_info.handler_name = FLOW_NAME;
2090 hbus->msi_info.data = hbus;
2091 hbus->irq_domain = pci_msi_create_irq_domain(hbus->fwnode,
2093 hv_pci_get_root_domain());
2094 if (!hbus->irq_domain) {
2095 dev_err(&hbus->hdev->device,
2096 "Failed to build an MSI IRQ domain\n");
2100 dev_set_msi_domain(&hbus->bridge->dev, hbus->irq_domain);
2106 * get_bar_size() - Get the address space consumed by a BAR
2107 * @bar_val: Value that a BAR returned after -1 was written
2110 * This function returns the size of the BAR, rounded up to 1
2111 * page. It has to be rounded up because the hypervisor's page
2112 * table entry that maps the BAR into the VM can't specify an
2113 * offset within a page. The invariant is that the hypervisor
2114 * must place any BARs of smaller than page length at the
2115 * beginning of a page.
2117 * Return: Size in bytes of the consumed MMIO space.
2119 static u64 get_bar_size(u64 bar_val)
2121 return round_up((1 + ~(bar_val & PCI_BASE_ADDRESS_MEM_MASK)),
2126 * survey_child_resources() - Total all MMIO requirements
2127 * @hbus: Root PCI bus, as understood by this driver
2129 static void survey_child_resources(struct hv_pcibus_device *hbus)
2131 struct hv_pci_dev *hpdev;
2132 resource_size_t bar_size = 0;
2133 unsigned long flags;
2134 struct completion *event;
2138 /* If nobody is waiting on the answer, don't compute it. */
2139 event = xchg(&hbus->survey_event, NULL);
2143 /* If the answer has already been computed, go with it. */
2144 if (hbus->low_mmio_space || hbus->high_mmio_space) {
2149 spin_lock_irqsave(&hbus->device_list_lock, flags);
2152 * Due to an interesting quirk of the PCI spec, all memory regions
2153 * for a child device are a power of 2 in size and aligned in memory,
2154 * so it's sufficient to just add them up without tracking alignment.
2156 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2157 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
2158 if (hpdev->probed_bar[i] & PCI_BASE_ADDRESS_SPACE_IO)
2159 dev_err(&hbus->hdev->device,
2160 "There's an I/O BAR in this list!\n");
2162 if (hpdev->probed_bar[i] != 0) {
2164 * A probed BAR has all the upper bits set that
2168 bar_val = hpdev->probed_bar[i];
2169 if (bar_val & PCI_BASE_ADDRESS_MEM_TYPE_64)
2171 ((u64)hpdev->probed_bar[++i] << 32);
2173 bar_val |= 0xffffffff00000000ULL;
2175 bar_size = get_bar_size(bar_val);
2177 if (bar_val & PCI_BASE_ADDRESS_MEM_TYPE_64)
2178 hbus->high_mmio_space += bar_size;
2180 hbus->low_mmio_space += bar_size;
2185 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2190 * prepopulate_bars() - Fill in BARs with defaults
2191 * @hbus: Root PCI bus, as understood by this driver
2193 * The core PCI driver code seems much, much happier if the BARs
2194 * for a device have values upon first scan. So fill them in.
2195 * The algorithm below works down from large sizes to small,
2196 * attempting to pack the assignments optimally. The assumption,
2197 * enforced in other parts of the code, is that the beginning of
2198 * the memory-mapped I/O space will be aligned on the largest
2201 static void prepopulate_bars(struct hv_pcibus_device *hbus)
2203 resource_size_t high_size = 0;
2204 resource_size_t low_size = 0;
2205 resource_size_t high_base = 0;
2206 resource_size_t low_base = 0;
2207 resource_size_t bar_size;
2208 struct hv_pci_dev *hpdev;
2209 unsigned long flags;
2215 if (hbus->low_mmio_space) {
2216 low_size = 1ULL << (63 - __builtin_clzll(hbus->low_mmio_space));
2217 low_base = hbus->low_mmio_res->start;
2220 if (hbus->high_mmio_space) {
2222 (63 - __builtin_clzll(hbus->high_mmio_space));
2223 high_base = hbus->high_mmio_res->start;
2226 spin_lock_irqsave(&hbus->device_list_lock, flags);
2229 * Clear the memory enable bit, in case it's already set. This occurs
2230 * in the suspend path of hibernation, where the device is suspended,
2231 * resumed and suspended again: see hibernation_snapshot() and
2232 * hibernation_platform_enter().
2234 * If the memory enable bit is already set, Hyper-V silently ignores
2235 * the below BAR updates, and the related PCI device driver can not
2236 * work, because reading from the device register(s) always returns
2237 * 0xFFFFFFFF (PCI_ERROR_RESPONSE).
2239 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2240 _hv_pcifront_read_config(hpdev, PCI_COMMAND, 2, &command);
2241 command &= ~PCI_COMMAND_MEMORY;
2242 _hv_pcifront_write_config(hpdev, PCI_COMMAND, 2, command);
2245 /* Pick addresses for the BARs. */
2247 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2248 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
2249 bar_val = hpdev->probed_bar[i];
2252 high = bar_val & PCI_BASE_ADDRESS_MEM_TYPE_64;
2255 ((u64)hpdev->probed_bar[i + 1]
2258 bar_val |= 0xffffffffULL << 32;
2260 bar_size = get_bar_size(bar_val);
2262 if (high_size != bar_size) {
2266 _hv_pcifront_write_config(hpdev,
2267 PCI_BASE_ADDRESS_0 + (4 * i),
2269 (u32)(high_base & 0xffffff00));
2271 _hv_pcifront_write_config(hpdev,
2272 PCI_BASE_ADDRESS_0 + (4 * i),
2273 4, (u32)(high_base >> 32));
2274 high_base += bar_size;
2276 if (low_size != bar_size)
2278 _hv_pcifront_write_config(hpdev,
2279 PCI_BASE_ADDRESS_0 + (4 * i),
2281 (u32)(low_base & 0xffffff00));
2282 low_base += bar_size;
2285 if (high_size <= 1 && low_size <= 1) {
2287 * No need to set the PCI_COMMAND_MEMORY bit as
2288 * the core PCI driver doesn't require the bit
2289 * to be pre-set. Actually here we intentionally
2290 * keep the bit off so that the PCI BAR probing
2291 * in the core PCI driver doesn't cause Hyper-V
2292 * to unnecessarily unmap/map the virtual BARs
2293 * from/to the physical BARs multiple times.
2294 * This reduces the VM boot time significantly
2295 * if the BAR sizes are huge.
2303 } while (high_size || low_size);
2305 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2309 * Assign entries in sysfs pci slot directory.
2311 * Note that this function does not need to lock the children list
2312 * because it is called from pci_devices_present_work which
2313 * is serialized with hv_eject_device_work because they are on the
2314 * same ordered workqueue. Therefore hbus->children list will not change
2315 * even when pci_create_slot sleeps.
2317 static void hv_pci_assign_slots(struct hv_pcibus_device *hbus)
2319 struct hv_pci_dev *hpdev;
2320 char name[SLOT_NAME_SIZE];
2323 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2324 if (hpdev->pci_slot)
2327 slot_nr = PCI_SLOT(wslot_to_devfn(hpdev->desc.win_slot.slot));
2328 snprintf(name, SLOT_NAME_SIZE, "%u", hpdev->desc.ser);
2329 hpdev->pci_slot = pci_create_slot(hbus->bridge->bus, slot_nr,
2331 if (IS_ERR(hpdev->pci_slot)) {
2332 pr_warn("pci_create slot %s failed\n", name);
2333 hpdev->pci_slot = NULL;
2339 * Remove entries in sysfs pci slot directory.
2341 static void hv_pci_remove_slots(struct hv_pcibus_device *hbus)
2343 struct hv_pci_dev *hpdev;
2345 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2346 if (!hpdev->pci_slot)
2348 pci_destroy_slot(hpdev->pci_slot);
2349 hpdev->pci_slot = NULL;
2354 * Set NUMA node for the devices on the bus
2356 static void hv_pci_assign_numa_node(struct hv_pcibus_device *hbus)
2358 struct pci_dev *dev;
2359 struct pci_bus *bus = hbus->bridge->bus;
2360 struct hv_pci_dev *hv_dev;
2362 list_for_each_entry(dev, &bus->devices, bus_list) {
2363 hv_dev = get_pcichild_wslot(hbus, devfn_to_wslot(dev->devfn));
2367 if (hv_dev->desc.flags & HV_PCI_DEVICE_FLAG_NUMA_AFFINITY &&
2368 hv_dev->desc.virtual_numa_node < num_possible_nodes())
2370 * The kernel may boot with some NUMA nodes offline
2371 * (e.g. in a KDUMP kernel) or with NUMA disabled via
2372 * "numa=off". In those cases, adjust the host provided
2373 * NUMA node to a valid NUMA node used by the kernel.
2375 set_dev_node(&dev->dev,
2376 numa_map_to_online_node(
2377 hv_dev->desc.virtual_numa_node));
2379 put_pcichild(hv_dev);
2384 * create_root_hv_pci_bus() - Expose a new root PCI bus
2385 * @hbus: Root PCI bus, as understood by this driver
2387 * Return: 0 on success, -errno on failure
2389 static int create_root_hv_pci_bus(struct hv_pcibus_device *hbus)
2392 struct pci_host_bridge *bridge = hbus->bridge;
2394 bridge->dev.parent = &hbus->hdev->device;
2395 bridge->sysdata = &hbus->sysdata;
2396 bridge->ops = &hv_pcifront_ops;
2398 error = pci_scan_root_bus_bridge(bridge);
2402 pci_lock_rescan_remove();
2403 hv_pci_assign_numa_node(hbus);
2404 pci_bus_assign_resources(bridge->bus);
2405 hv_pci_assign_slots(hbus);
2406 pci_bus_add_devices(bridge->bus);
2407 pci_unlock_rescan_remove();
2408 hbus->state = hv_pcibus_installed;
2412 struct q_res_req_compl {
2413 struct completion host_event;
2414 struct hv_pci_dev *hpdev;
2418 * q_resource_requirements() - Query Resource Requirements
2419 * @context: The completion context.
2420 * @resp: The response that came from the host.
2421 * @resp_packet_size: The size in bytes of resp.
2423 * This function is invoked on completion of a Query Resource
2424 * Requirements packet.
2426 static void q_resource_requirements(void *context, struct pci_response *resp,
2427 int resp_packet_size)
2429 struct q_res_req_compl *completion = context;
2430 struct pci_q_res_req_response *q_res_req =
2431 (struct pci_q_res_req_response *)resp;
2435 status = (resp_packet_size < sizeof(*q_res_req)) ? -1 : resp->status;
2437 dev_err(&completion->hpdev->hbus->hdev->device,
2438 "query resource requirements failed: %x\n",
2441 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
2442 completion->hpdev->probed_bar[i] =
2443 q_res_req->probed_bar[i];
2447 complete(&completion->host_event);
2451 * new_pcichild_device() - Create a new child device
2452 * @hbus: The internal struct tracking this root PCI bus.
2453 * @desc: The information supplied so far from the host
2456 * This function creates the tracking structure for a new child
2457 * device and kicks off the process of figuring out what it is.
2459 * Return: Pointer to the new tracking struct
2461 static struct hv_pci_dev *new_pcichild_device(struct hv_pcibus_device *hbus,
2462 struct hv_pcidev_description *desc)
2464 struct hv_pci_dev *hpdev;
2465 struct pci_child_message *res_req;
2466 struct q_res_req_compl comp_pkt;
2468 struct pci_packet init_packet;
2469 u8 buffer[sizeof(struct pci_child_message)];
2471 unsigned long flags;
2474 hpdev = kzalloc(sizeof(*hpdev), GFP_KERNEL);
2480 memset(&pkt, 0, sizeof(pkt));
2481 init_completion(&comp_pkt.host_event);
2482 comp_pkt.hpdev = hpdev;
2483 pkt.init_packet.compl_ctxt = &comp_pkt;
2484 pkt.init_packet.completion_func = q_resource_requirements;
2485 res_req = (struct pci_child_message *)&pkt.init_packet.message;
2486 res_req->message_type.type = PCI_QUERY_RESOURCE_REQUIREMENTS;
2487 res_req->wslot.slot = desc->win_slot.slot;
2489 ret = vmbus_sendpacket(hbus->hdev->channel, res_req,
2490 sizeof(struct pci_child_message),
2491 (unsigned long)&pkt.init_packet,
2493 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
2497 if (wait_for_response(hbus->hdev, &comp_pkt.host_event))
2500 hpdev->desc = *desc;
2501 refcount_set(&hpdev->refs, 1);
2502 get_pcichild(hpdev);
2503 spin_lock_irqsave(&hbus->device_list_lock, flags);
2505 list_add_tail(&hpdev->list_entry, &hbus->children);
2506 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2515 * get_pcichild_wslot() - Find device from slot
2516 * @hbus: Root PCI bus, as understood by this driver
2517 * @wslot: Location on the bus
2519 * This function looks up a PCI device and returns the internal
2520 * representation of it. It acquires a reference on it, so that
2521 * the device won't be deleted while somebody is using it. The
2522 * caller is responsible for calling put_pcichild() to release
2525 * Return: Internal representation of a PCI device
2527 static struct hv_pci_dev *get_pcichild_wslot(struct hv_pcibus_device *hbus,
2530 unsigned long flags;
2531 struct hv_pci_dev *iter, *hpdev = NULL;
2533 spin_lock_irqsave(&hbus->device_list_lock, flags);
2534 list_for_each_entry(iter, &hbus->children, list_entry) {
2535 if (iter->desc.win_slot.slot == wslot) {
2537 get_pcichild(hpdev);
2541 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2547 * pci_devices_present_work() - Handle new list of child devices
2548 * @work: Work struct embedded in struct hv_dr_work
2550 * "Bus Relations" is the Windows term for "children of this
2551 * bus." The terminology is preserved here for people trying to
2552 * debug the interaction between Hyper-V and Linux. This
2553 * function is called when the parent partition reports a list
2554 * of functions that should be observed under this PCI Express
2557 * This function updates the list, and must tolerate being
2558 * called multiple times with the same information. The typical
2559 * number of child devices is one, with very atypical cases
2560 * involving three or four, so the algorithms used here can be
2561 * simple and inefficient.
2563 * It must also treat the omission of a previously observed device as
2564 * notification that the device no longer exists.
2566 * Note that this function is serialized with hv_eject_device_work(),
2567 * because both are pushed to the ordered workqueue hbus->wq.
2569 static void pci_devices_present_work(struct work_struct *work)
2573 struct hv_pcidev_description *new_desc;
2574 struct hv_pci_dev *hpdev;
2575 struct hv_pcibus_device *hbus;
2576 struct list_head removed;
2577 struct hv_dr_work *dr_wrk;
2578 struct hv_dr_state *dr = NULL;
2579 unsigned long flags;
2581 dr_wrk = container_of(work, struct hv_dr_work, wrk);
2585 INIT_LIST_HEAD(&removed);
2587 /* Pull this off the queue and process it if it was the last one. */
2588 spin_lock_irqsave(&hbus->device_list_lock, flags);
2589 while (!list_empty(&hbus->dr_list)) {
2590 dr = list_first_entry(&hbus->dr_list, struct hv_dr_state,
2592 list_del(&dr->list_entry);
2594 /* Throw this away if the list still has stuff in it. */
2595 if (!list_empty(&hbus->dr_list)) {
2600 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2605 mutex_lock(&hbus->state_lock);
2607 /* First, mark all existing children as reported missing. */
2608 spin_lock_irqsave(&hbus->device_list_lock, flags);
2609 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2610 hpdev->reported_missing = true;
2612 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2614 /* Next, add back any reported devices. */
2615 for (child_no = 0; child_no < dr->device_count; child_no++) {
2617 new_desc = &dr->func[child_no];
2619 spin_lock_irqsave(&hbus->device_list_lock, flags);
2620 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2621 if ((hpdev->desc.win_slot.slot == new_desc->win_slot.slot) &&
2622 (hpdev->desc.v_id == new_desc->v_id) &&
2623 (hpdev->desc.d_id == new_desc->d_id) &&
2624 (hpdev->desc.ser == new_desc->ser)) {
2625 hpdev->reported_missing = false;
2629 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2632 hpdev = new_pcichild_device(hbus, new_desc);
2634 dev_err(&hbus->hdev->device,
2635 "couldn't record a child device.\n");
2639 /* Move missing children to a list on the stack. */
2640 spin_lock_irqsave(&hbus->device_list_lock, flags);
2643 list_for_each_entry(hpdev, &hbus->children, list_entry) {
2644 if (hpdev->reported_missing) {
2646 put_pcichild(hpdev);
2647 list_move_tail(&hpdev->list_entry, &removed);
2652 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2654 /* Delete everything that should no longer exist. */
2655 while (!list_empty(&removed)) {
2656 hpdev = list_first_entry(&removed, struct hv_pci_dev,
2658 list_del(&hpdev->list_entry);
2660 if (hpdev->pci_slot)
2661 pci_destroy_slot(hpdev->pci_slot);
2663 put_pcichild(hpdev);
2666 switch (hbus->state) {
2667 case hv_pcibus_installed:
2669 * Tell the core to rescan bus
2670 * because there may have been changes.
2672 pci_lock_rescan_remove();
2673 pci_scan_child_bus(hbus->bridge->bus);
2674 hv_pci_assign_numa_node(hbus);
2675 hv_pci_assign_slots(hbus);
2676 pci_unlock_rescan_remove();
2679 case hv_pcibus_init:
2680 case hv_pcibus_probed:
2681 survey_child_resources(hbus);
2688 mutex_unlock(&hbus->state_lock);
2694 * hv_pci_start_relations_work() - Queue work to start device discovery
2695 * @hbus: Root PCI bus, as understood by this driver
2696 * @dr: The list of children returned from host
2698 * Return: 0 on success, -errno on failure
2700 static int hv_pci_start_relations_work(struct hv_pcibus_device *hbus,
2701 struct hv_dr_state *dr)
2703 struct hv_dr_work *dr_wrk;
2704 unsigned long flags;
2707 if (hbus->state == hv_pcibus_removing) {
2708 dev_info(&hbus->hdev->device,
2709 "PCI VMBus BUS_RELATIONS: ignored\n");
2713 dr_wrk = kzalloc(sizeof(*dr_wrk), GFP_NOWAIT);
2717 INIT_WORK(&dr_wrk->wrk, pci_devices_present_work);
2720 spin_lock_irqsave(&hbus->device_list_lock, flags);
2722 * If pending_dr is true, we have already queued a work,
2723 * which will see the new dr. Otherwise, we need to
2726 pending_dr = !list_empty(&hbus->dr_list);
2727 list_add_tail(&dr->list_entry, &hbus->dr_list);
2728 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2733 queue_work(hbus->wq, &dr_wrk->wrk);
2739 * hv_pci_devices_present() - Handle list of new children
2740 * @hbus: Root PCI bus, as understood by this driver
2741 * @relations: Packet from host listing children
2743 * Process a new list of devices on the bus. The list of devices is
2744 * discovered by VSP and sent to us via VSP message PCI_BUS_RELATIONS,
2745 * whenever a new list of devices for this bus appears.
2747 static void hv_pci_devices_present(struct hv_pcibus_device *hbus,
2748 struct pci_bus_relations *relations)
2750 struct hv_dr_state *dr;
2753 dr = kzalloc(struct_size(dr, func, relations->device_count),
2758 dr->device_count = relations->device_count;
2759 for (i = 0; i < dr->device_count; i++) {
2760 dr->func[i].v_id = relations->func[i].v_id;
2761 dr->func[i].d_id = relations->func[i].d_id;
2762 dr->func[i].rev = relations->func[i].rev;
2763 dr->func[i].prog_intf = relations->func[i].prog_intf;
2764 dr->func[i].subclass = relations->func[i].subclass;
2765 dr->func[i].base_class = relations->func[i].base_class;
2766 dr->func[i].subsystem_id = relations->func[i].subsystem_id;
2767 dr->func[i].win_slot = relations->func[i].win_slot;
2768 dr->func[i].ser = relations->func[i].ser;
2771 if (hv_pci_start_relations_work(hbus, dr))
2776 * hv_pci_devices_present2() - Handle list of new children
2777 * @hbus: Root PCI bus, as understood by this driver
2778 * @relations: Packet from host listing children
2780 * This function is the v2 version of hv_pci_devices_present()
2782 static void hv_pci_devices_present2(struct hv_pcibus_device *hbus,
2783 struct pci_bus_relations2 *relations)
2785 struct hv_dr_state *dr;
2788 dr = kzalloc(struct_size(dr, func, relations->device_count),
2793 dr->device_count = relations->device_count;
2794 for (i = 0; i < dr->device_count; i++) {
2795 dr->func[i].v_id = relations->func[i].v_id;
2796 dr->func[i].d_id = relations->func[i].d_id;
2797 dr->func[i].rev = relations->func[i].rev;
2798 dr->func[i].prog_intf = relations->func[i].prog_intf;
2799 dr->func[i].subclass = relations->func[i].subclass;
2800 dr->func[i].base_class = relations->func[i].base_class;
2801 dr->func[i].subsystem_id = relations->func[i].subsystem_id;
2802 dr->func[i].win_slot = relations->func[i].win_slot;
2803 dr->func[i].ser = relations->func[i].ser;
2804 dr->func[i].flags = relations->func[i].flags;
2805 dr->func[i].virtual_numa_node =
2806 relations->func[i].virtual_numa_node;
2809 if (hv_pci_start_relations_work(hbus, dr))
2814 * hv_eject_device_work() - Asynchronously handles ejection
2815 * @work: Work struct embedded in internal device struct
2817 * This function handles ejecting a device. Windows will
2818 * attempt to gracefully eject a device, waiting 60 seconds to
2819 * hear back from the guest OS that this completed successfully.
2820 * If this timer expires, the device will be forcibly removed.
2822 static void hv_eject_device_work(struct work_struct *work)
2824 struct pci_eject_response *ejct_pkt;
2825 struct hv_pcibus_device *hbus;
2826 struct hv_pci_dev *hpdev;
2827 struct pci_dev *pdev;
2828 unsigned long flags;
2831 struct pci_packet pkt;
2832 u8 buffer[sizeof(struct pci_eject_response)];
2835 hpdev = container_of(work, struct hv_pci_dev, wrk);
2838 mutex_lock(&hbus->state_lock);
2841 * Ejection can come before or after the PCI bus has been set up, so
2842 * attempt to find it and tear down the bus state, if it exists. This
2843 * must be done without constructs like pci_domain_nr(hbus->bridge->bus)
2844 * because hbus->bridge->bus may not exist yet.
2846 wslot = wslot_to_devfn(hpdev->desc.win_slot.slot);
2847 pdev = pci_get_domain_bus_and_slot(hbus->bridge->domain_nr, 0, wslot);
2849 pci_lock_rescan_remove();
2850 pci_stop_and_remove_bus_device(pdev);
2852 pci_unlock_rescan_remove();
2855 spin_lock_irqsave(&hbus->device_list_lock, flags);
2856 list_del(&hpdev->list_entry);
2857 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
2859 if (hpdev->pci_slot)
2860 pci_destroy_slot(hpdev->pci_slot);
2862 memset(&ctxt, 0, sizeof(ctxt));
2863 ejct_pkt = (struct pci_eject_response *)&ctxt.pkt.message;
2864 ejct_pkt->message_type.type = PCI_EJECTION_COMPLETE;
2865 ejct_pkt->wslot.slot = hpdev->desc.win_slot.slot;
2866 vmbus_sendpacket(hbus->hdev->channel, ejct_pkt,
2867 sizeof(*ejct_pkt), 0,
2868 VM_PKT_DATA_INBAND, 0);
2870 /* For the get_pcichild() in hv_pci_eject_device() */
2871 put_pcichild(hpdev);
2872 /* For the two refs got in new_pcichild_device() */
2873 put_pcichild(hpdev);
2874 put_pcichild(hpdev);
2875 /* hpdev has been freed. Do not use it any more. */
2877 mutex_unlock(&hbus->state_lock);
2881 * hv_pci_eject_device() - Handles device ejection
2882 * @hpdev: Internal device tracking struct
2884 * This function is invoked when an ejection packet arrives. It
2885 * just schedules work so that we don't re-enter the packet
2886 * delivery code handling the ejection.
2888 static void hv_pci_eject_device(struct hv_pci_dev *hpdev)
2890 struct hv_pcibus_device *hbus = hpdev->hbus;
2891 struct hv_device *hdev = hbus->hdev;
2893 if (hbus->state == hv_pcibus_removing) {
2894 dev_info(&hdev->device, "PCI VMBus EJECT: ignored\n");
2898 get_pcichild(hpdev);
2899 INIT_WORK(&hpdev->wrk, hv_eject_device_work);
2900 queue_work(hbus->wq, &hpdev->wrk);
2904 * hv_pci_onchannelcallback() - Handles incoming packets
2905 * @context: Internal bus tracking struct
2907 * This function is invoked whenever the host sends a packet to
2908 * this channel (which is private to this root PCI bus).
2910 static void hv_pci_onchannelcallback(void *context)
2912 const int packet_size = 0x100;
2914 struct hv_pcibus_device *hbus = context;
2915 struct vmbus_channel *chan = hbus->hdev->channel;
2917 u64 req_id, req_addr;
2918 struct vmpacket_descriptor *desc;
2919 unsigned char *buffer;
2920 int bufferlen = packet_size;
2921 struct pci_packet *comp_packet;
2922 struct pci_response *response;
2923 struct pci_incoming_message *new_message;
2924 struct pci_bus_relations *bus_rel;
2925 struct pci_bus_relations2 *bus_rel2;
2926 struct pci_dev_inval_block *inval;
2927 struct pci_dev_incoming *dev_message;
2928 struct hv_pci_dev *hpdev;
2929 unsigned long flags;
2931 buffer = kmalloc(bufferlen, GFP_ATOMIC);
2936 ret = vmbus_recvpacket_raw(chan, buffer, bufferlen,
2937 &bytes_recvd, &req_id);
2939 if (ret == -ENOBUFS) {
2941 /* Handle large packet */
2942 bufferlen = bytes_recvd;
2943 buffer = kmalloc(bytes_recvd, GFP_ATOMIC);
2949 /* Zero length indicates there are no more packets. */
2950 if (ret || !bytes_recvd)
2954 * All incoming packets must be at least as large as a
2957 if (bytes_recvd <= sizeof(struct pci_response))
2959 desc = (struct vmpacket_descriptor *)buffer;
2961 switch (desc->type) {
2964 lock_requestor(chan, flags);
2965 req_addr = __vmbus_request_addr_match(chan, req_id,
2966 VMBUS_RQST_ADDR_ANY);
2967 if (req_addr == VMBUS_RQST_ERROR) {
2968 unlock_requestor(chan, flags);
2969 dev_err(&hbus->hdev->device,
2970 "Invalid transaction ID %llx\n",
2974 comp_packet = (struct pci_packet *)req_addr;
2975 response = (struct pci_response *)buffer;
2977 * Call ->completion_func() within the critical section to make
2978 * sure that the packet pointer is still valid during the call:
2979 * here 'valid' means that there's a task still waiting for the
2980 * completion, and that the packet data is still on the waiting
2981 * task's stack. Cf. hv_compose_msi_msg().
2983 comp_packet->completion_func(comp_packet->compl_ctxt,
2986 unlock_requestor(chan, flags);
2989 case VM_PKT_DATA_INBAND:
2991 new_message = (struct pci_incoming_message *)buffer;
2992 switch (new_message->message_type.type) {
2993 case PCI_BUS_RELATIONS:
2995 bus_rel = (struct pci_bus_relations *)buffer;
2996 if (bytes_recvd < sizeof(*bus_rel) ||
2998 struct_size(bus_rel, func,
2999 bus_rel->device_count)) {
3000 dev_err(&hbus->hdev->device,
3001 "bus relations too small\n");
3005 hv_pci_devices_present(hbus, bus_rel);
3008 case PCI_BUS_RELATIONS2:
3010 bus_rel2 = (struct pci_bus_relations2 *)buffer;
3011 if (bytes_recvd < sizeof(*bus_rel2) ||
3013 struct_size(bus_rel2, func,
3014 bus_rel2->device_count)) {
3015 dev_err(&hbus->hdev->device,
3016 "bus relations v2 too small\n");
3020 hv_pci_devices_present2(hbus, bus_rel2);
3025 dev_message = (struct pci_dev_incoming *)buffer;
3026 if (bytes_recvd < sizeof(*dev_message)) {
3027 dev_err(&hbus->hdev->device,
3028 "eject message too small\n");
3031 hpdev = get_pcichild_wslot(hbus,
3032 dev_message->wslot.slot);
3034 hv_pci_eject_device(hpdev);
3035 put_pcichild(hpdev);
3039 case PCI_INVALIDATE_BLOCK:
3041 inval = (struct pci_dev_inval_block *)buffer;
3042 if (bytes_recvd < sizeof(*inval)) {
3043 dev_err(&hbus->hdev->device,
3044 "invalidate message too small\n");
3047 hpdev = get_pcichild_wslot(hbus,
3050 if (hpdev->block_invalidate) {
3051 hpdev->block_invalidate(
3052 hpdev->invalidate_context,
3055 put_pcichild(hpdev);
3060 dev_warn(&hbus->hdev->device,
3061 "Unimplemented protocol message %x\n",
3062 new_message->message_type.type);
3068 dev_err(&hbus->hdev->device,
3069 "unhandled packet type %d, tid %llx len %d\n",
3070 desc->type, req_id, bytes_recvd);
3079 * hv_pci_protocol_negotiation() - Set up protocol
3080 * @hdev: VMBus's tracking struct for this root PCI bus.
3081 * @version: Array of supported channel protocol versions in
3082 * the order of probing - highest go first.
3083 * @num_version: Number of elements in the version array.
3085 * This driver is intended to support running on Windows 10
3086 * (server) and later versions. It will not run on earlier
3087 * versions, as they assume that many of the operations which
3088 * Linux needs accomplished with a spinlock held were done via
3089 * asynchronous messaging via VMBus. Windows 10 increases the
3090 * surface area of PCI emulation so that these actions can take
3091 * place by suspending a virtual processor for their duration.
3093 * This function negotiates the channel protocol version,
3094 * failing if the host doesn't support the necessary protocol
3097 static int hv_pci_protocol_negotiation(struct hv_device *hdev,
3098 enum pci_protocol_version_t version[],
3101 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3102 struct pci_version_request *version_req;
3103 struct hv_pci_compl comp_pkt;
3104 struct pci_packet *pkt;
3109 * Initiate the handshake with the host and negotiate
3110 * a version that the host can support. We start with the
3111 * highest version number and go down if the host cannot
3114 pkt = kzalloc(sizeof(*pkt) + sizeof(*version_req), GFP_KERNEL);
3118 init_completion(&comp_pkt.host_event);
3119 pkt->completion_func = hv_pci_generic_compl;
3120 pkt->compl_ctxt = &comp_pkt;
3121 version_req = (struct pci_version_request *)&pkt->message;
3122 version_req->message_type.type = PCI_QUERY_PROTOCOL_VERSION;
3124 for (i = 0; i < num_version; i++) {
3125 version_req->protocol_version = version[i];
3126 ret = vmbus_sendpacket(hdev->channel, version_req,
3127 sizeof(struct pci_version_request),
3128 (unsigned long)pkt, VM_PKT_DATA_INBAND,
3129 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
3131 ret = wait_for_response(hdev, &comp_pkt.host_event);
3134 dev_err(&hdev->device,
3135 "PCI Pass-through VSP failed to request version: %d",
3140 if (comp_pkt.completion_status >= 0) {
3141 hbus->protocol_version = version[i];
3142 dev_info(&hdev->device,
3143 "PCI VMBus probing: Using version %#x\n",
3144 hbus->protocol_version);
3148 if (comp_pkt.completion_status != STATUS_REVISION_MISMATCH) {
3149 dev_err(&hdev->device,
3150 "PCI Pass-through VSP failed version request: %#x",
3151 comp_pkt.completion_status);
3156 reinit_completion(&comp_pkt.host_event);
3159 dev_err(&hdev->device,
3160 "PCI pass-through VSP failed to find supported version");
3169 * hv_pci_free_bridge_windows() - Release memory regions for the
3171 * @hbus: Root PCI bus, as understood by this driver
3173 static void hv_pci_free_bridge_windows(struct hv_pcibus_device *hbus)
3176 * Set the resources back to the way they looked when they
3177 * were allocated by setting IORESOURCE_BUSY again.
3180 if (hbus->low_mmio_space && hbus->low_mmio_res) {
3181 hbus->low_mmio_res->flags |= IORESOURCE_BUSY;
3182 vmbus_free_mmio(hbus->low_mmio_res->start,
3183 resource_size(hbus->low_mmio_res));
3186 if (hbus->high_mmio_space && hbus->high_mmio_res) {
3187 hbus->high_mmio_res->flags |= IORESOURCE_BUSY;
3188 vmbus_free_mmio(hbus->high_mmio_res->start,
3189 resource_size(hbus->high_mmio_res));
3194 * hv_pci_allocate_bridge_windows() - Allocate memory regions
3196 * @hbus: Root PCI bus, as understood by this driver
3198 * This function calls vmbus_allocate_mmio(), which is itself a
3199 * bit of a compromise. Ideally, we might change the pnp layer
3200 * in the kernel such that it comprehends either PCI devices
3201 * which are "grandchildren of ACPI," with some intermediate bus
3202 * node (in this case, VMBus) or change it such that it
3203 * understands VMBus. The pnp layer, however, has been declared
3204 * deprecated, and not subject to change.
3206 * The workaround, implemented here, is to ask VMBus to allocate
3207 * MMIO space for this bus. VMBus itself knows which ranges are
3208 * appropriate by looking at its own ACPI objects. Then, after
3209 * these ranges are claimed, they're modified to look like they
3210 * would have looked if the ACPI and pnp code had allocated
3211 * bridge windows. These descriptors have to exist in this form
3212 * in order to satisfy the code which will get invoked when the
3213 * endpoint PCI function driver calls request_mem_region() or
3214 * request_mem_region_exclusive().
3216 * Return: 0 on success, -errno on failure
3218 static int hv_pci_allocate_bridge_windows(struct hv_pcibus_device *hbus)
3220 resource_size_t align;
3223 if (hbus->low_mmio_space) {
3224 align = 1ULL << (63 - __builtin_clzll(hbus->low_mmio_space));
3225 ret = vmbus_allocate_mmio(&hbus->low_mmio_res, hbus->hdev, 0,
3226 (u64)(u32)0xffffffff,
3227 hbus->low_mmio_space,
3230 dev_err(&hbus->hdev->device,
3231 "Need %#llx of low MMIO space. Consider reconfiguring the VM.\n",
3232 hbus->low_mmio_space);
3236 /* Modify this resource to become a bridge window. */
3237 hbus->low_mmio_res->flags |= IORESOURCE_WINDOW;
3238 hbus->low_mmio_res->flags &= ~IORESOURCE_BUSY;
3239 pci_add_resource(&hbus->bridge->windows, hbus->low_mmio_res);
3242 if (hbus->high_mmio_space) {
3243 align = 1ULL << (63 - __builtin_clzll(hbus->high_mmio_space));
3244 ret = vmbus_allocate_mmio(&hbus->high_mmio_res, hbus->hdev,
3246 hbus->high_mmio_space, align,
3249 dev_err(&hbus->hdev->device,
3250 "Need %#llx of high MMIO space. Consider reconfiguring the VM.\n",
3251 hbus->high_mmio_space);
3252 goto release_low_mmio;
3255 /* Modify this resource to become a bridge window. */
3256 hbus->high_mmio_res->flags |= IORESOURCE_WINDOW;
3257 hbus->high_mmio_res->flags &= ~IORESOURCE_BUSY;
3258 pci_add_resource(&hbus->bridge->windows, hbus->high_mmio_res);
3264 if (hbus->low_mmio_res) {
3265 vmbus_free_mmio(hbus->low_mmio_res->start,
3266 resource_size(hbus->low_mmio_res));
3273 * hv_allocate_config_window() - Find MMIO space for PCI Config
3274 * @hbus: Root PCI bus, as understood by this driver
3276 * This function claims memory-mapped I/O space for accessing
3277 * configuration space for the functions on this bus.
3279 * Return: 0 on success, -errno on failure
3281 static int hv_allocate_config_window(struct hv_pcibus_device *hbus)
3286 * Set up a region of MMIO space to use for accessing configuration
3289 ret = vmbus_allocate_mmio(&hbus->mem_config, hbus->hdev, 0, -1,
3290 PCI_CONFIG_MMIO_LENGTH, 0x1000, false);
3295 * vmbus_allocate_mmio() gets used for allocating both device endpoint
3296 * resource claims (those which cannot be overlapped) and the ranges
3297 * which are valid for the children of this bus, which are intended
3298 * to be overlapped by those children. Set the flag on this claim
3299 * meaning that this region can't be overlapped.
3302 hbus->mem_config->flags |= IORESOURCE_BUSY;
3307 static void hv_free_config_window(struct hv_pcibus_device *hbus)
3309 vmbus_free_mmio(hbus->mem_config->start, PCI_CONFIG_MMIO_LENGTH);
3312 static int hv_pci_bus_exit(struct hv_device *hdev, bool keep_devs);
3315 * hv_pci_enter_d0() - Bring the "bus" into the D0 power state
3316 * @hdev: VMBus's tracking struct for this root PCI bus
3318 * Return: 0 on success, -errno on failure
3320 static int hv_pci_enter_d0(struct hv_device *hdev)
3322 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3323 struct pci_bus_d0_entry *d0_entry;
3324 struct hv_pci_compl comp_pkt;
3325 struct pci_packet *pkt;
3331 * Tell the host that the bus is ready to use, and moved into the
3332 * powered-on state. This includes telling the host which region
3333 * of memory-mapped I/O space has been chosen for configuration space
3336 pkt = kzalloc(sizeof(*pkt) + sizeof(*d0_entry), GFP_KERNEL);
3340 init_completion(&comp_pkt.host_event);
3341 pkt->completion_func = hv_pci_generic_compl;
3342 pkt->compl_ctxt = &comp_pkt;
3343 d0_entry = (struct pci_bus_d0_entry *)&pkt->message;
3344 d0_entry->message_type.type = PCI_BUS_D0ENTRY;
3345 d0_entry->mmio_base = hbus->mem_config->start;
3347 ret = vmbus_sendpacket(hdev->channel, d0_entry, sizeof(*d0_entry),
3348 (unsigned long)pkt, VM_PKT_DATA_INBAND,
3349 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
3351 ret = wait_for_response(hdev, &comp_pkt.host_event);
3357 * In certain case (Kdump) the pci device of interest was
3358 * not cleanly shut down and resource is still held on host
3359 * side, the host could return invalid device status.
3360 * We need to explicitly request host to release the resource
3361 * and try to enter D0 again.
3363 if (comp_pkt.completion_status < 0 && retry) {
3366 dev_err(&hdev->device, "Retrying D0 Entry\n");
3369 * Hv_pci_bus_exit() calls hv_send_resource_released()
3370 * to free up resources of its child devices.
3371 * In the kdump kernel we need to set the
3372 * wslot_res_allocated to 255 so it scans all child
3373 * devices to release resources allocated in the
3374 * normal kernel before panic happened.
3376 hbus->wslot_res_allocated = 255;
3378 ret = hv_pci_bus_exit(hdev, true);
3382 goto enter_d0_retry;
3384 dev_err(&hdev->device,
3385 "Retrying D0 failed with ret %d\n", ret);
3388 if (comp_pkt.completion_status < 0) {
3389 dev_err(&hdev->device,
3390 "PCI Pass-through VSP failed D0 Entry with status %x\n",
3391 comp_pkt.completion_status);
3404 * hv_pci_query_relations() - Ask host to send list of child
3406 * @hdev: VMBus's tracking struct for this root PCI bus
3408 * Return: 0 on success, -errno on failure
3410 static int hv_pci_query_relations(struct hv_device *hdev)
3412 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3413 struct pci_message message;
3414 struct completion comp;
3417 /* Ask the host to send along the list of child devices */
3418 init_completion(&comp);
3419 if (cmpxchg(&hbus->survey_event, NULL, &comp))
3422 memset(&message, 0, sizeof(message));
3423 message.type = PCI_QUERY_BUS_RELATIONS;
3425 ret = vmbus_sendpacket(hdev->channel, &message, sizeof(message),
3426 0, VM_PKT_DATA_INBAND, 0);
3428 ret = wait_for_response(hdev, &comp);
3431 * In the case of fast device addition/removal, it's possible that
3432 * vmbus_sendpacket() or wait_for_response() returns -ENODEV but we
3433 * already got a PCI_BUS_RELATIONS* message from the host and the
3434 * channel callback already scheduled a work to hbus->wq, which can be
3435 * running pci_devices_present_work() -> survey_child_resources() ->
3436 * complete(&hbus->survey_event), even after hv_pci_query_relations()
3437 * exits and the stack variable 'comp' is no longer valid; as a result,
3438 * a hang or a page fault may happen when the complete() calls
3439 * raw_spin_lock_irqsave(). Flush hbus->wq before we exit from
3440 * hv_pci_query_relations() to avoid the issues. Note: if 'ret' is
3441 * -ENODEV, there can't be any more work item scheduled to hbus->wq
3442 * after the flush_workqueue(): see vmbus_onoffer_rescind() ->
3443 * vmbus_reset_channel_cb(), vmbus_rescind_cleanup() ->
3444 * channel->rescind = true.
3446 flush_workqueue(hbus->wq);
3452 * hv_send_resources_allocated() - Report local resource choices
3453 * @hdev: VMBus's tracking struct for this root PCI bus
3455 * The host OS is expecting to be sent a request as a message
3456 * which contains all the resources that the device will use.
3457 * The response contains those same resources, "translated"
3458 * which is to say, the values which should be used by the
3459 * hardware, when it delivers an interrupt. (MMIO resources are
3460 * used in local terms.) This is nice for Windows, and lines up
3461 * with the FDO/PDO split, which doesn't exist in Linux. Linux
3462 * is deeply expecting to scan an emulated PCI configuration
3463 * space. So this message is sent here only to drive the state
3464 * machine on the host forward.
3466 * Return: 0 on success, -errno on failure
3468 static int hv_send_resources_allocated(struct hv_device *hdev)
3470 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3471 struct pci_resources_assigned *res_assigned;
3472 struct pci_resources_assigned2 *res_assigned2;
3473 struct hv_pci_compl comp_pkt;
3474 struct hv_pci_dev *hpdev;
3475 struct pci_packet *pkt;
3480 size_res = (hbus->protocol_version < PCI_PROTOCOL_VERSION_1_2)
3481 ? sizeof(*res_assigned) : sizeof(*res_assigned2);
3483 pkt = kmalloc(sizeof(*pkt) + size_res, GFP_KERNEL);
3489 for (wslot = 0; wslot < 256; wslot++) {
3490 hpdev = get_pcichild_wslot(hbus, wslot);
3494 memset(pkt, 0, sizeof(*pkt) + size_res);
3495 init_completion(&comp_pkt.host_event);
3496 pkt->completion_func = hv_pci_generic_compl;
3497 pkt->compl_ctxt = &comp_pkt;
3499 if (hbus->protocol_version < PCI_PROTOCOL_VERSION_1_2) {
3501 (struct pci_resources_assigned *)&pkt->message;
3502 res_assigned->message_type.type =
3503 PCI_RESOURCES_ASSIGNED;
3504 res_assigned->wslot.slot = hpdev->desc.win_slot.slot;
3507 (struct pci_resources_assigned2 *)&pkt->message;
3508 res_assigned2->message_type.type =
3509 PCI_RESOURCES_ASSIGNED2;
3510 res_assigned2->wslot.slot = hpdev->desc.win_slot.slot;
3512 put_pcichild(hpdev);
3514 ret = vmbus_sendpacket(hdev->channel, &pkt->message,
3515 size_res, (unsigned long)pkt,
3517 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
3519 ret = wait_for_response(hdev, &comp_pkt.host_event);
3523 if (comp_pkt.completion_status < 0) {
3525 dev_err(&hdev->device,
3526 "resource allocated returned 0x%x",
3527 comp_pkt.completion_status);
3531 hbus->wslot_res_allocated = wslot;
3539 * hv_send_resources_released() - Report local resources
3541 * @hdev: VMBus's tracking struct for this root PCI bus
3543 * Return: 0 on success, -errno on failure
3545 static int hv_send_resources_released(struct hv_device *hdev)
3547 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3548 struct pci_child_message pkt;
3549 struct hv_pci_dev *hpdev;
3553 for (wslot = hbus->wslot_res_allocated; wslot >= 0; wslot--) {
3554 hpdev = get_pcichild_wslot(hbus, wslot);
3558 memset(&pkt, 0, sizeof(pkt));
3559 pkt.message_type.type = PCI_RESOURCES_RELEASED;
3560 pkt.wslot.slot = hpdev->desc.win_slot.slot;
3562 put_pcichild(hpdev);
3564 ret = vmbus_sendpacket(hdev->channel, &pkt, sizeof(pkt), 0,
3565 VM_PKT_DATA_INBAND, 0);
3569 hbus->wslot_res_allocated = wslot - 1;
3572 hbus->wslot_res_allocated = -1;
3577 #define HVPCI_DOM_MAP_SIZE (64 * 1024)
3578 static DECLARE_BITMAP(hvpci_dom_map, HVPCI_DOM_MAP_SIZE);
3581 * PCI domain number 0 is used by emulated devices on Gen1 VMs, so define 0
3582 * as invalid for passthrough PCI devices of this driver.
3584 #define HVPCI_DOM_INVALID 0
3587 * hv_get_dom_num() - Get a valid PCI domain number
3588 * Check if the PCI domain number is in use, and return another number if
3591 * @dom: Requested domain number
3593 * return: domain number on success, HVPCI_DOM_INVALID on failure
3595 static u16 hv_get_dom_num(u16 dom)
3599 if (test_and_set_bit(dom, hvpci_dom_map) == 0)
3602 for_each_clear_bit(i, hvpci_dom_map, HVPCI_DOM_MAP_SIZE) {
3603 if (test_and_set_bit(i, hvpci_dom_map) == 0)
3607 return HVPCI_DOM_INVALID;
3611 * hv_put_dom_num() - Mark the PCI domain number as free
3612 * @dom: Domain number to be freed
3614 static void hv_put_dom_num(u16 dom)
3616 clear_bit(dom, hvpci_dom_map);
3620 * hv_pci_probe() - New VMBus channel probe, for a root PCI bus
3621 * @hdev: VMBus's tracking struct for this root PCI bus
3622 * @dev_id: Identifies the device itself
3624 * Return: 0 on success, -errno on failure
3626 static int hv_pci_probe(struct hv_device *hdev,
3627 const struct hv_vmbus_device_id *dev_id)
3629 struct pci_host_bridge *bridge;
3630 struct hv_pcibus_device *hbus;
3635 bridge = devm_pci_alloc_host_bridge(&hdev->device, 0);
3639 hbus = kzalloc(sizeof(*hbus), GFP_KERNEL);
3643 hbus->bridge = bridge;
3644 mutex_init(&hbus->state_lock);
3645 hbus->state = hv_pcibus_init;
3646 hbus->wslot_res_allocated = -1;
3649 * The PCI bus "domain" is what is called "segment" in ACPI and other
3650 * specs. Pull it from the instance ID, to get something usually
3651 * unique. In rare cases of collision, we will find out another number
3654 * Note that, since this code only runs in a Hyper-V VM, Hyper-V
3655 * together with this guest driver can guarantee that (1) The only
3656 * domain used by Gen1 VMs for something that looks like a physical
3657 * PCI bus (which is actually emulated by the hypervisor) is domain 0.
3658 * (2) There will be no overlap between domains (after fixing possible
3659 * collisions) in the same VM.
3661 dom_req = hdev->dev_instance.b[5] << 8 | hdev->dev_instance.b[4];
3662 dom = hv_get_dom_num(dom_req);
3664 if (dom == HVPCI_DOM_INVALID) {
3665 dev_err(&hdev->device,
3666 "Unable to use dom# 0x%x or other numbers", dom_req);
3672 dev_info(&hdev->device,
3673 "PCI dom# 0x%x has collision, using 0x%x",
3676 hbus->bridge->domain_nr = dom;
3678 hbus->sysdata.domain = dom;
3679 hbus->use_calls = !!(ms_hyperv.hints & HV_X64_USE_MMIO_HYPERCALLS);
3680 #elif defined(CONFIG_ARM64)
3682 * Set the PCI bus parent to be the corresponding VMbus
3683 * device. Then the VMbus device will be assigned as the
3684 * ACPI companion in pcibios_root_bridge_prepare() and
3685 * pci_dma_configure() will propagate device coherence
3686 * information to devices created on the bus.
3688 hbus->sysdata.parent = hdev->device.parent;
3689 hbus->use_calls = false;
3693 INIT_LIST_HEAD(&hbus->children);
3694 INIT_LIST_HEAD(&hbus->dr_list);
3695 spin_lock_init(&hbus->config_lock);
3696 spin_lock_init(&hbus->device_list_lock);
3697 hbus->wq = alloc_ordered_workqueue("hv_pci_%x", 0,
3698 hbus->bridge->domain_nr);
3704 hdev->channel->next_request_id_callback = vmbus_next_request_id;
3705 hdev->channel->request_addr_callback = vmbus_request_addr;
3706 hdev->channel->rqstor_size = HV_PCI_RQSTOR_SIZE;
3708 ret = vmbus_open(hdev->channel, pci_ring_size, pci_ring_size, NULL, 0,
3709 hv_pci_onchannelcallback, hbus);
3713 hv_set_drvdata(hdev, hbus);
3715 ret = hv_pci_protocol_negotiation(hdev, pci_protocol_versions,
3716 ARRAY_SIZE(pci_protocol_versions));
3720 ret = hv_allocate_config_window(hbus);
3724 hbus->cfg_addr = ioremap(hbus->mem_config->start,
3725 PCI_CONFIG_MMIO_LENGTH);
3726 if (!hbus->cfg_addr) {
3727 dev_err(&hdev->device,
3728 "Unable to map a virtual address for config space\n");
3733 name = kasprintf(GFP_KERNEL, "%pUL", &hdev->dev_instance);
3739 hbus->fwnode = irq_domain_alloc_named_fwnode(name);
3741 if (!hbus->fwnode) {
3746 ret = hv_pcie_init_irq_domain(hbus);
3750 ret = hv_pci_query_relations(hdev);
3752 goto free_irq_domain;
3754 mutex_lock(&hbus->state_lock);
3756 ret = hv_pci_enter_d0(hdev);
3758 goto release_state_lock;
3760 ret = hv_pci_allocate_bridge_windows(hbus);
3764 ret = hv_send_resources_allocated(hdev);
3768 prepopulate_bars(hbus);
3770 hbus->state = hv_pcibus_probed;
3772 ret = create_root_hv_pci_bus(hbus);
3776 mutex_unlock(&hbus->state_lock);
3780 hv_pci_free_bridge_windows(hbus);
3782 (void) hv_pci_bus_exit(hdev, true);
3784 mutex_unlock(&hbus->state_lock);
3786 irq_domain_remove(hbus->irq_domain);
3788 irq_domain_free_fwnode(hbus->fwnode);
3790 iounmap(hbus->cfg_addr);
3792 hv_free_config_window(hbus);
3794 vmbus_close(hdev->channel);
3796 destroy_workqueue(hbus->wq);
3798 hv_put_dom_num(hbus->bridge->domain_nr);
3804 static int hv_pci_bus_exit(struct hv_device *hdev, bool keep_devs)
3806 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3807 struct vmbus_channel *chan = hdev->channel;
3809 struct pci_packet teardown_packet;
3810 u8 buffer[sizeof(struct pci_message)];
3812 struct hv_pci_compl comp_pkt;
3813 struct hv_pci_dev *hpdev, *tmp;
3814 unsigned long flags;
3819 * After the host sends the RESCIND_CHANNEL message, it doesn't
3820 * access the per-channel ringbuffer any longer.
3826 struct list_head removed;
3828 /* Move all present children to the list on stack */
3829 INIT_LIST_HEAD(&removed);
3830 spin_lock_irqsave(&hbus->device_list_lock, flags);
3831 list_for_each_entry_safe(hpdev, tmp, &hbus->children, list_entry)
3832 list_move_tail(&hpdev->list_entry, &removed);
3833 spin_unlock_irqrestore(&hbus->device_list_lock, flags);
3835 /* Remove all children in the list */
3836 list_for_each_entry_safe(hpdev, tmp, &removed, list_entry) {
3837 list_del(&hpdev->list_entry);
3838 if (hpdev->pci_slot)
3839 pci_destroy_slot(hpdev->pci_slot);
3840 /* For the two refs got in new_pcichild_device() */
3841 put_pcichild(hpdev);
3842 put_pcichild(hpdev);
3846 ret = hv_send_resources_released(hdev);
3848 dev_err(&hdev->device,
3849 "Couldn't send resources released packet(s)\n");
3853 memset(&pkt.teardown_packet, 0, sizeof(pkt.teardown_packet));
3854 init_completion(&comp_pkt.host_event);
3855 pkt.teardown_packet.completion_func = hv_pci_generic_compl;
3856 pkt.teardown_packet.compl_ctxt = &comp_pkt;
3857 pkt.teardown_packet.message[0].type = PCI_BUS_D0EXIT;
3859 ret = vmbus_sendpacket_getid(chan, &pkt.teardown_packet.message,
3860 sizeof(struct pci_message),
3861 (unsigned long)&pkt.teardown_packet,
3862 &trans_id, VM_PKT_DATA_INBAND,
3863 VMBUS_DATA_PACKET_FLAG_COMPLETION_REQUESTED);
3867 if (wait_for_completion_timeout(&comp_pkt.host_event, 10 * HZ) == 0) {
3869 * The completion packet on the stack becomes invalid after
3870 * 'return'; remove the ID from the VMbus requestor if the
3871 * identifier is still mapped to/associated with the packet.
3873 * Cf. hv_pci_onchannelcallback().
3875 vmbus_request_addr_match(chan, trans_id,
3876 (unsigned long)&pkt.teardown_packet);
3884 * hv_pci_remove() - Remove routine for this VMBus channel
3885 * @hdev: VMBus's tracking struct for this root PCI bus
3887 static void hv_pci_remove(struct hv_device *hdev)
3889 struct hv_pcibus_device *hbus;
3891 hbus = hv_get_drvdata(hdev);
3892 if (hbus->state == hv_pcibus_installed) {
3893 tasklet_disable(&hdev->channel->callback_event);
3894 hbus->state = hv_pcibus_removing;
3895 tasklet_enable(&hdev->channel->callback_event);
3896 destroy_workqueue(hbus->wq);
3899 * At this point, no work is running or can be scheduled
3900 * on hbus-wq. We can't race with hv_pci_devices_present()
3901 * or hv_pci_eject_device(), it's safe to proceed.
3904 /* Remove the bus from PCI's point of view. */
3905 pci_lock_rescan_remove();
3906 pci_stop_root_bus(hbus->bridge->bus);
3907 hv_pci_remove_slots(hbus);
3908 pci_remove_root_bus(hbus->bridge->bus);
3909 pci_unlock_rescan_remove();
3912 hv_pci_bus_exit(hdev, false);
3914 vmbus_close(hdev->channel);
3916 iounmap(hbus->cfg_addr);
3917 hv_free_config_window(hbus);
3918 hv_pci_free_bridge_windows(hbus);
3919 irq_domain_remove(hbus->irq_domain);
3920 irq_domain_free_fwnode(hbus->fwnode);
3922 hv_put_dom_num(hbus->bridge->domain_nr);
3927 static int hv_pci_suspend(struct hv_device *hdev)
3929 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
3930 enum hv_pcibus_state old_state;
3934 * hv_pci_suspend() must make sure there are no pending work items
3935 * before calling vmbus_close(), since it runs in a process context
3936 * as a callback in dpm_suspend(). When it starts to run, the channel
3937 * callback hv_pci_onchannelcallback(), which runs in a tasklet
3938 * context, can be still running concurrently and scheduling new work
3939 * items onto hbus->wq in hv_pci_devices_present() and
3940 * hv_pci_eject_device(), and the work item handlers can access the
3941 * vmbus channel, which can be being closed by hv_pci_suspend(), e.g.
3942 * the work item handler pci_devices_present_work() ->
3943 * new_pcichild_device() writes to the vmbus channel.
3945 * To eliminate the race, hv_pci_suspend() disables the channel
3946 * callback tasklet, sets hbus->state to hv_pcibus_removing, and
3947 * re-enables the tasklet. This way, when hv_pci_suspend() proceeds,
3948 * it knows that no new work item can be scheduled, and then it flushes
3949 * hbus->wq and safely closes the vmbus channel.
3951 tasklet_disable(&hdev->channel->callback_event);
3953 /* Change the hbus state to prevent new work items. */
3954 old_state = hbus->state;
3955 if (hbus->state == hv_pcibus_installed)
3956 hbus->state = hv_pcibus_removing;
3958 tasklet_enable(&hdev->channel->callback_event);
3960 if (old_state != hv_pcibus_installed)
3963 flush_workqueue(hbus->wq);
3965 ret = hv_pci_bus_exit(hdev, true);
3969 vmbus_close(hdev->channel);
3974 static int hv_pci_restore_msi_msg(struct pci_dev *pdev, void *arg)
3976 struct irq_data *irq_data;
3977 struct msi_desc *entry;
3980 if (!pdev->msi_enabled && !pdev->msix_enabled)
3983 msi_lock_descs(&pdev->dev);
3984 msi_for_each_desc(entry, &pdev->dev, MSI_DESC_ASSOCIATED) {
3985 irq_data = irq_get_irq_data(entry->irq);
3986 if (WARN_ON_ONCE(!irq_data)) {
3991 hv_compose_msi_msg(irq_data, &entry->msg);
3993 msi_unlock_descs(&pdev->dev);
3999 * Upon resume, pci_restore_msi_state() -> ... -> __pci_write_msi_msg()
4000 * directly writes the MSI/MSI-X registers via MMIO, but since Hyper-V
4001 * doesn't trap and emulate the MMIO accesses, here hv_compose_msi_msg()
4002 * must be used to ask Hyper-V to re-create the IOMMU Interrupt Remapping
4005 static void hv_pci_restore_msi_state(struct hv_pcibus_device *hbus)
4007 pci_walk_bus(hbus->bridge->bus, hv_pci_restore_msi_msg, NULL);
4010 static int hv_pci_resume(struct hv_device *hdev)
4012 struct hv_pcibus_device *hbus = hv_get_drvdata(hdev);
4013 enum pci_protocol_version_t version[1];
4016 hbus->state = hv_pcibus_init;
4018 hdev->channel->next_request_id_callback = vmbus_next_request_id;
4019 hdev->channel->request_addr_callback = vmbus_request_addr;
4020 hdev->channel->rqstor_size = HV_PCI_RQSTOR_SIZE;
4022 ret = vmbus_open(hdev->channel, pci_ring_size, pci_ring_size, NULL, 0,
4023 hv_pci_onchannelcallback, hbus);
4027 /* Only use the version that was in use before hibernation. */
4028 version[0] = hbus->protocol_version;
4029 ret = hv_pci_protocol_negotiation(hdev, version, 1);
4033 ret = hv_pci_query_relations(hdev);
4037 mutex_lock(&hbus->state_lock);
4039 ret = hv_pci_enter_d0(hdev);
4041 goto release_state_lock;
4043 ret = hv_send_resources_allocated(hdev);
4045 goto release_state_lock;
4047 prepopulate_bars(hbus);
4049 hv_pci_restore_msi_state(hbus);
4051 hbus->state = hv_pcibus_installed;
4052 mutex_unlock(&hbus->state_lock);
4056 mutex_unlock(&hbus->state_lock);
4058 vmbus_close(hdev->channel);
4062 static const struct hv_vmbus_device_id hv_pci_id_table[] = {
4063 /* PCI Pass-through Class ID */
4064 /* 44C4F61D-4444-4400-9D52-802E27EDE19F */
4069 MODULE_DEVICE_TABLE(vmbus, hv_pci_id_table);
4071 static struct hv_driver hv_pci_drv = {
4073 .id_table = hv_pci_id_table,
4074 .probe = hv_pci_probe,
4075 .remove = hv_pci_remove,
4076 .suspend = hv_pci_suspend,
4077 .resume = hv_pci_resume,
4080 static void __exit exit_hv_pci_drv(void)
4082 vmbus_driver_unregister(&hv_pci_drv);
4084 hvpci_block_ops.read_block = NULL;
4085 hvpci_block_ops.write_block = NULL;
4086 hvpci_block_ops.reg_blk_invalidate = NULL;
4089 static int __init init_hv_pci_drv(void)
4093 if (!hv_is_hyperv_initialized())
4096 ret = hv_pci_irqchip_init();
4100 /* Set the invalid domain number's bit, so it will not be used */
4101 set_bit(HVPCI_DOM_INVALID, hvpci_dom_map);
4103 /* Initialize PCI block r/w interface */
4104 hvpci_block_ops.read_block = hv_read_config_block;
4105 hvpci_block_ops.write_block = hv_write_config_block;
4106 hvpci_block_ops.reg_blk_invalidate = hv_register_block_invalidate;
4108 return vmbus_driver_register(&hv_pci_drv);
4111 module_init(init_hv_pci_drv);
4112 module_exit(exit_hv_pci_drv);
4114 MODULE_DESCRIPTION("Hyper-V PCI");
4115 MODULE_LICENSE("GPL v2");