2 * Copyright 2023 Advanced Micro Devices, Inc.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice shall be included in
12 * all copies or substantial portions of the Software.
14 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
17 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20 * OTHER DEALINGS IN THE SOFTWARE.
24 #include "amdgpu_atombios.h"
25 #include "nbif_v6_3_1.h"
27 #include "nbif/nbif_6_3_1_offset.h"
28 #include "nbif/nbif_6_3_1_sh_mask.h"
29 #include "pcie/pcie_6_1_0_offset.h"
30 #include "pcie/pcie_6_1_0_sh_mask.h"
31 #include <uapi/linux/kfd_ioctl.h>
33 static void nbif_v6_3_1_remap_hdp_registers(struct amdgpu_device *adev)
35 WREG32_SOC15(NBIO, 0, regBIF_BX0_REMAP_HDP_MEM_FLUSH_CNTL,
36 adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_MEM_FLUSH_CNTL);
37 WREG32_SOC15(NBIO, 0, regBIF_BX0_REMAP_HDP_REG_FLUSH_CNTL,
38 adev->rmmio_remap.reg_offset + KFD_MMIO_REMAP_HDP_REG_FLUSH_CNTL);
41 static u32 nbif_v6_3_1_get_rev_id(struct amdgpu_device *adev)
43 u32 tmp = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_DEV0_EPF0_STRAP0);
45 tmp &= RCC_STRAP0_RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0_MASK;
46 tmp >>= RCC_STRAP0_RCC_DEV0_EPF0_STRAP0__STRAP_ATI_REV_ID_DEV0_F0__SHIFT;
51 static void nbif_v6_3_1_mc_access_enable(struct amdgpu_device *adev, bool enable)
54 WREG32_SOC15(NBIO, 0, regBIF_BX0_BIF_FB_EN,
55 BIF_BX0_BIF_FB_EN__FB_READ_EN_MASK |
56 BIF_BX0_BIF_FB_EN__FB_WRITE_EN_MASK);
58 WREG32_SOC15(NBIO, 0, regBIF_BX0_BIF_FB_EN, 0);
61 static u32 nbif_v6_3_1_get_memsize(struct amdgpu_device *adev)
63 return RREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF0_RCC_CONFIG_MEMSIZE);
66 static void nbif_v6_3_1_sdma_doorbell_range(struct amdgpu_device *adev,
67 int instance, bool use_doorbell,
72 u32 doorbell_range = RREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL);
75 doorbell_range = REG_SET_FIELD(doorbell_range,
76 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
77 S2A_DOORBELL_PORT2_ENABLE,
79 doorbell_range = REG_SET_FIELD(doorbell_range,
80 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
81 S2A_DOORBELL_PORT2_AWID,
83 doorbell_range = REG_SET_FIELD(doorbell_range,
84 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
85 S2A_DOORBELL_PORT2_RANGE_OFFSET,
87 doorbell_range = REG_SET_FIELD(doorbell_range,
88 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
89 S2A_DOORBELL_PORT2_RANGE_SIZE,
91 doorbell_range = REG_SET_FIELD(doorbell_range,
92 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
93 S2A_DOORBELL_PORT2_AWADDR_31_28_VALUE,
96 doorbell_range = REG_SET_FIELD(doorbell_range,
97 GDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL,
98 S2A_DOORBELL_PORT2_RANGE_SIZE,
101 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_2_CTRL, doorbell_range);
105 static void nbif_v6_3_1_vcn_doorbell_range(struct amdgpu_device *adev,
106 bool use_doorbell, int doorbell_index,
112 doorbell_range = RREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_5_CTRL);
114 doorbell_range = RREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL);
117 doorbell_range = REG_SET_FIELD(doorbell_range,
118 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
119 S2A_DOORBELL_PORT4_ENABLE,
121 doorbell_range = REG_SET_FIELD(doorbell_range,
122 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
123 S2A_DOORBELL_PORT4_AWID,
124 instance ? 0x7 : 0x4);
125 doorbell_range = REG_SET_FIELD(doorbell_range,
126 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
127 S2A_DOORBELL_PORT4_RANGE_OFFSET,
129 doorbell_range = REG_SET_FIELD(doorbell_range,
130 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
131 S2A_DOORBELL_PORT4_RANGE_SIZE,
133 doorbell_range = REG_SET_FIELD(doorbell_range,
134 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
135 S2A_DOORBELL_PORT4_AWADDR_31_28_VALUE,
136 instance ? 0x7 : 0x4);
138 doorbell_range = REG_SET_FIELD(doorbell_range,
139 GDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL,
140 S2A_DOORBELL_PORT4_RANGE_SIZE,
144 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_5_CTRL, doorbell_range);
146 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_4_CTRL, doorbell_range);
149 static void nbif_v6_3_1_gc_doorbell_init(struct amdgpu_device *adev)
151 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_0_CTRL, 0x30000007);
152 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_3_CTRL, 0x3000000d);
155 static void nbif_v6_3_1_enable_doorbell_aperture(struct amdgpu_device *adev,
158 WREG32_FIELD15_PREREG(NBIO, 0, RCC_DEV0_EPF0_RCC_DOORBELL_APER_EN,
159 BIF_DOORBELL_APER_EN, enable ? 1 : 0);
163 nbif_v6_3_1_enable_doorbell_selfring_aperture(struct amdgpu_device *adev,
169 tmp = REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
170 DOORBELL_SELFRING_GPA_APER_EN, 1) |
171 REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
172 DOORBELL_SELFRING_GPA_APER_MODE, 1) |
173 REG_SET_FIELD(tmp, BIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL,
174 DOORBELL_SELFRING_GPA_APER_SIZE, 0);
176 WREG32_SOC15(NBIO, 0, regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_LOW,
177 lower_32_bits(adev->doorbell.base));
178 WREG32_SOC15(NBIO, 0, regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_BASE_HIGH,
179 upper_32_bits(adev->doorbell.base));
182 WREG32_SOC15(NBIO, 0, regBIF_BX_PF0_DOORBELL_SELFRING_GPA_APER_CNTL, tmp);
185 static void nbif_v6_3_1_ih_doorbell_range(struct amdgpu_device *adev,
186 bool use_doorbell, int doorbell_index)
188 u32 ih_doorbell_range = RREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL);
191 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
192 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
193 S2A_DOORBELL_PORT1_ENABLE,
195 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
196 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
197 S2A_DOORBELL_PORT1_AWID,
199 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
200 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
201 S2A_DOORBELL_PORT1_RANGE_OFFSET,
203 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
204 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
205 S2A_DOORBELL_PORT1_RANGE_SIZE,
207 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
208 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
209 S2A_DOORBELL_PORT1_AWADDR_31_28_VALUE,
212 ih_doorbell_range = REG_SET_FIELD(ih_doorbell_range,
213 GDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL,
214 S2A_DOORBELL_PORT1_RANGE_SIZE,
217 WREG32_SOC15(NBIO, 0, regGDC_S2A0_S2A_DOORBELL_ENTRY_1_CTRL, ih_doorbell_range);
220 static void nbif_v6_3_1_ih_control(struct amdgpu_device *adev)
224 /* setup interrupt control */
225 WREG32_SOC15(NBIO, 0, regBIF_BX0_INTERRUPT_CNTL2, adev->dummy_page_addr >> 8);
227 interrupt_cntl = RREG32_SOC15(NBIO, 0, regBIF_BX0_INTERRUPT_CNTL);
229 * BIF_BX0_INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=0 - dummy read disabled with msi, enabled without msi
230 * BIF_BX0_INTERRUPT_CNTL__IH_DUMMY_RD_OVERRIDE_MASK=1 - dummy read controlled by IH_DUMMY_RD_EN
232 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, BIF_BX0_INTERRUPT_CNTL,
233 IH_DUMMY_RD_OVERRIDE, 0);
235 /* BIF_BX0_INTERRUPT_CNTL__IH_REQ_NONSNOOP_EN_MASK=1 if ring is in non-cacheable memory, e.g., vram */
236 interrupt_cntl = REG_SET_FIELD(interrupt_cntl, BIF_BX0_INTERRUPT_CNTL,
237 IH_REQ_NONSNOOP_EN, 0);
239 WREG32_SOC15(NBIO, 0, regBIF_BX0_INTERRUPT_CNTL, interrupt_cntl);
243 nbif_v6_3_1_update_medium_grain_clock_gating(struct amdgpu_device *adev,
249 nbif_v6_3_1_update_medium_grain_light_sleep(struct amdgpu_device *adev,
255 nbif_v6_3_1_get_clockgating_state(struct amdgpu_device *adev,
260 static u32 nbif_v6_3_1_get_hdp_flush_req_offset(struct amdgpu_device *adev)
262 return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_GPU_HDP_FLUSH_REQ);
265 static u32 nbif_v6_3_1_get_hdp_flush_done_offset(struct amdgpu_device *adev)
267 return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_GPU_HDP_FLUSH_DONE);
270 static u32 nbif_v6_3_1_get_pcie_index_offset(struct amdgpu_device *adev)
272 return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_RSMU_INDEX);
275 static u32 nbif_v6_3_1_get_pcie_data_offset(struct amdgpu_device *adev)
277 return SOC15_REG_OFFSET(NBIO, 0, regBIF_BX_PF0_RSMU_DATA);
280 const struct nbio_hdp_flush_reg nbif_v6_3_1_hdp_flush_reg = {
281 .ref_and_mask_cp0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP0_MASK,
282 .ref_and_mask_cp1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP1_MASK,
283 .ref_and_mask_cp2 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP2_MASK,
284 .ref_and_mask_cp3 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP3_MASK,
285 .ref_and_mask_cp4 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP4_MASK,
286 .ref_and_mask_cp5 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP5_MASK,
287 .ref_and_mask_cp6 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP6_MASK,
288 .ref_and_mask_cp7 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP7_MASK,
289 .ref_and_mask_cp8 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP8_MASK,
290 .ref_and_mask_cp9 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__CP9_MASK,
291 .ref_and_mask_sdma0 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA0_MASK,
292 .ref_and_mask_sdma1 = BIF_BX_PF0_GPU_HDP_FLUSH_DONE__SDMA1_MASK,
295 static void nbif_v6_3_1_init_registers(struct amdgpu_device *adev)
299 data = RREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF2_STRAP2);
300 data &= ~RCC_DEV0_EPF2_STRAP2__STRAP_NO_SOFT_RESET_DEV0_F2_MASK;
301 WREG32_SOC15(NBIO, 0, regRCC_DEV0_EPF2_STRAP2, data);
304 static u32 nbif_v6_3_1_get_rom_offset(struct amdgpu_device *adev)
306 u32 data, rom_offset;
308 data = RREG32_SOC15(NBIO, 0, regREGS_ROM_OFFSET_CTRL);
309 rom_offset = REG_GET_FIELD(data, REGS_ROM_OFFSET_CTRL, ROM_OFFSET);
314 #ifdef CONFIG_PCIEASPM
315 static void nbif_v6_3_1_program_ltr(struct amdgpu_device *adev)
320 def = RREG32_SOC15(NBIO, 0, regRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL);
322 data &= ~RCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL__LTR_PRIV_MSG_DIS_IN_PM_NON_D0_MASK;
323 data &= ~RCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL__LTR_PRIV_RST_LTR_IN_DL_DOWN_MASK;
325 WREG32_SOC15(NBIO, 0, regRCC_EP_DEV0_0_EP_PCIE_TX_LTR_CNTL, data);
327 def = data = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP2);
328 data &= ~RCC_STRAP0_RCC_BIF_STRAP2__STRAP_LTR_IN_ASPML1_DIS_MASK;
330 WREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP2, data);
332 pcie_capability_read_word(adev->pdev, PCI_EXP_DEVCTL2, &devctl2);
334 if (adev->pdev->ltr_path == (devctl2 & PCI_EXP_DEVCTL2_LTR_EN))
337 if (adev->pdev->ltr_path)
338 pcie_capability_set_word(adev->pdev, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_LTR_EN);
340 pcie_capability_clear_word(adev->pdev, PCI_EXP_DEVCTL2, PCI_EXP_DEVCTL2_LTR_EN);
344 static void nbif_v6_3_1_program_aspm(struct amdgpu_device *adev)
346 #ifdef CONFIG_PCIEASPM
350 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL);
351 data &= ~PCIE_LC_CNTL__LC_L1_INACTIVITY_MASK;
352 data &= ~PCIE_LC_CNTL__LC_L0S_INACTIVITY_MASK;
353 data |= PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
355 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL, data);
357 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL7);
358 data |= PCIE_LC_CNTL7__LC_NBIF_ASPM_INPUT_EN_MASK;
360 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL7, data);
362 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL3);
363 data |= PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
365 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL3, data);
367 def = data = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP3);
368 data &= ~RCC_STRAP0_RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER_MASK;
369 data &= ~RCC_STRAP0_RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER_MASK;
371 WREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP3, data);
373 def = data = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP5);
374 data &= ~RCC_STRAP0_RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER_MASK;
376 WREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP5, data);
378 pcie_capability_read_word(adev->pdev, PCI_EXP_DEVCTL2, &devctl2);
379 data = def = devctl2;
380 data &= ~PCI_EXP_DEVCTL2_LTR_EN;
382 pcie_capability_set_word(adev->pdev, PCI_EXP_DEVCTL2, (u16)data);
384 ltr = pci_find_ext_capability(adev->pdev, PCI_EXT_CAP_ID_LTR);
387 pci_write_config_dword(adev->pdev, ltr + PCI_LTR_MAX_SNOOP_LAT, 0x10011001);
391 /* regPSWUSP0_PCIE_LC_CNTL2 should be replace by PCIE_LC_CNTL2 or someone else ? */
392 def = data = RREG32_SOC15(NBIO, 0, regPSWUSP0_PCIE_LC_CNTL2);
393 data |= PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L1_MASK |
394 PSWUSP0_PCIE_LC_CNTL2__LC_ALLOW_PDWN_IN_L23_MASK;
395 data &= ~PSWUSP0_PCIE_LC_CNTL2__LC_RCV_L0_TO_RCV_L0S_DIS_MASK;
397 WREG32_SOC15(NBIO, 0, regPSWUSP0_PCIE_LC_CNTL2, data);
399 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL4);
400 data |= PCIE_LC_CNTL4__LC_L1_POWERDOWN_MASK;
402 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL4, data);
404 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_RXRECOVER_RXSTANDBY_CNTL);
405 data |= PCIE_LC_RXRECOVER_RXSTANDBY_CNTL__LC_RX_L0S_STANDBY_EN_MASK;
407 WREG32_SOC15(PCIE, 0, regPCIE_LC_RXRECOVER_RXSTANDBY_CNTL, data);
409 nbif_v6_3_1_program_ltr(adev);
411 def = data = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP3);
412 data |= 0x5DE0 << RCC_STRAP0_RCC_BIF_STRAP3__STRAP_VLINK_ASPM_IDLE_TIMER__SHIFT;
413 data |= 0x0010 << RCC_STRAP0_RCC_BIF_STRAP3__STRAP_VLINK_PM_L1_ENTRY_TIMER__SHIFT;
415 WREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP3, data);
417 def = data = RREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP5);
418 data |= 0x0010 << RCC_STRAP0_RCC_BIF_STRAP5__STRAP_VLINK_LDN_ENTRY_TIMER__SHIFT;
420 WREG32_SOC15(NBIO, 0, regRCC_STRAP0_RCC_BIF_STRAP5, data);
422 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL);
423 data |= 0x0 << PCIE_LC_CNTL__LC_L0S_INACTIVITY__SHIFT;
424 data |= 0x9 << PCIE_LC_CNTL__LC_L1_INACTIVITY__SHIFT;
425 data &= ~PCIE_LC_CNTL__LC_PMI_TO_L1_DIS_MASK;
427 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL, data);
429 def = data = RREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL3);
430 data &= ~PCIE_LC_CNTL3__LC_DSC_DONT_ENTER_L23_AFTER_PME_ACK_MASK;
432 WREG32_SOC15(PCIE, 0, regPCIE_LC_CNTL3, data);
436 #define MMIO_REG_HOLE_OFFSET (0x80000 - PAGE_SIZE)
438 static void nbif_v6_3_1_set_reg_remap(struct amdgpu_device *adev)
440 if (!amdgpu_sriov_vf(adev) && (PAGE_SIZE <= 4096)) {
441 adev->rmmio_remap.reg_offset = MMIO_REG_HOLE_OFFSET;
442 adev->rmmio_remap.bus_addr = adev->rmmio_base + MMIO_REG_HOLE_OFFSET;
444 adev->rmmio_remap.reg_offset = SOC15_REG_OFFSET(NBIO, 0,
445 regBIF_BX_PF0_HDP_MEM_COHERENCY_FLUSH_CNTL) << 2;
446 adev->rmmio_remap.bus_addr = 0;
450 const struct amdgpu_nbio_funcs nbif_v6_3_1_funcs = {
451 .get_hdp_flush_req_offset = nbif_v6_3_1_get_hdp_flush_req_offset,
452 .get_hdp_flush_done_offset = nbif_v6_3_1_get_hdp_flush_done_offset,
453 .get_pcie_index_offset = nbif_v6_3_1_get_pcie_index_offset,
454 .get_pcie_data_offset = nbif_v6_3_1_get_pcie_data_offset,
455 .get_rev_id = nbif_v6_3_1_get_rev_id,
456 .mc_access_enable = nbif_v6_3_1_mc_access_enable,
457 .get_memsize = nbif_v6_3_1_get_memsize,
458 .sdma_doorbell_range = nbif_v6_3_1_sdma_doorbell_range,
459 .vcn_doorbell_range = nbif_v6_3_1_vcn_doorbell_range,
460 .gc_doorbell_init = nbif_v6_3_1_gc_doorbell_init,
461 .enable_doorbell_aperture = nbif_v6_3_1_enable_doorbell_aperture,
462 .enable_doorbell_selfring_aperture = nbif_v6_3_1_enable_doorbell_selfring_aperture,
463 .ih_doorbell_range = nbif_v6_3_1_ih_doorbell_range,
464 .update_medium_grain_clock_gating = nbif_v6_3_1_update_medium_grain_clock_gating,
465 .update_medium_grain_light_sleep = nbif_v6_3_1_update_medium_grain_light_sleep,
466 .get_clockgating_state = nbif_v6_3_1_get_clockgating_state,
467 .ih_control = nbif_v6_3_1_ih_control,
468 .init_registers = nbif_v6_3_1_init_registers,
469 .remap_hdp_registers = nbif_v6_3_1_remap_hdp_registers,
470 .get_rom_offset = nbif_v6_3_1_get_rom_offset,
471 .program_aspm = nbif_v6_3_1_program_aspm,
472 .set_reg_remap = nbif_v6_3_1_set_reg_remap,
476 static void nbif_v6_3_1_sriov_ih_doorbell_range(struct amdgpu_device *adev,
477 bool use_doorbell, int doorbell_index)
481 static void nbif_v6_3_1_sriov_sdma_doorbell_range(struct amdgpu_device *adev,
482 int instance, bool use_doorbell,
488 static void nbif_v6_3_1_sriov_vcn_doorbell_range(struct amdgpu_device *adev,
490 int doorbell_index, int instance)
494 static void nbif_v6_3_1_sriov_gc_doorbell_init(struct amdgpu_device *adev)
498 const struct amdgpu_nbio_funcs nbif_v6_3_1_sriov_funcs = {
499 .get_hdp_flush_req_offset = nbif_v6_3_1_get_hdp_flush_req_offset,
500 .get_hdp_flush_done_offset = nbif_v6_3_1_get_hdp_flush_done_offset,
501 .get_pcie_index_offset = nbif_v6_3_1_get_pcie_index_offset,
502 .get_pcie_data_offset = nbif_v6_3_1_get_pcie_data_offset,
503 .get_rev_id = nbif_v6_3_1_get_rev_id,
504 .mc_access_enable = nbif_v6_3_1_mc_access_enable,
505 .get_memsize = nbif_v6_3_1_get_memsize,
506 .sdma_doorbell_range = nbif_v6_3_1_sriov_sdma_doorbell_range,
507 .vcn_doorbell_range = nbif_v6_3_1_sriov_vcn_doorbell_range,
508 .gc_doorbell_init = nbif_v6_3_1_sriov_gc_doorbell_init,
509 .enable_doorbell_aperture = nbif_v6_3_1_enable_doorbell_aperture,
510 .enable_doorbell_selfring_aperture = nbif_v6_3_1_enable_doorbell_selfring_aperture,
511 .ih_doorbell_range = nbif_v6_3_1_sriov_ih_doorbell_range,
512 .update_medium_grain_clock_gating = nbif_v6_3_1_update_medium_grain_clock_gating,
513 .update_medium_grain_light_sleep = nbif_v6_3_1_update_medium_grain_light_sleep,
514 .get_clockgating_state = nbif_v6_3_1_get_clockgating_state,
515 .ih_control = nbif_v6_3_1_ih_control,
516 .init_registers = nbif_v6_3_1_init_registers,
517 .remap_hdp_registers = nbif_v6_3_1_remap_hdp_registers,
518 .get_rom_offset = nbif_v6_3_1_get_rom_offset,
519 .set_reg_remap = nbif_v6_3_1_set_reg_remap,