2 * Copyright 2014 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
28 #include <linux/firmware.h>
31 #include "amdgpu_vce.h"
33 #include "vce/vce_3_0_d.h"
34 #include "vce/vce_3_0_sh_mask.h"
35 #include "oss/oss_3_0_d.h"
36 #include "oss/oss_3_0_sh_mask.h"
37 #include "gca/gfx_8_0_d.h"
38 #include "smu/smu_7_1_2_d.h"
39 #include "smu/smu_7_1_2_sh_mask.h"
40 #include "gca/gfx_8_0_d.h"
41 #include "gca/gfx_8_0_sh_mask.h"
44 #define GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT 0x04
45 #define GRBM_GFX_INDEX__VCE_INSTANCE_MASK 0x10
46 #define GRBM_GFX_INDEX__VCE_ALL_PIPE 0x07
48 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR0 0x8616
49 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR1 0x8617
50 #define mmVCE_LMI_VCPU_CACHE_40BIT_BAR2 0x8618
51 #define mmGRBM_GFX_INDEX_DEFAULT 0xE0000000
53 #define VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK 0x02
55 #define VCE_V3_0_FW_SIZE (384 * 1024)
56 #define VCE_V3_0_STACK_SIZE (64 * 1024)
57 #define VCE_V3_0_DATA_SIZE ((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))
59 #define FW_52_8_3 ((52 << 24) | (8 << 16) | (3 << 8))
61 #define GET_VCE_INSTANCE(i) ((i) << GRBM_GFX_INDEX__VCE_INSTANCE__SHIFT \
62 | GRBM_GFX_INDEX__VCE_ALL_PIPE)
64 static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx);
65 static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev);
66 static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev);
67 static int vce_v3_0_wait_for_idle(void *handle);
68 static int vce_v3_0_set_clockgating_state(void *handle,
69 enum amd_clockgating_state state);
71 * vce_v3_0_ring_get_rptr - get read pointer
73 * @ring: amdgpu_ring pointer
75 * Returns the current hardware read pointer
77 static uint64_t vce_v3_0_ring_get_rptr(struct amdgpu_ring *ring)
79 struct amdgpu_device *adev = ring->adev;
82 mutex_lock(&adev->grbm_idx_mutex);
83 if (adev->vce.harvest_config == 0 ||
84 adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
85 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
86 else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
87 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
89 if (ring == &adev->vce.ring[0])
90 v = RREG32(mmVCE_RB_RPTR);
91 else if (ring == &adev->vce.ring[1])
92 v = RREG32(mmVCE_RB_RPTR2);
94 v = RREG32(mmVCE_RB_RPTR3);
96 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
97 mutex_unlock(&adev->grbm_idx_mutex);
103 * vce_v3_0_ring_get_wptr - get write pointer
105 * @ring: amdgpu_ring pointer
107 * Returns the current hardware write pointer
109 static uint64_t vce_v3_0_ring_get_wptr(struct amdgpu_ring *ring)
111 struct amdgpu_device *adev = ring->adev;
114 mutex_lock(&adev->grbm_idx_mutex);
115 if (adev->vce.harvest_config == 0 ||
116 adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
117 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
118 else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
119 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
121 if (ring == &adev->vce.ring[0])
122 v = RREG32(mmVCE_RB_WPTR);
123 else if (ring == &adev->vce.ring[1])
124 v = RREG32(mmVCE_RB_WPTR2);
126 v = RREG32(mmVCE_RB_WPTR3);
128 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
129 mutex_unlock(&adev->grbm_idx_mutex);
135 * vce_v3_0_ring_set_wptr - set write pointer
137 * @ring: amdgpu_ring pointer
139 * Commits the write pointer to the hardware
141 static void vce_v3_0_ring_set_wptr(struct amdgpu_ring *ring)
143 struct amdgpu_device *adev = ring->adev;
145 mutex_lock(&adev->grbm_idx_mutex);
146 if (adev->vce.harvest_config == 0 ||
147 adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE1)
148 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
149 else if (adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0)
150 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
152 if (ring == &adev->vce.ring[0])
153 WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
154 else if (ring == &adev->vce.ring[1])
155 WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
157 WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
159 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
160 mutex_unlock(&adev->grbm_idx_mutex);
163 static void vce_v3_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override)
165 WREG32_FIELD(VCE_RB_ARB_CTRL, VCE_CGTT_OVERRIDE, override ? 1 : 0);
168 static void vce_v3_0_set_vce_sw_clock_gating(struct amdgpu_device *adev,
173 /* Set Override to disable Clock Gating */
174 vce_v3_0_override_vce_clock_gating(adev, true);
176 /* This function enables MGCG which is controlled by firmware.
177 With the clocks in the gated state the core is still
178 accessible but the firmware will throttle the clocks on the
182 data = RREG32(mmVCE_CLOCK_GATING_B);
185 WREG32(mmVCE_CLOCK_GATING_B, data);
187 data = RREG32(mmVCE_UENC_CLOCK_GATING);
190 WREG32(mmVCE_UENC_CLOCK_GATING, data);
192 data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
195 WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
197 data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
199 WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
201 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
202 data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
203 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
204 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
206 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
208 data = RREG32(mmVCE_CLOCK_GATING_B);
211 WREG32(mmVCE_CLOCK_GATING_B, data);
213 data = RREG32(mmVCE_UENC_CLOCK_GATING);
215 WREG32(mmVCE_UENC_CLOCK_GATING, data);
217 data = RREG32(mmVCE_UENC_CLOCK_GATING_2);
219 WREG32(mmVCE_UENC_CLOCK_GATING_2, data);
221 data = RREG32(mmVCE_UENC_REG_CLOCK_GATING);
223 WREG32(mmVCE_UENC_REG_CLOCK_GATING, data);
225 data = RREG32(mmVCE_UENC_DMA_DCLK_CTRL);
226 data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
227 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
228 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
230 WREG32(mmVCE_UENC_DMA_DCLK_CTRL, data);
232 vce_v3_0_override_vce_clock_gating(adev, false);
235 static int vce_v3_0_firmware_loaded(struct amdgpu_device *adev)
239 for (i = 0; i < 10; ++i) {
240 for (j = 0; j < 100; ++j) {
241 uint32_t status = RREG32(mmVCE_STATUS);
243 if (status & VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK)
248 DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
249 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
251 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
259 * vce_v3_0_start - start VCE block
261 * @adev: amdgpu_device pointer
263 * Setup and start the VCE block
265 static int vce_v3_0_start(struct amdgpu_device *adev)
267 struct amdgpu_ring *ring;
270 mutex_lock(&adev->grbm_idx_mutex);
271 for (idx = 0; idx < 2; ++idx) {
272 if (adev->vce.harvest_config & (1 << idx))
275 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
277 /* Program instance 0 reg space for two instances or instance 0 case
278 program instance 1 reg space for only instance 1 available case */
279 if (idx != 1 || adev->vce.harvest_config == AMDGPU_VCE_HARVEST_VCE0) {
280 ring = &adev->vce.ring[0];
281 WREG32(mmVCE_RB_RPTR, lower_32_bits(ring->wptr));
282 WREG32(mmVCE_RB_WPTR, lower_32_bits(ring->wptr));
283 WREG32(mmVCE_RB_BASE_LO, ring->gpu_addr);
284 WREG32(mmVCE_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
285 WREG32(mmVCE_RB_SIZE, ring->ring_size / 4);
287 ring = &adev->vce.ring[1];
288 WREG32(mmVCE_RB_RPTR2, lower_32_bits(ring->wptr));
289 WREG32(mmVCE_RB_WPTR2, lower_32_bits(ring->wptr));
290 WREG32(mmVCE_RB_BASE_LO2, ring->gpu_addr);
291 WREG32(mmVCE_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
292 WREG32(mmVCE_RB_SIZE2, ring->ring_size / 4);
294 ring = &adev->vce.ring[2];
295 WREG32(mmVCE_RB_RPTR3, lower_32_bits(ring->wptr));
296 WREG32(mmVCE_RB_WPTR3, lower_32_bits(ring->wptr));
297 WREG32(mmVCE_RB_BASE_LO3, ring->gpu_addr);
298 WREG32(mmVCE_RB_BASE_HI3, upper_32_bits(ring->gpu_addr));
299 WREG32(mmVCE_RB_SIZE3, ring->ring_size / 4);
302 vce_v3_0_mc_resume(adev, idx);
303 WREG32_FIELD(VCE_STATUS, JOB_BUSY, 1);
305 if (adev->asic_type >= CHIP_STONEY)
306 WREG32_P(mmVCE_VCPU_CNTL, 1, ~0x200001);
308 WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 1);
310 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 0);
313 r = vce_v3_0_firmware_loaded(adev);
315 /* clear BUSY flag */
316 WREG32_FIELD(VCE_STATUS, JOB_BUSY, 0);
319 DRM_ERROR("VCE not responding, giving up!!!\n");
320 mutex_unlock(&adev->grbm_idx_mutex);
325 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
326 mutex_unlock(&adev->grbm_idx_mutex);
331 static int vce_v3_0_stop(struct amdgpu_device *adev)
335 mutex_lock(&adev->grbm_idx_mutex);
336 for (idx = 0; idx < 2; ++idx) {
337 if (adev->vce.harvest_config & (1 << idx))
340 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(idx));
342 if (adev->asic_type >= CHIP_STONEY)
343 WREG32_P(mmVCE_VCPU_CNTL, 0, ~0x200001);
345 WREG32_FIELD(VCE_VCPU_CNTL, CLK_EN, 0);
348 WREG32_FIELD(VCE_SOFT_RESET, ECPU_SOFT_RESET, 1);
350 /* clear VCE STATUS */
351 WREG32(mmVCE_STATUS, 0);
354 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
355 mutex_unlock(&adev->grbm_idx_mutex);
360 #define ixVCE_HARVEST_FUSE_MACRO__ADDRESS 0xC0014074
361 #define VCE_HARVEST_FUSE_MACRO__SHIFT 27
362 #define VCE_HARVEST_FUSE_MACRO__MASK 0x18000000
364 static unsigned vce_v3_0_get_harvest_config(struct amdgpu_device *adev)
368 if ((adev->asic_type == CHIP_FIJI) ||
369 (adev->asic_type == CHIP_STONEY))
370 return AMDGPU_VCE_HARVEST_VCE1;
372 if (adev->flags & AMD_IS_APU)
373 tmp = (RREG32_SMC(ixVCE_HARVEST_FUSE_MACRO__ADDRESS) &
374 VCE_HARVEST_FUSE_MACRO__MASK) >>
375 VCE_HARVEST_FUSE_MACRO__SHIFT;
377 tmp = (RREG32_SMC(ixCC_HARVEST_FUSES) &
378 CC_HARVEST_FUSES__VCE_DISABLE_MASK) >>
379 CC_HARVEST_FUSES__VCE_DISABLE__SHIFT;
383 return AMDGPU_VCE_HARVEST_VCE0;
385 return AMDGPU_VCE_HARVEST_VCE1;
387 return AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1;
389 if ((adev->asic_type == CHIP_POLARIS10) ||
390 (adev->asic_type == CHIP_POLARIS11) ||
391 (adev->asic_type == CHIP_POLARIS12) ||
392 (adev->asic_type == CHIP_VEGAM))
393 return AMDGPU_VCE_HARVEST_VCE1;
399 static int vce_v3_0_early_init(void *handle)
401 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
403 adev->vce.harvest_config = vce_v3_0_get_harvest_config(adev);
405 if ((adev->vce.harvest_config &
406 (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1)) ==
407 (AMDGPU_VCE_HARVEST_VCE0 | AMDGPU_VCE_HARVEST_VCE1))
410 adev->vce.num_rings = 3;
412 vce_v3_0_set_ring_funcs(adev);
413 vce_v3_0_set_irq_funcs(adev);
418 static int vce_v3_0_sw_init(void *handle)
420 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
421 struct amdgpu_ring *ring;
425 r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 167, &adev->vce.irq);
429 r = amdgpu_vce_sw_init(adev, VCE_V3_0_FW_SIZE +
430 (VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE) * 2);
434 /* 52.8.3 required for 3 ring support */
435 if (adev->vce.fw_version < FW_52_8_3)
436 adev->vce.num_rings = 2;
438 r = amdgpu_vce_resume(adev);
442 for (i = 0; i < adev->vce.num_rings; i++) {
443 ring = &adev->vce.ring[i];
444 sprintf(ring->name, "vce%d", i);
445 r = amdgpu_ring_init(adev, ring, 512, &adev->vce.irq, 0);
453 static int vce_v3_0_sw_fini(void *handle)
456 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
458 r = amdgpu_vce_suspend(adev);
462 return amdgpu_vce_sw_fini(adev);
465 static int vce_v3_0_hw_init(void *handle)
468 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
470 vce_v3_0_override_vce_clock_gating(adev, true);
472 amdgpu_asic_set_vce_clocks(adev, 10000, 10000);
474 for (i = 0; i < adev->vce.num_rings; i++)
475 adev->vce.ring[i].ready = false;
477 for (i = 0; i < adev->vce.num_rings; i++) {
478 r = amdgpu_ring_test_ring(&adev->vce.ring[i]);
482 adev->vce.ring[i].ready = true;
485 DRM_INFO("VCE initialized successfully.\n");
490 static int vce_v3_0_hw_fini(void *handle)
493 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
495 r = vce_v3_0_wait_for_idle(handle);
500 return vce_v3_0_set_clockgating_state(adev, AMD_CG_STATE_GATE);
503 static int vce_v3_0_suspend(void *handle)
506 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
508 r = vce_v3_0_hw_fini(adev);
512 return amdgpu_vce_suspend(adev);
515 static int vce_v3_0_resume(void *handle)
518 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
520 r = amdgpu_vce_resume(adev);
524 return vce_v3_0_hw_init(adev);
527 static void vce_v3_0_mc_resume(struct amdgpu_device *adev, int idx)
529 uint32_t offset, size;
531 WREG32_P(mmVCE_CLOCK_GATING_A, 0, ~(1 << 16));
532 WREG32_P(mmVCE_UENC_CLOCK_GATING, 0x1FF000, ~0xFF9FF000);
533 WREG32_P(mmVCE_UENC_REG_CLOCK_GATING, 0x3F, ~0x3F);
534 WREG32(mmVCE_CLOCK_GATING_B, 0x1FF);
536 WREG32(mmVCE_LMI_CTRL, 0x00398000);
537 WREG32_P(mmVCE_LMI_CACHE_CTRL, 0x0, ~0x1);
538 WREG32(mmVCE_LMI_SWAP_CNTL, 0);
539 WREG32(mmVCE_LMI_SWAP_CNTL1, 0);
540 WREG32(mmVCE_LMI_VM_CTRL, 0);
541 WREG32_OR(mmVCE_VCPU_CNTL, 0x00100000);
543 if (adev->asic_type >= CHIP_STONEY) {
544 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR0, (adev->vce.gpu_addr >> 8));
545 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR1, (adev->vce.gpu_addr >> 8));
546 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR2, (adev->vce.gpu_addr >> 8));
548 WREG32(mmVCE_LMI_VCPU_CACHE_40BIT_BAR, (adev->vce.gpu_addr >> 8));
549 offset = AMDGPU_VCE_FIRMWARE_OFFSET;
550 size = VCE_V3_0_FW_SIZE;
551 WREG32(mmVCE_VCPU_CACHE_OFFSET0, offset & 0x7fffffff);
552 WREG32(mmVCE_VCPU_CACHE_SIZE0, size);
556 size = VCE_V3_0_STACK_SIZE;
557 WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0x7fffffff);
558 WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
560 size = VCE_V3_0_DATA_SIZE;
561 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0x7fffffff);
562 WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
564 offset += size + VCE_V3_0_STACK_SIZE + VCE_V3_0_DATA_SIZE;
565 size = VCE_V3_0_STACK_SIZE;
566 WREG32(mmVCE_VCPU_CACHE_OFFSET1, offset & 0xfffffff);
567 WREG32(mmVCE_VCPU_CACHE_SIZE1, size);
569 size = VCE_V3_0_DATA_SIZE;
570 WREG32(mmVCE_VCPU_CACHE_OFFSET2, offset & 0xfffffff);
571 WREG32(mmVCE_VCPU_CACHE_SIZE2, size);
574 WREG32_P(mmVCE_LMI_CTRL2, 0x0, ~0x100);
575 WREG32_FIELD(VCE_SYS_INT_EN, VCE_SYS_INT_TRAP_INTERRUPT_EN, 1);
578 static bool vce_v3_0_is_idle(void *handle)
580 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
583 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK;
584 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK;
586 return !(RREG32(mmSRBM_STATUS2) & mask);
589 static int vce_v3_0_wait_for_idle(void *handle)
592 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
594 for (i = 0; i < adev->usec_timeout; i++)
595 if (vce_v3_0_is_idle(handle))
601 #define VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK 0x00000008L /* AUTO_BUSY */
602 #define VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK 0x00000010L /* RB0_BUSY */
603 #define VCE_STATUS_VCPU_REPORT_RB1_BUSY_MASK 0x00000020L /* RB1_BUSY */
604 #define AMDGPU_VCE_STATUS_BUSY_MASK (VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK | \
605 VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK)
607 static bool vce_v3_0_check_soft_reset(void *handle)
609 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
610 u32 srbm_soft_reset = 0;
612 /* According to VCE team , we should use VCE_STATUS instead
613 * SRBM_STATUS.VCE_BUSY bit for busy status checking.
614 * GRBM_GFX_INDEX.INSTANCE_INDEX is used to specify which VCE
615 * instance's registers are accessed
616 * (0 for 1st instance, 10 for 2nd instance).
619 *|UENC|ACPI|AUTO ACTIVE|RB1 |RB0 |RB2 | |FW_LOADED|JOB |
620 *|----+----+-----------+----+----+----+----------+---------+----|
621 *|bit8|bit7| bit6 |bit5|bit4|bit3| bit2 | bit1 |bit0|
623 * VCE team suggest use bit 3--bit 6 for busy status check
625 mutex_lock(&adev->grbm_idx_mutex);
626 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
627 if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
628 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
629 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
631 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(1));
632 if (RREG32(mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
633 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
634 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
636 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(0));
637 mutex_unlock(&adev->grbm_idx_mutex);
639 if (srbm_soft_reset) {
640 adev->vce.srbm_soft_reset = srbm_soft_reset;
643 adev->vce.srbm_soft_reset = 0;
648 static int vce_v3_0_soft_reset(void *handle)
650 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
653 if (!adev->vce.srbm_soft_reset)
655 srbm_soft_reset = adev->vce.srbm_soft_reset;
657 if (srbm_soft_reset) {
660 tmp = RREG32(mmSRBM_SOFT_RESET);
661 tmp |= srbm_soft_reset;
662 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
663 WREG32(mmSRBM_SOFT_RESET, tmp);
664 tmp = RREG32(mmSRBM_SOFT_RESET);
668 tmp &= ~srbm_soft_reset;
669 WREG32(mmSRBM_SOFT_RESET, tmp);
670 tmp = RREG32(mmSRBM_SOFT_RESET);
672 /* Wait a little for things to settle down */
679 static int vce_v3_0_pre_soft_reset(void *handle)
681 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
683 if (!adev->vce.srbm_soft_reset)
688 return vce_v3_0_suspend(adev);
692 static int vce_v3_0_post_soft_reset(void *handle)
694 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
696 if (!adev->vce.srbm_soft_reset)
701 return vce_v3_0_resume(adev);
704 static int vce_v3_0_set_interrupt_state(struct amdgpu_device *adev,
705 struct amdgpu_irq_src *source,
707 enum amdgpu_interrupt_state state)
711 if (state == AMDGPU_IRQ_STATE_ENABLE)
712 val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;
714 WREG32_P(mmVCE_SYS_INT_EN, val, ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
718 static int vce_v3_0_process_interrupt(struct amdgpu_device *adev,
719 struct amdgpu_irq_src *source,
720 struct amdgpu_iv_entry *entry)
722 DRM_DEBUG("IH: VCE\n");
724 WREG32_FIELD(VCE_SYS_INT_STATUS, VCE_SYS_INT_TRAP_INTERRUPT_INT, 1);
726 switch (entry->src_data[0]) {
730 amdgpu_fence_process(&adev->vce.ring[entry->src_data[0]]);
733 DRM_ERROR("Unhandled interrupt: %d %d\n",
734 entry->src_id, entry->src_data[0]);
741 static int vce_v3_0_set_clockgating_state(void *handle,
742 enum amd_clockgating_state state)
744 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
745 bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
748 if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
751 mutex_lock(&adev->grbm_idx_mutex);
752 for (i = 0; i < 2; i++) {
753 /* Program VCE Instance 0 or 1 if not harvested */
754 if (adev->vce.harvest_config & (1 << i))
757 WREG32(mmGRBM_GFX_INDEX, GET_VCE_INSTANCE(i));
760 /* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */
761 uint32_t data = RREG32(mmVCE_CLOCK_GATING_A);
762 data &= ~(0xf | 0xff0);
763 data |= ((0x0 << 0) | (0x04 << 4));
764 WREG32(mmVCE_CLOCK_GATING_A, data);
766 /* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */
767 data = RREG32(mmVCE_UENC_CLOCK_GATING);
768 data &= ~(0xf | 0xff0);
769 data |= ((0x0 << 0) | (0x04 << 4));
770 WREG32(mmVCE_UENC_CLOCK_GATING, data);
773 vce_v3_0_set_vce_sw_clock_gating(adev, enable);
776 WREG32(mmGRBM_GFX_INDEX, mmGRBM_GFX_INDEX_DEFAULT);
777 mutex_unlock(&adev->grbm_idx_mutex);
782 static int vce_v3_0_set_powergating_state(void *handle,
783 enum amd_powergating_state state)
785 /* This doesn't actually powergate the VCE block.
786 * That's done in the dpm code via the SMC. This
787 * just re-inits the block as necessary. The actual
788 * gating still happens in the dpm code. We should
789 * revisit this when there is a cleaner line between
790 * the smc and the hw blocks
792 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
795 if (state == AMD_PG_STATE_GATE) {
796 ret = vce_v3_0_stop(adev);
800 ret = vce_v3_0_start(adev);
809 static void vce_v3_0_get_clockgating_state(void *handle, u32 *flags)
811 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
814 mutex_lock(&adev->pm.mutex);
816 if (adev->flags & AMD_IS_APU)
817 data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
819 data = RREG32_SMC(ixCURRENT_PG_STATUS);
821 if (data & CURRENT_PG_STATUS__VCE_PG_STATUS_MASK) {
822 DRM_INFO("Cannot get clockgating state when VCE is powergated.\n");
826 WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, 0);
828 /* AMD_CG_SUPPORT_VCE_MGCG */
829 data = RREG32(mmVCE_CLOCK_GATING_A);
830 if (data & (0x04 << 4))
831 *flags |= AMD_CG_SUPPORT_VCE_MGCG;
834 mutex_unlock(&adev->pm.mutex);
837 static void vce_v3_0_ring_emit_ib(struct amdgpu_ring *ring,
838 struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
840 amdgpu_ring_write(ring, VCE_CMD_IB_VM);
841 amdgpu_ring_write(ring, vmid);
842 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
843 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
844 amdgpu_ring_write(ring, ib->length_dw);
847 static void vce_v3_0_emit_vm_flush(struct amdgpu_ring *ring,
848 unsigned int vmid, uint64_t pd_addr)
850 amdgpu_ring_write(ring, VCE_CMD_UPDATE_PTB);
851 amdgpu_ring_write(ring, vmid);
852 amdgpu_ring_write(ring, pd_addr >> 12);
854 amdgpu_ring_write(ring, VCE_CMD_FLUSH_TLB);
855 amdgpu_ring_write(ring, vmid);
856 amdgpu_ring_write(ring, VCE_CMD_END);
859 static void vce_v3_0_emit_pipeline_sync(struct amdgpu_ring *ring)
861 uint32_t seq = ring->fence_drv.sync_seq;
862 uint64_t addr = ring->fence_drv.gpu_addr;
864 amdgpu_ring_write(ring, VCE_CMD_WAIT_GE);
865 amdgpu_ring_write(ring, lower_32_bits(addr));
866 amdgpu_ring_write(ring, upper_32_bits(addr));
867 amdgpu_ring_write(ring, seq);
870 static const struct amd_ip_funcs vce_v3_0_ip_funcs = {
872 .early_init = vce_v3_0_early_init,
874 .sw_init = vce_v3_0_sw_init,
875 .sw_fini = vce_v3_0_sw_fini,
876 .hw_init = vce_v3_0_hw_init,
877 .hw_fini = vce_v3_0_hw_fini,
878 .suspend = vce_v3_0_suspend,
879 .resume = vce_v3_0_resume,
880 .is_idle = vce_v3_0_is_idle,
881 .wait_for_idle = vce_v3_0_wait_for_idle,
882 .check_soft_reset = vce_v3_0_check_soft_reset,
883 .pre_soft_reset = vce_v3_0_pre_soft_reset,
884 .soft_reset = vce_v3_0_soft_reset,
885 .post_soft_reset = vce_v3_0_post_soft_reset,
886 .set_clockgating_state = vce_v3_0_set_clockgating_state,
887 .set_powergating_state = vce_v3_0_set_powergating_state,
888 .get_clockgating_state = vce_v3_0_get_clockgating_state,
891 static const struct amdgpu_ring_funcs vce_v3_0_ring_phys_funcs = {
892 .type = AMDGPU_RING_TYPE_VCE,
894 .nop = VCE_CMD_NO_OP,
895 .support_64bit_ptrs = false,
896 .get_rptr = vce_v3_0_ring_get_rptr,
897 .get_wptr = vce_v3_0_ring_get_wptr,
898 .set_wptr = vce_v3_0_ring_set_wptr,
899 .parse_cs = amdgpu_vce_ring_parse_cs,
901 4 + /* vce_v3_0_emit_pipeline_sync */
902 6, /* amdgpu_vce_ring_emit_fence x1 no user fence */
903 .emit_ib_size = 4, /* amdgpu_vce_ring_emit_ib */
904 .emit_ib = amdgpu_vce_ring_emit_ib,
905 .emit_fence = amdgpu_vce_ring_emit_fence,
906 .test_ring = amdgpu_vce_ring_test_ring,
907 .test_ib = amdgpu_vce_ring_test_ib,
908 .insert_nop = amdgpu_ring_insert_nop,
909 .pad_ib = amdgpu_ring_generic_pad_ib,
910 .begin_use = amdgpu_vce_ring_begin_use,
911 .end_use = amdgpu_vce_ring_end_use,
914 static const struct amdgpu_ring_funcs vce_v3_0_ring_vm_funcs = {
915 .type = AMDGPU_RING_TYPE_VCE,
917 .nop = VCE_CMD_NO_OP,
918 .support_64bit_ptrs = false,
919 .get_rptr = vce_v3_0_ring_get_rptr,
920 .get_wptr = vce_v3_0_ring_get_wptr,
921 .set_wptr = vce_v3_0_ring_set_wptr,
922 .parse_cs = amdgpu_vce_ring_parse_cs_vm,
924 6 + /* vce_v3_0_emit_vm_flush */
925 4 + /* vce_v3_0_emit_pipeline_sync */
926 6 + 6, /* amdgpu_vce_ring_emit_fence x2 vm fence */
927 .emit_ib_size = 5, /* vce_v3_0_ring_emit_ib */
928 .emit_ib = vce_v3_0_ring_emit_ib,
929 .emit_vm_flush = vce_v3_0_emit_vm_flush,
930 .emit_pipeline_sync = vce_v3_0_emit_pipeline_sync,
931 .emit_fence = amdgpu_vce_ring_emit_fence,
932 .test_ring = amdgpu_vce_ring_test_ring,
933 .test_ib = amdgpu_vce_ring_test_ib,
934 .insert_nop = amdgpu_ring_insert_nop,
935 .pad_ib = amdgpu_ring_generic_pad_ib,
936 .begin_use = amdgpu_vce_ring_begin_use,
937 .end_use = amdgpu_vce_ring_end_use,
940 static void vce_v3_0_set_ring_funcs(struct amdgpu_device *adev)
944 if (adev->asic_type >= CHIP_STONEY) {
945 for (i = 0; i < adev->vce.num_rings; i++)
946 adev->vce.ring[i].funcs = &vce_v3_0_ring_vm_funcs;
947 DRM_INFO("VCE enabled in VM mode\n");
949 for (i = 0; i < adev->vce.num_rings; i++)
950 adev->vce.ring[i].funcs = &vce_v3_0_ring_phys_funcs;
951 DRM_INFO("VCE enabled in physical mode\n");
955 static const struct amdgpu_irq_src_funcs vce_v3_0_irq_funcs = {
956 .set = vce_v3_0_set_interrupt_state,
957 .process = vce_v3_0_process_interrupt,
960 static void vce_v3_0_set_irq_funcs(struct amdgpu_device *adev)
962 adev->vce.irq.num_types = 1;
963 adev->vce.irq.funcs = &vce_v3_0_irq_funcs;
966 const struct amdgpu_ip_block_version vce_v3_0_ip_block =
968 .type = AMD_IP_BLOCK_TYPE_VCE,
972 .funcs = &vce_v3_0_ip_funcs,
975 const struct amdgpu_ip_block_version vce_v3_1_ip_block =
977 .type = AMD_IP_BLOCK_TYPE_VCE,
981 .funcs = &vce_v3_0_ip_funcs,
984 const struct amdgpu_ip_block_version vce_v3_4_ip_block =
986 .type = AMD_IP_BLOCK_TYPE_VCE,
990 .funcs = &vce_v3_0_ip_funcs,