]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_vm.c
drm/amdgpu: re-apply "use the new cursor in the VM code" v2
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_vm.c
1 /*
2  * Copyright 2008 Advanced Micro Devices, Inc.
3  * Copyright 2008 Red Hat Inc.
4  * Copyright 2009 Jerome Glisse.
5  *
6  * Permission is hereby granted, free of charge, to any person obtaining a
7  * copy of this software and associated documentation files (the "Software"),
8  * to deal in the Software without restriction, including without limitation
9  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10  * and/or sell copies of the Software, and to permit persons to whom the
11  * Software is furnished to do so, subject to the following conditions:
12  *
13  * The above copyright notice and this permission notice shall be included in
14  * all copies or substantial portions of the Software.
15  *
16  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
19  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22  * OTHER DEALINGS IN THE SOFTWARE.
23  *
24  * Authors: Dave Airlie
25  *          Alex Deucher
26  *          Jerome Glisse
27  */
28 #include <linux/dma-fence-array.h>
29 #include <linux/interval_tree_generic.h>
30 #include <linux/idr.h>
31 #include <linux/dma-buf.h>
32
33 #include <drm/amdgpu_drm.h>
34 #include "amdgpu.h"
35 #include "amdgpu_trace.h"
36 #include "amdgpu_amdkfd.h"
37 #include "amdgpu_gmc.h"
38 #include "amdgpu_xgmi.h"
39 #include "amdgpu_dma_buf.h"
40 #include "amdgpu_res_cursor.h"
41 #include "kfd_svm.h"
42
43 /**
44  * DOC: GPUVM
45  *
46  * GPUVM is similar to the legacy gart on older asics, however
47  * rather than there being a single global gart table
48  * for the entire GPU, there are multiple VM page tables active
49  * at any given time.  The VM page tables can contain a mix
50  * vram pages and system memory pages and system memory pages
51  * can be mapped as snooped (cached system pages) or unsnooped
52  * (uncached system pages).
53  * Each VM has an ID associated with it and there is a page table
54  * associated with each VMID.  When execting a command buffer,
55  * the kernel tells the the ring what VMID to use for that command
56  * buffer.  VMIDs are allocated dynamically as commands are submitted.
57  * The userspace drivers maintain their own address space and the kernel
58  * sets up their pages tables accordingly when they submit their
59  * command buffers and a VMID is assigned.
60  * Cayman/Trinity support up to 8 active VMs at any given time;
61  * SI supports 16.
62  */
63
64 #define START(node) ((node)->start)
65 #define LAST(node) ((node)->last)
66
67 INTERVAL_TREE_DEFINE(struct amdgpu_bo_va_mapping, rb, uint64_t, __subtree_last,
68                      START, LAST, static, amdgpu_vm_it)
69
70 #undef START
71 #undef LAST
72
73 /**
74  * struct amdgpu_prt_cb - Helper to disable partial resident texture feature from a fence callback
75  */
76 struct amdgpu_prt_cb {
77
78         /**
79          * @adev: amdgpu device
80          */
81         struct amdgpu_device *adev;
82
83         /**
84          * @cb: callback
85          */
86         struct dma_fence_cb cb;
87 };
88
89 /*
90  * vm eviction_lock can be taken in MMU notifiers. Make sure no reclaim-FS
91  * happens while holding this lock anywhere to prevent deadlocks when
92  * an MMU notifier runs in reclaim-FS context.
93  */
94 static inline void amdgpu_vm_eviction_lock(struct amdgpu_vm *vm)
95 {
96         mutex_lock(&vm->eviction_lock);
97         vm->saved_flags = memalloc_noreclaim_save();
98 }
99
100 static inline int amdgpu_vm_eviction_trylock(struct amdgpu_vm *vm)
101 {
102         if (mutex_trylock(&vm->eviction_lock)) {
103                 vm->saved_flags = memalloc_noreclaim_save();
104                 return 1;
105         }
106         return 0;
107 }
108
109 static inline void amdgpu_vm_eviction_unlock(struct amdgpu_vm *vm)
110 {
111         memalloc_noreclaim_restore(vm->saved_flags);
112         mutex_unlock(&vm->eviction_lock);
113 }
114
115 /**
116  * amdgpu_vm_level_shift - return the addr shift for each level
117  *
118  * @adev: amdgpu_device pointer
119  * @level: VMPT level
120  *
121  * Returns:
122  * The number of bits the pfn needs to be right shifted for a level.
123  */
124 static unsigned amdgpu_vm_level_shift(struct amdgpu_device *adev,
125                                       unsigned level)
126 {
127         switch (level) {
128         case AMDGPU_VM_PDB2:
129         case AMDGPU_VM_PDB1:
130         case AMDGPU_VM_PDB0:
131                 return 9 * (AMDGPU_VM_PDB0 - level) +
132                         adev->vm_manager.block_size;
133         case AMDGPU_VM_PTB:
134                 return 0;
135         default:
136                 return ~0;
137         }
138 }
139
140 /**
141  * amdgpu_vm_num_entries - return the number of entries in a PD/PT
142  *
143  * @adev: amdgpu_device pointer
144  * @level: VMPT level
145  *
146  * Returns:
147  * The number of entries in a page directory or page table.
148  */
149 static unsigned amdgpu_vm_num_entries(struct amdgpu_device *adev,
150                                       unsigned level)
151 {
152         unsigned shift = amdgpu_vm_level_shift(adev,
153                                                adev->vm_manager.root_level);
154
155         if (level == adev->vm_manager.root_level)
156                 /* For the root directory */
157                 return round_up(adev->vm_manager.max_pfn, 1ULL << shift)
158                         >> shift;
159         else if (level != AMDGPU_VM_PTB)
160                 /* Everything in between */
161                 return 512;
162         else
163                 /* For the page tables on the leaves */
164                 return AMDGPU_VM_PTE_COUNT(adev);
165 }
166
167 /**
168  * amdgpu_vm_num_ats_entries - return the number of ATS entries in the root PD
169  *
170  * @adev: amdgpu_device pointer
171  *
172  * Returns:
173  * The number of entries in the root page directory which needs the ATS setting.
174  */
175 static unsigned amdgpu_vm_num_ats_entries(struct amdgpu_device *adev)
176 {
177         unsigned shift;
178
179         shift = amdgpu_vm_level_shift(adev, adev->vm_manager.root_level);
180         return AMDGPU_GMC_HOLE_START >> (shift + AMDGPU_GPU_PAGE_SHIFT);
181 }
182
183 /**
184  * amdgpu_vm_entries_mask - the mask to get the entry number of a PD/PT
185  *
186  * @adev: amdgpu_device pointer
187  * @level: VMPT level
188  *
189  * Returns:
190  * The mask to extract the entry number of a PD/PT from an address.
191  */
192 static uint32_t amdgpu_vm_entries_mask(struct amdgpu_device *adev,
193                                        unsigned int level)
194 {
195         if (level <= adev->vm_manager.root_level)
196                 return 0xffffffff;
197         else if (level != AMDGPU_VM_PTB)
198                 return 0x1ff;
199         else
200                 return AMDGPU_VM_PTE_COUNT(adev) - 1;
201 }
202
203 /**
204  * amdgpu_vm_bo_size - returns the size of the BOs in bytes
205  *
206  * @adev: amdgpu_device pointer
207  * @level: VMPT level
208  *
209  * Returns:
210  * The size of the BO for a page directory or page table in bytes.
211  */
212 static unsigned amdgpu_vm_bo_size(struct amdgpu_device *adev, unsigned level)
213 {
214         return AMDGPU_GPU_PAGE_ALIGN(amdgpu_vm_num_entries(adev, level) * 8);
215 }
216
217 /**
218  * amdgpu_vm_bo_evicted - vm_bo is evicted
219  *
220  * @vm_bo: vm_bo which is evicted
221  *
222  * State for PDs/PTs and per VM BOs which are not at the location they should
223  * be.
224  */
225 static void amdgpu_vm_bo_evicted(struct amdgpu_vm_bo_base *vm_bo)
226 {
227         struct amdgpu_vm *vm = vm_bo->vm;
228         struct amdgpu_bo *bo = vm_bo->bo;
229
230         vm_bo->moved = true;
231         if (bo->tbo.type == ttm_bo_type_kernel)
232                 list_move(&vm_bo->vm_status, &vm->evicted);
233         else
234                 list_move_tail(&vm_bo->vm_status, &vm->evicted);
235 }
236 /**
237  * amdgpu_vm_bo_moved - vm_bo is moved
238  *
239  * @vm_bo: vm_bo which is moved
240  *
241  * State for per VM BOs which are moved, but that change is not yet reflected
242  * in the page tables.
243  */
244 static void amdgpu_vm_bo_moved(struct amdgpu_vm_bo_base *vm_bo)
245 {
246         list_move(&vm_bo->vm_status, &vm_bo->vm->moved);
247 }
248
249 /**
250  * amdgpu_vm_bo_idle - vm_bo is idle
251  *
252  * @vm_bo: vm_bo which is now idle
253  *
254  * State for PDs/PTs and per VM BOs which have gone through the state machine
255  * and are now idle.
256  */
257 static void amdgpu_vm_bo_idle(struct amdgpu_vm_bo_base *vm_bo)
258 {
259         list_move(&vm_bo->vm_status, &vm_bo->vm->idle);
260         vm_bo->moved = false;
261 }
262
263 /**
264  * amdgpu_vm_bo_invalidated - vm_bo is invalidated
265  *
266  * @vm_bo: vm_bo which is now invalidated
267  *
268  * State for normal BOs which are invalidated and that change not yet reflected
269  * in the PTs.
270  */
271 static void amdgpu_vm_bo_invalidated(struct amdgpu_vm_bo_base *vm_bo)
272 {
273         spin_lock(&vm_bo->vm->invalidated_lock);
274         list_move(&vm_bo->vm_status, &vm_bo->vm->invalidated);
275         spin_unlock(&vm_bo->vm->invalidated_lock);
276 }
277
278 /**
279  * amdgpu_vm_bo_relocated - vm_bo is reloacted
280  *
281  * @vm_bo: vm_bo which is relocated
282  *
283  * State for PDs/PTs which needs to update their parent PD.
284  * For the root PD, just move to idle state.
285  */
286 static void amdgpu_vm_bo_relocated(struct amdgpu_vm_bo_base *vm_bo)
287 {
288         if (vm_bo->bo->parent)
289                 list_move(&vm_bo->vm_status, &vm_bo->vm->relocated);
290         else
291                 amdgpu_vm_bo_idle(vm_bo);
292 }
293
294 /**
295  * amdgpu_vm_bo_done - vm_bo is done
296  *
297  * @vm_bo: vm_bo which is now done
298  *
299  * State for normal BOs which are invalidated and that change has been updated
300  * in the PTs.
301  */
302 static void amdgpu_vm_bo_done(struct amdgpu_vm_bo_base *vm_bo)
303 {
304         spin_lock(&vm_bo->vm->invalidated_lock);
305         list_move(&vm_bo->vm_status, &vm_bo->vm->done);
306         spin_unlock(&vm_bo->vm->invalidated_lock);
307 }
308
309 /**
310  * amdgpu_vm_bo_base_init - Adds bo to the list of bos associated with the vm
311  *
312  * @base: base structure for tracking BO usage in a VM
313  * @vm: vm to which bo is to be added
314  * @bo: amdgpu buffer object
315  *
316  * Initialize a bo_va_base structure and add it to the appropriate lists
317  *
318  */
319 static void amdgpu_vm_bo_base_init(struct amdgpu_vm_bo_base *base,
320                                    struct amdgpu_vm *vm,
321                                    struct amdgpu_bo *bo)
322 {
323         base->vm = vm;
324         base->bo = bo;
325         base->next = NULL;
326         INIT_LIST_HEAD(&base->vm_status);
327
328         if (!bo)
329                 return;
330         base->next = bo->vm_bo;
331         bo->vm_bo = base;
332
333         if (bo->tbo.base.resv != vm->root.base.bo->tbo.base.resv)
334                 return;
335
336         vm->bulk_moveable = false;
337         if (bo->tbo.type == ttm_bo_type_kernel && bo->parent)
338                 amdgpu_vm_bo_relocated(base);
339         else
340                 amdgpu_vm_bo_idle(base);
341
342         if (bo->preferred_domains &
343             amdgpu_mem_type_to_domain(bo->tbo.mem.mem_type))
344                 return;
345
346         /*
347          * we checked all the prerequisites, but it looks like this per vm bo
348          * is currently evicted. add the bo to the evicted list to make sure it
349          * is validated on next vm use to avoid fault.
350          * */
351         amdgpu_vm_bo_evicted(base);
352 }
353
354 /**
355  * amdgpu_vm_pt_parent - get the parent page directory
356  *
357  * @pt: child page table
358  *
359  * Helper to get the parent entry for the child page table. NULL if we are at
360  * the root page directory.
361  */
362 static struct amdgpu_vm_pt *amdgpu_vm_pt_parent(struct amdgpu_vm_pt *pt)
363 {
364         struct amdgpu_bo *parent = pt->base.bo->parent;
365
366         if (!parent)
367                 return NULL;
368
369         return container_of(parent->vm_bo, struct amdgpu_vm_pt, base);
370 }
371
372 /*
373  * amdgpu_vm_pt_cursor - state for for_each_amdgpu_vm_pt
374  */
375 struct amdgpu_vm_pt_cursor {
376         uint64_t pfn;
377         struct amdgpu_vm_pt *parent;
378         struct amdgpu_vm_pt *entry;
379         unsigned level;
380 };
381
382 /**
383  * amdgpu_vm_pt_start - start PD/PT walk
384  *
385  * @adev: amdgpu_device pointer
386  * @vm: amdgpu_vm structure
387  * @start: start address of the walk
388  * @cursor: state to initialize
389  *
390  * Initialize a amdgpu_vm_pt_cursor to start a walk.
391  */
392 static void amdgpu_vm_pt_start(struct amdgpu_device *adev,
393                                struct amdgpu_vm *vm, uint64_t start,
394                                struct amdgpu_vm_pt_cursor *cursor)
395 {
396         cursor->pfn = start;
397         cursor->parent = NULL;
398         cursor->entry = &vm->root;
399         cursor->level = adev->vm_manager.root_level;
400 }
401
402 /**
403  * amdgpu_vm_pt_descendant - go to child node
404  *
405  * @adev: amdgpu_device pointer
406  * @cursor: current state
407  *
408  * Walk to the child node of the current node.
409  * Returns:
410  * True if the walk was possible, false otherwise.
411  */
412 static bool amdgpu_vm_pt_descendant(struct amdgpu_device *adev,
413                                     struct amdgpu_vm_pt_cursor *cursor)
414 {
415         unsigned mask, shift, idx;
416
417         if (!cursor->entry->entries)
418                 return false;
419
420         BUG_ON(!cursor->entry->base.bo);
421         mask = amdgpu_vm_entries_mask(adev, cursor->level);
422         shift = amdgpu_vm_level_shift(adev, cursor->level);
423
424         ++cursor->level;
425         idx = (cursor->pfn >> shift) & mask;
426         cursor->parent = cursor->entry;
427         cursor->entry = &cursor->entry->entries[idx];
428         return true;
429 }
430
431 /**
432  * amdgpu_vm_pt_sibling - go to sibling node
433  *
434  * @adev: amdgpu_device pointer
435  * @cursor: current state
436  *
437  * Walk to the sibling node of the current node.
438  * Returns:
439  * True if the walk was possible, false otherwise.
440  */
441 static bool amdgpu_vm_pt_sibling(struct amdgpu_device *adev,
442                                  struct amdgpu_vm_pt_cursor *cursor)
443 {
444         unsigned shift, num_entries;
445
446         /* Root doesn't have a sibling */
447         if (!cursor->parent)
448                 return false;
449
450         /* Go to our parents and see if we got a sibling */
451         shift = amdgpu_vm_level_shift(adev, cursor->level - 1);
452         num_entries = amdgpu_vm_num_entries(adev, cursor->level - 1);
453
454         if (cursor->entry == &cursor->parent->entries[num_entries - 1])
455                 return false;
456
457         cursor->pfn += 1ULL << shift;
458         cursor->pfn &= ~((1ULL << shift) - 1);
459         ++cursor->entry;
460         return true;
461 }
462
463 /**
464  * amdgpu_vm_pt_ancestor - go to parent node
465  *
466  * @cursor: current state
467  *
468  * Walk to the parent node of the current node.
469  * Returns:
470  * True if the walk was possible, false otherwise.
471  */
472 static bool amdgpu_vm_pt_ancestor(struct amdgpu_vm_pt_cursor *cursor)
473 {
474         if (!cursor->parent)
475                 return false;
476
477         --cursor->level;
478         cursor->entry = cursor->parent;
479         cursor->parent = amdgpu_vm_pt_parent(cursor->parent);
480         return true;
481 }
482
483 /**
484  * amdgpu_vm_pt_next - get next PD/PT in hieratchy
485  *
486  * @adev: amdgpu_device pointer
487  * @cursor: current state
488  *
489  * Walk the PD/PT tree to the next node.
490  */
491 static void amdgpu_vm_pt_next(struct amdgpu_device *adev,
492                               struct amdgpu_vm_pt_cursor *cursor)
493 {
494         /* First try a newborn child */
495         if (amdgpu_vm_pt_descendant(adev, cursor))
496                 return;
497
498         /* If that didn't worked try to find a sibling */
499         while (!amdgpu_vm_pt_sibling(adev, cursor)) {
500                 /* No sibling, go to our parents and grandparents */
501                 if (!amdgpu_vm_pt_ancestor(cursor)) {
502                         cursor->pfn = ~0ll;
503                         return;
504                 }
505         }
506 }
507
508 /**
509  * amdgpu_vm_pt_first_dfs - start a deep first search
510  *
511  * @adev: amdgpu_device structure
512  * @vm: amdgpu_vm structure
513  * @start: optional cursor to start with
514  * @cursor: state to initialize
515  *
516  * Starts a deep first traversal of the PD/PT tree.
517  */
518 static void amdgpu_vm_pt_first_dfs(struct amdgpu_device *adev,
519                                    struct amdgpu_vm *vm,
520                                    struct amdgpu_vm_pt_cursor *start,
521                                    struct amdgpu_vm_pt_cursor *cursor)
522 {
523         if (start)
524                 *cursor = *start;
525         else
526                 amdgpu_vm_pt_start(adev, vm, 0, cursor);
527         while (amdgpu_vm_pt_descendant(adev, cursor));
528 }
529
530 /**
531  * amdgpu_vm_pt_continue_dfs - check if the deep first search should continue
532  *
533  * @start: starting point for the search
534  * @entry: current entry
535  *
536  * Returns:
537  * True when the search should continue, false otherwise.
538  */
539 static bool amdgpu_vm_pt_continue_dfs(struct amdgpu_vm_pt_cursor *start,
540                                       struct amdgpu_vm_pt *entry)
541 {
542         return entry && (!start || entry != start->entry);
543 }
544
545 /**
546  * amdgpu_vm_pt_next_dfs - get the next node for a deep first search
547  *
548  * @adev: amdgpu_device structure
549  * @cursor: current state
550  *
551  * Move the cursor to the next node in a deep first search.
552  */
553 static void amdgpu_vm_pt_next_dfs(struct amdgpu_device *adev,
554                                   struct amdgpu_vm_pt_cursor *cursor)
555 {
556         if (!cursor->entry)
557                 return;
558
559         if (!cursor->parent)
560                 cursor->entry = NULL;
561         else if (amdgpu_vm_pt_sibling(adev, cursor))
562                 while (amdgpu_vm_pt_descendant(adev, cursor));
563         else
564                 amdgpu_vm_pt_ancestor(cursor);
565 }
566
567 /*
568  * for_each_amdgpu_vm_pt_dfs_safe - safe deep first search of all PDs/PTs
569  */
570 #define for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)          \
571         for (amdgpu_vm_pt_first_dfs((adev), (vm), (start), &(cursor)),          \
572              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor));\
573              amdgpu_vm_pt_continue_dfs((start), (entry));                       \
574              (entry) = (cursor).entry, amdgpu_vm_pt_next_dfs((adev), &(cursor)))
575
576 /**
577  * amdgpu_vm_get_pd_bo - add the VM PD to a validation list
578  *
579  * @vm: vm providing the BOs
580  * @validated: head of validation list
581  * @entry: entry to add
582  *
583  * Add the page directory to the list of BOs to
584  * validate for command submission.
585  */
586 void amdgpu_vm_get_pd_bo(struct amdgpu_vm *vm,
587                          struct list_head *validated,
588                          struct amdgpu_bo_list_entry *entry)
589 {
590         entry->priority = 0;
591         entry->tv.bo = &vm->root.base.bo->tbo;
592         /* Two for VM updates, one for TTM and one for the CS job */
593         entry->tv.num_shared = 4;
594         entry->user_pages = NULL;
595         list_add(&entry->tv.head, validated);
596 }
597
598 /**
599  * amdgpu_vm_del_from_lru_notify - update bulk_moveable flag
600  *
601  * @bo: BO which was removed from the LRU
602  *
603  * Make sure the bulk_moveable flag is updated when a BO is removed from the
604  * LRU.
605  */
606 void amdgpu_vm_del_from_lru_notify(struct ttm_buffer_object *bo)
607 {
608         struct amdgpu_bo *abo;
609         struct amdgpu_vm_bo_base *bo_base;
610
611         if (!amdgpu_bo_is_amdgpu_bo(bo))
612                 return;
613
614         if (bo->pin_count)
615                 return;
616
617         abo = ttm_to_amdgpu_bo(bo);
618         if (!abo->parent)
619                 return;
620         for (bo_base = abo->vm_bo; bo_base; bo_base = bo_base->next) {
621                 struct amdgpu_vm *vm = bo_base->vm;
622
623                 if (abo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
624                         vm->bulk_moveable = false;
625         }
626
627 }
628 /**
629  * amdgpu_vm_move_to_lru_tail - move all BOs to the end of LRU
630  *
631  * @adev: amdgpu device pointer
632  * @vm: vm providing the BOs
633  *
634  * Move all BOs to the end of LRU and remember their positions to put them
635  * together.
636  */
637 void amdgpu_vm_move_to_lru_tail(struct amdgpu_device *adev,
638                                 struct amdgpu_vm *vm)
639 {
640         struct amdgpu_vm_bo_base *bo_base;
641
642         if (vm->bulk_moveable) {
643                 spin_lock(&adev->mman.bdev.lru_lock);
644                 ttm_bo_bulk_move_lru_tail(&vm->lru_bulk_move);
645                 spin_unlock(&adev->mman.bdev.lru_lock);
646                 return;
647         }
648
649         memset(&vm->lru_bulk_move, 0, sizeof(vm->lru_bulk_move));
650
651         spin_lock(&adev->mman.bdev.lru_lock);
652         list_for_each_entry(bo_base, &vm->idle, vm_status) {
653                 struct amdgpu_bo *bo = bo_base->bo;
654
655                 if (!bo->parent)
656                         continue;
657
658                 ttm_bo_move_to_lru_tail(&bo->tbo, &bo->tbo.mem,
659                                         &vm->lru_bulk_move);
660                 if (bo->shadow)
661                         ttm_bo_move_to_lru_tail(&bo->shadow->tbo,
662                                                 &bo->shadow->tbo.mem,
663                                                 &vm->lru_bulk_move);
664         }
665         spin_unlock(&adev->mman.bdev.lru_lock);
666
667         vm->bulk_moveable = true;
668 }
669
670 /**
671  * amdgpu_vm_validate_pt_bos - validate the page table BOs
672  *
673  * @adev: amdgpu device pointer
674  * @vm: vm providing the BOs
675  * @validate: callback to do the validation
676  * @param: parameter for the validation callback
677  *
678  * Validate the page table BOs on command submission if neccessary.
679  *
680  * Returns:
681  * Validation result.
682  */
683 int amdgpu_vm_validate_pt_bos(struct amdgpu_device *adev, struct amdgpu_vm *vm,
684                               int (*validate)(void *p, struct amdgpu_bo *bo),
685                               void *param)
686 {
687         struct amdgpu_vm_bo_base *bo_base, *tmp;
688         int r;
689
690         vm->bulk_moveable &= list_empty(&vm->evicted);
691
692         list_for_each_entry_safe(bo_base, tmp, &vm->evicted, vm_status) {
693                 struct amdgpu_bo *bo = bo_base->bo;
694
695                 r = validate(param, bo);
696                 if (r)
697                         return r;
698
699                 if (bo->tbo.type != ttm_bo_type_kernel) {
700                         amdgpu_vm_bo_moved(bo_base);
701                 } else {
702                         vm->update_funcs->map_table(bo);
703                         amdgpu_vm_bo_relocated(bo_base);
704                 }
705         }
706
707         amdgpu_vm_eviction_lock(vm);
708         vm->evicting = false;
709         amdgpu_vm_eviction_unlock(vm);
710
711         return 0;
712 }
713
714 /**
715  * amdgpu_vm_ready - check VM is ready for updates
716  *
717  * @vm: VM to check
718  *
719  * Check if all VM PDs/PTs are ready for updates
720  *
721  * Returns:
722  * True if eviction list is empty.
723  */
724 bool amdgpu_vm_ready(struct amdgpu_vm *vm)
725 {
726         return list_empty(&vm->evicted);
727 }
728
729 /**
730  * amdgpu_vm_clear_bo - initially clear the PDs/PTs
731  *
732  * @adev: amdgpu_device pointer
733  * @vm: VM to clear BO from
734  * @bo: BO to clear
735  * @immediate: use an immediate update
736  *
737  * Root PD needs to be reserved when calling this.
738  *
739  * Returns:
740  * 0 on success, errno otherwise.
741  */
742 static int amdgpu_vm_clear_bo(struct amdgpu_device *adev,
743                               struct amdgpu_vm *vm,
744                               struct amdgpu_bo *bo,
745                               bool immediate)
746 {
747         struct ttm_operation_ctx ctx = { true, false };
748         unsigned level = adev->vm_manager.root_level;
749         struct amdgpu_vm_update_params params;
750         struct amdgpu_bo *ancestor = bo;
751         unsigned entries, ats_entries;
752         uint64_t addr;
753         int r;
754
755         /* Figure out our place in the hierarchy */
756         if (ancestor->parent) {
757                 ++level;
758                 while (ancestor->parent->parent) {
759                         ++level;
760                         ancestor = ancestor->parent;
761                 }
762         }
763
764         entries = amdgpu_bo_size(bo) / 8;
765         if (!vm->pte_support_ats) {
766                 ats_entries = 0;
767
768         } else if (!bo->parent) {
769                 ats_entries = amdgpu_vm_num_ats_entries(adev);
770                 ats_entries = min(ats_entries, entries);
771                 entries -= ats_entries;
772
773         } else {
774                 struct amdgpu_vm_pt *pt;
775
776                 pt = container_of(ancestor->vm_bo, struct amdgpu_vm_pt, base);
777                 ats_entries = amdgpu_vm_num_ats_entries(adev);
778                 if ((pt - vm->root.entries) >= ats_entries) {
779                         ats_entries = 0;
780                 } else {
781                         ats_entries = entries;
782                         entries = 0;
783                 }
784         }
785
786         r = ttm_bo_validate(&bo->tbo, &bo->placement, &ctx);
787         if (r)
788                 return r;
789
790         if (bo->shadow) {
791                 r = ttm_bo_validate(&bo->shadow->tbo, &bo->shadow->placement,
792                                     &ctx);
793                 if (r)
794                         return r;
795         }
796
797         r = vm->update_funcs->map_table(bo);
798         if (r)
799                 return r;
800
801         memset(&params, 0, sizeof(params));
802         params.adev = adev;
803         params.vm = vm;
804         params.immediate = immediate;
805
806         r = vm->update_funcs->prepare(&params, NULL, AMDGPU_SYNC_EXPLICIT);
807         if (r)
808                 return r;
809
810         addr = 0;
811         if (ats_entries) {
812                 uint64_t value = 0, flags;
813
814                 flags = AMDGPU_PTE_DEFAULT_ATC;
815                 if (level != AMDGPU_VM_PTB) {
816                         /* Handle leaf PDEs as PTEs */
817                         flags |= AMDGPU_PDE_PTE;
818                         amdgpu_gmc_get_vm_pde(adev, level, &value, &flags);
819                 }
820
821                 r = vm->update_funcs->update(&params, bo, addr, 0, ats_entries,
822                                              value, flags);
823                 if (r)
824                         return r;
825
826                 addr += ats_entries * 8;
827         }
828
829         if (entries) {
830                 uint64_t value = 0, flags = 0;
831
832                 if (adev->asic_type >= CHIP_VEGA10) {
833                         if (level != AMDGPU_VM_PTB) {
834                                 /* Handle leaf PDEs as PTEs */
835                                 flags |= AMDGPU_PDE_PTE;
836                                 amdgpu_gmc_get_vm_pde(adev, level,
837                                                       &value, &flags);
838                         } else {
839                                 /* Workaround for fault priority problem on GMC9 */
840                                 flags = AMDGPU_PTE_EXECUTABLE;
841                         }
842                 }
843
844                 r = vm->update_funcs->update(&params, bo, addr, 0, entries,
845                                              value, flags);
846                 if (r)
847                         return r;
848         }
849
850         return vm->update_funcs->commit(&params, NULL);
851 }
852
853 /**
854  * amdgpu_vm_pt_create - create bo for PD/PT
855  *
856  * @adev: amdgpu_device pointer
857  * @vm: requesting vm
858  * @level: the page table level
859  * @immediate: use a immediate update
860  * @bo: pointer to the buffer object pointer
861  */
862 static int amdgpu_vm_pt_create(struct amdgpu_device *adev,
863                                struct amdgpu_vm *vm,
864                                int level, bool immediate,
865                                struct amdgpu_bo **bo)
866 {
867         struct amdgpu_bo_param bp;
868         int r;
869
870         memset(&bp, 0, sizeof(bp));
871
872         bp.size = amdgpu_vm_bo_size(adev, level);
873         bp.byte_align = AMDGPU_GPU_PAGE_SIZE;
874         bp.domain = AMDGPU_GEM_DOMAIN_VRAM;
875         bp.domain = amdgpu_bo_get_preferred_pin_domain(adev, bp.domain);
876         bp.flags = AMDGPU_GEM_CREATE_VRAM_CONTIGUOUS |
877                 AMDGPU_GEM_CREATE_CPU_GTT_USWC;
878         bp.bo_ptr_size = sizeof(struct amdgpu_bo);
879         if (vm->use_cpu_for_update)
880                 bp.flags |= AMDGPU_GEM_CREATE_CPU_ACCESS_REQUIRED;
881
882         bp.type = ttm_bo_type_kernel;
883         bp.no_wait_gpu = immediate;
884         if (vm->root.base.bo)
885                 bp.resv = vm->root.base.bo->tbo.base.resv;
886
887         r = amdgpu_bo_create(adev, &bp, bo);
888         if (r)
889                 return r;
890
891         if (vm->is_compute_context && (adev->flags & AMD_IS_APU))
892                 return 0;
893
894         if (!bp.resv)
895                 WARN_ON(dma_resv_lock((*bo)->tbo.base.resv,
896                                       NULL));
897         r = amdgpu_bo_create_shadow(adev, bp.size, *bo);
898
899         if (!bp.resv)
900                 dma_resv_unlock((*bo)->tbo.base.resv);
901
902         if (r) {
903                 amdgpu_bo_unref(bo);
904                 return r;
905         }
906
907         return 0;
908 }
909
910 /**
911  * amdgpu_vm_alloc_pts - Allocate a specific page table
912  *
913  * @adev: amdgpu_device pointer
914  * @vm: VM to allocate page tables for
915  * @cursor: Which page table to allocate
916  * @immediate: use an immediate update
917  *
918  * Make sure a specific page table or directory is allocated.
919  *
920  * Returns:
921  * 1 if page table needed to be allocated, 0 if page table was already
922  * allocated, negative errno if an error occurred.
923  */
924 static int amdgpu_vm_alloc_pts(struct amdgpu_device *adev,
925                                struct amdgpu_vm *vm,
926                                struct amdgpu_vm_pt_cursor *cursor,
927                                bool immediate)
928 {
929         struct amdgpu_vm_pt *entry = cursor->entry;
930         struct amdgpu_bo *pt;
931         int r;
932
933         if (cursor->level < AMDGPU_VM_PTB && !entry->entries) {
934                 unsigned num_entries;
935
936                 num_entries = amdgpu_vm_num_entries(adev, cursor->level);
937                 entry->entries = kvmalloc_array(num_entries,
938                                                 sizeof(*entry->entries),
939                                                 GFP_KERNEL | __GFP_ZERO);
940                 if (!entry->entries)
941                         return -ENOMEM;
942         }
943
944         if (entry->base.bo)
945                 return 0;
946
947         r = amdgpu_vm_pt_create(adev, vm, cursor->level, immediate, &pt);
948         if (r)
949                 return r;
950
951         /* Keep a reference to the root directory to avoid
952          * freeing them up in the wrong order.
953          */
954         pt->parent = amdgpu_bo_ref(cursor->parent->base.bo);
955         amdgpu_vm_bo_base_init(&entry->base, vm, pt);
956
957         r = amdgpu_vm_clear_bo(adev, vm, pt, immediate);
958         if (r)
959                 goto error_free_pt;
960
961         return 0;
962
963 error_free_pt:
964         amdgpu_bo_unref(&pt->shadow);
965         amdgpu_bo_unref(&pt);
966         return r;
967 }
968
969 /**
970  * amdgpu_vm_free_table - fre one PD/PT
971  *
972  * @entry: PDE to free
973  */
974 static void amdgpu_vm_free_table(struct amdgpu_vm_pt *entry)
975 {
976         if (entry->base.bo) {
977                 entry->base.bo->vm_bo = NULL;
978                 list_del(&entry->base.vm_status);
979                 amdgpu_bo_unref(&entry->base.bo->shadow);
980                 amdgpu_bo_unref(&entry->base.bo);
981         }
982         kvfree(entry->entries);
983         entry->entries = NULL;
984 }
985
986 /**
987  * amdgpu_vm_free_pts - free PD/PT levels
988  *
989  * @adev: amdgpu device structure
990  * @vm: amdgpu vm structure
991  * @start: optional cursor where to start freeing PDs/PTs
992  *
993  * Free the page directory or page table level and all sub levels.
994  */
995 static void amdgpu_vm_free_pts(struct amdgpu_device *adev,
996                                struct amdgpu_vm *vm,
997                                struct amdgpu_vm_pt_cursor *start)
998 {
999         struct amdgpu_vm_pt_cursor cursor;
1000         struct amdgpu_vm_pt *entry;
1001
1002         vm->bulk_moveable = false;
1003
1004         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, start, cursor, entry)
1005                 amdgpu_vm_free_table(entry);
1006
1007         if (start)
1008                 amdgpu_vm_free_table(start->entry);
1009 }
1010
1011 /**
1012  * amdgpu_vm_check_compute_bug - check whether asic has compute vm bug
1013  *
1014  * @adev: amdgpu_device pointer
1015  */
1016 void amdgpu_vm_check_compute_bug(struct amdgpu_device *adev)
1017 {
1018         const struct amdgpu_ip_block *ip_block;
1019         bool has_compute_vm_bug;
1020         struct amdgpu_ring *ring;
1021         int i;
1022
1023         has_compute_vm_bug = false;
1024
1025         ip_block = amdgpu_device_ip_get_ip_block(adev, AMD_IP_BLOCK_TYPE_GFX);
1026         if (ip_block) {
1027                 /* Compute has a VM bug for GFX version < 7.
1028                    Compute has a VM bug for GFX 8 MEC firmware version < 673.*/
1029                 if (ip_block->version->major <= 7)
1030                         has_compute_vm_bug = true;
1031                 else if (ip_block->version->major == 8)
1032                         if (adev->gfx.mec_fw_version < 673)
1033                                 has_compute_vm_bug = true;
1034         }
1035
1036         for (i = 0; i < adev->num_rings; i++) {
1037                 ring = adev->rings[i];
1038                 if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE)
1039                         /* only compute rings */
1040                         ring->has_compute_vm_bug = has_compute_vm_bug;
1041                 else
1042                         ring->has_compute_vm_bug = false;
1043         }
1044 }
1045
1046 /**
1047  * amdgpu_vm_need_pipeline_sync - Check if pipe sync is needed for job.
1048  *
1049  * @ring: ring on which the job will be submitted
1050  * @job: job to submit
1051  *
1052  * Returns:
1053  * True if sync is needed.
1054  */
1055 bool amdgpu_vm_need_pipeline_sync(struct amdgpu_ring *ring,
1056                                   struct amdgpu_job *job)
1057 {
1058         struct amdgpu_device *adev = ring->adev;
1059         unsigned vmhub = ring->funcs->vmhub;
1060         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1061         struct amdgpu_vmid *id;
1062         bool gds_switch_needed;
1063         bool vm_flush_needed = job->vm_needs_flush || ring->has_compute_vm_bug;
1064
1065         if (job->vmid == 0)
1066                 return false;
1067         id = &id_mgr->ids[job->vmid];
1068         gds_switch_needed = ring->funcs->emit_gds_switch && (
1069                 id->gds_base != job->gds_base ||
1070                 id->gds_size != job->gds_size ||
1071                 id->gws_base != job->gws_base ||
1072                 id->gws_size != job->gws_size ||
1073                 id->oa_base != job->oa_base ||
1074                 id->oa_size != job->oa_size);
1075
1076         if (amdgpu_vmid_had_gpu_reset(adev, id))
1077                 return true;
1078
1079         return vm_flush_needed || gds_switch_needed;
1080 }
1081
1082 /**
1083  * amdgpu_vm_flush - hardware flush the vm
1084  *
1085  * @ring: ring to use for flush
1086  * @job:  related job
1087  * @need_pipe_sync: is pipe sync needed
1088  *
1089  * Emit a VM flush when it is necessary.
1090  *
1091  * Returns:
1092  * 0 on success, errno otherwise.
1093  */
1094 int amdgpu_vm_flush(struct amdgpu_ring *ring, struct amdgpu_job *job,
1095                     bool need_pipe_sync)
1096 {
1097         struct amdgpu_device *adev = ring->adev;
1098         unsigned vmhub = ring->funcs->vmhub;
1099         struct amdgpu_vmid_mgr *id_mgr = &adev->vm_manager.id_mgr[vmhub];
1100         struct amdgpu_vmid *id = &id_mgr->ids[job->vmid];
1101         bool gds_switch_needed = ring->funcs->emit_gds_switch && (
1102                 id->gds_base != job->gds_base ||
1103                 id->gds_size != job->gds_size ||
1104                 id->gws_base != job->gws_base ||
1105                 id->gws_size != job->gws_size ||
1106                 id->oa_base != job->oa_base ||
1107                 id->oa_size != job->oa_size);
1108         bool vm_flush_needed = job->vm_needs_flush;
1109         struct dma_fence *fence = NULL;
1110         bool pasid_mapping_needed = false;
1111         unsigned patch_offset = 0;
1112         bool update_spm_vmid_needed = (job->vm && (job->vm->reserved_vmid[vmhub] != NULL));
1113         int r;
1114
1115         if (update_spm_vmid_needed && adev->gfx.rlc.funcs->update_spm_vmid)
1116                 adev->gfx.rlc.funcs->update_spm_vmid(adev, job->vmid);
1117
1118         if (amdgpu_vmid_had_gpu_reset(adev, id)) {
1119                 gds_switch_needed = true;
1120                 vm_flush_needed = true;
1121                 pasid_mapping_needed = true;
1122         }
1123
1124         mutex_lock(&id_mgr->lock);
1125         if (id->pasid != job->pasid || !id->pasid_mapping ||
1126             !dma_fence_is_signaled(id->pasid_mapping))
1127                 pasid_mapping_needed = true;
1128         mutex_unlock(&id_mgr->lock);
1129
1130         gds_switch_needed &= !!ring->funcs->emit_gds_switch;
1131         vm_flush_needed &= !!ring->funcs->emit_vm_flush  &&
1132                         job->vm_pd_addr != AMDGPU_BO_INVALID_OFFSET;
1133         pasid_mapping_needed &= adev->gmc.gmc_funcs->emit_pasid_mapping &&
1134                 ring->funcs->emit_wreg;
1135
1136         if (!vm_flush_needed && !gds_switch_needed && !need_pipe_sync)
1137                 return 0;
1138
1139         if (ring->funcs->init_cond_exec)
1140                 patch_offset = amdgpu_ring_init_cond_exec(ring);
1141
1142         if (need_pipe_sync)
1143                 amdgpu_ring_emit_pipeline_sync(ring);
1144
1145         if (vm_flush_needed) {
1146                 trace_amdgpu_vm_flush(ring, job->vmid, job->vm_pd_addr);
1147                 amdgpu_ring_emit_vm_flush(ring, job->vmid, job->vm_pd_addr);
1148         }
1149
1150         if (pasid_mapping_needed)
1151                 amdgpu_gmc_emit_pasid_mapping(ring, job->vmid, job->pasid);
1152
1153         if (vm_flush_needed || pasid_mapping_needed) {
1154                 r = amdgpu_fence_emit(ring, &fence, 0);
1155                 if (r)
1156                         return r;
1157         }
1158
1159         if (vm_flush_needed) {
1160                 mutex_lock(&id_mgr->lock);
1161                 dma_fence_put(id->last_flush);
1162                 id->last_flush = dma_fence_get(fence);
1163                 id->current_gpu_reset_count =
1164                         atomic_read(&adev->gpu_reset_counter);
1165                 mutex_unlock(&id_mgr->lock);
1166         }
1167
1168         if (pasid_mapping_needed) {
1169                 mutex_lock(&id_mgr->lock);
1170                 id->pasid = job->pasid;
1171                 dma_fence_put(id->pasid_mapping);
1172                 id->pasid_mapping = dma_fence_get(fence);
1173                 mutex_unlock(&id_mgr->lock);
1174         }
1175         dma_fence_put(fence);
1176
1177         if (ring->funcs->emit_gds_switch && gds_switch_needed) {
1178                 id->gds_base = job->gds_base;
1179                 id->gds_size = job->gds_size;
1180                 id->gws_base = job->gws_base;
1181                 id->gws_size = job->gws_size;
1182                 id->oa_base = job->oa_base;
1183                 id->oa_size = job->oa_size;
1184                 amdgpu_ring_emit_gds_switch(ring, job->vmid, job->gds_base,
1185                                             job->gds_size, job->gws_base,
1186                                             job->gws_size, job->oa_base,
1187                                             job->oa_size);
1188         }
1189
1190         if (ring->funcs->patch_cond_exec)
1191                 amdgpu_ring_patch_cond_exec(ring, patch_offset);
1192
1193         /* the double SWITCH_BUFFER here *cannot* be skipped by COND_EXEC */
1194         if (ring->funcs->emit_switch_buffer) {
1195                 amdgpu_ring_emit_switch_buffer(ring);
1196                 amdgpu_ring_emit_switch_buffer(ring);
1197         }
1198         return 0;
1199 }
1200
1201 /**
1202  * amdgpu_vm_bo_find - find the bo_va for a specific vm & bo
1203  *
1204  * @vm: requested vm
1205  * @bo: requested buffer object
1206  *
1207  * Find @bo inside the requested vm.
1208  * Search inside the @bos vm list for the requested vm
1209  * Returns the found bo_va or NULL if none is found
1210  *
1211  * Object has to be reserved!
1212  *
1213  * Returns:
1214  * Found bo_va or NULL.
1215  */
1216 struct amdgpu_bo_va *amdgpu_vm_bo_find(struct amdgpu_vm *vm,
1217                                        struct amdgpu_bo *bo)
1218 {
1219         struct amdgpu_vm_bo_base *base;
1220
1221         for (base = bo->vm_bo; base; base = base->next) {
1222                 if (base->vm != vm)
1223                         continue;
1224
1225                 return container_of(base, struct amdgpu_bo_va, base);
1226         }
1227         return NULL;
1228 }
1229
1230 /**
1231  * amdgpu_vm_map_gart - Resolve gart mapping of addr
1232  *
1233  * @pages_addr: optional DMA address to use for lookup
1234  * @addr: the unmapped addr
1235  *
1236  * Look up the physical address of the page that the pte resolves
1237  * to.
1238  *
1239  * Returns:
1240  * The pointer for the page table entry.
1241  */
1242 uint64_t amdgpu_vm_map_gart(const dma_addr_t *pages_addr, uint64_t addr)
1243 {
1244         uint64_t result;
1245
1246         /* page table offset */
1247         result = pages_addr[addr >> PAGE_SHIFT];
1248
1249         /* in case cpu page size != gpu page size*/
1250         result |= addr & (~PAGE_MASK);
1251
1252         result &= 0xFFFFFFFFFFFFF000ULL;
1253
1254         return result;
1255 }
1256
1257 /**
1258  * amdgpu_vm_update_pde - update a single level in the hierarchy
1259  *
1260  * @params: parameters for the update
1261  * @vm: requested vm
1262  * @entry: entry to update
1263  *
1264  * Makes sure the requested entry in parent is up to date.
1265  */
1266 static int amdgpu_vm_update_pde(struct amdgpu_vm_update_params *params,
1267                                 struct amdgpu_vm *vm,
1268                                 struct amdgpu_vm_pt *entry)
1269 {
1270         struct amdgpu_vm_pt *parent = amdgpu_vm_pt_parent(entry);
1271         struct amdgpu_bo *bo = parent->base.bo, *pbo;
1272         uint64_t pde, pt, flags;
1273         unsigned level;
1274
1275         for (level = 0, pbo = bo->parent; pbo; ++level)
1276                 pbo = pbo->parent;
1277
1278         level += params->adev->vm_manager.root_level;
1279         amdgpu_gmc_get_pde_for_bo(entry->base.bo, level, &pt, &flags);
1280         pde = (entry - parent->entries) * 8;
1281         return vm->update_funcs->update(params, bo, pde, pt, 1, 0, flags);
1282 }
1283
1284 /**
1285  * amdgpu_vm_invalidate_pds - mark all PDs as invalid
1286  *
1287  * @adev: amdgpu_device pointer
1288  * @vm: related vm
1289  *
1290  * Mark all PD level as invalid after an error.
1291  */
1292 static void amdgpu_vm_invalidate_pds(struct amdgpu_device *adev,
1293                                      struct amdgpu_vm *vm)
1294 {
1295         struct amdgpu_vm_pt_cursor cursor;
1296         struct amdgpu_vm_pt *entry;
1297
1298         for_each_amdgpu_vm_pt_dfs_safe(adev, vm, NULL, cursor, entry)
1299                 if (entry->base.bo && !entry->base.moved)
1300                         amdgpu_vm_bo_relocated(&entry->base);
1301 }
1302
1303 /**
1304  * amdgpu_vm_update_pdes - make sure that all directories are valid
1305  *
1306  * @adev: amdgpu_device pointer
1307  * @vm: requested vm
1308  * @immediate: submit immediately to the paging queue
1309  *
1310  * Makes sure all directories are up to date.
1311  *
1312  * Returns:
1313  * 0 for success, error for failure.
1314  */
1315 int amdgpu_vm_update_pdes(struct amdgpu_device *adev,
1316                           struct amdgpu_vm *vm, bool immediate)
1317 {
1318         struct amdgpu_vm_update_params params;
1319         int r;
1320
1321         if (list_empty(&vm->relocated))
1322                 return 0;
1323
1324         memset(&params, 0, sizeof(params));
1325         params.adev = adev;
1326         params.vm = vm;
1327         params.immediate = immediate;
1328
1329         r = vm->update_funcs->prepare(&params, NULL, AMDGPU_SYNC_EXPLICIT);
1330         if (r)
1331                 return r;
1332
1333         while (!list_empty(&vm->relocated)) {
1334                 struct amdgpu_vm_pt *entry;
1335
1336                 entry = list_first_entry(&vm->relocated, struct amdgpu_vm_pt,
1337                                          base.vm_status);
1338                 amdgpu_vm_bo_idle(&entry->base);
1339
1340                 r = amdgpu_vm_update_pde(&params, vm, entry);
1341                 if (r)
1342                         goto error;
1343         }
1344
1345         r = vm->update_funcs->commit(&params, &vm->last_update);
1346         if (r)
1347                 goto error;
1348         return 0;
1349
1350 error:
1351         amdgpu_vm_invalidate_pds(adev, vm);
1352         return r;
1353 }
1354
1355 /*
1356  * amdgpu_vm_update_flags - figure out flags for PTE updates
1357  *
1358  * Make sure to set the right flags for the PTEs at the desired level.
1359  */
1360 static void amdgpu_vm_update_flags(struct amdgpu_vm_update_params *params,
1361                                    struct amdgpu_bo *bo, unsigned level,
1362                                    uint64_t pe, uint64_t addr,
1363                                    unsigned count, uint32_t incr,
1364                                    uint64_t flags)
1365
1366 {
1367         if (level != AMDGPU_VM_PTB) {
1368                 flags |= AMDGPU_PDE_PTE;
1369                 amdgpu_gmc_get_vm_pde(params->adev, level, &addr, &flags);
1370
1371         } else if (params->adev->asic_type >= CHIP_VEGA10 &&
1372                    !(flags & AMDGPU_PTE_VALID) &&
1373                    !(flags & AMDGPU_PTE_PRT)) {
1374
1375                 /* Workaround for fault priority problem on GMC9 */
1376                 flags |= AMDGPU_PTE_EXECUTABLE;
1377         }
1378
1379         params->vm->update_funcs->update(params, bo, pe, addr, count, incr,
1380                                          flags);
1381 }
1382
1383 /**
1384  * amdgpu_vm_fragment - get fragment for PTEs
1385  *
1386  * @params: see amdgpu_vm_update_params definition
1387  * @start: first PTE to handle
1388  * @end: last PTE to handle
1389  * @flags: hw mapping flags
1390  * @frag: resulting fragment size
1391  * @frag_end: end of this fragment
1392  *
1393  * Returns the first possible fragment for the start and end address.
1394  */
1395 static void amdgpu_vm_fragment(struct amdgpu_vm_update_params *params,
1396                                uint64_t start, uint64_t end, uint64_t flags,
1397                                unsigned int *frag, uint64_t *frag_end)
1398 {
1399         /**
1400          * The MC L1 TLB supports variable sized pages, based on a fragment
1401          * field in the PTE. When this field is set to a non-zero value, page
1402          * granularity is increased from 4KB to (1 << (12 + frag)). The PTE
1403          * flags are considered valid for all PTEs within the fragment range
1404          * and corresponding mappings are assumed to be physically contiguous.
1405          *
1406          * The L1 TLB can store a single PTE for the whole fragment,
1407          * significantly increasing the space available for translation
1408          * caching. This leads to large improvements in throughput when the
1409          * TLB is under pressure.
1410          *
1411          * The L2 TLB distributes small and large fragments into two
1412          * asymmetric partitions. The large fragment cache is significantly
1413          * larger. Thus, we try to use large fragments wherever possible.
1414          * Userspace can support this by aligning virtual base address and
1415          * allocation size to the fragment size.
1416          *
1417          * Starting with Vega10 the fragment size only controls the L1. The L2
1418          * is now directly feed with small/huge/giant pages from the walker.
1419          */
1420         unsigned max_frag;
1421
1422         if (params->adev->asic_type < CHIP_VEGA10)
1423                 max_frag = params->adev->vm_manager.fragment_size;
1424         else
1425                 max_frag = 31;
1426
1427         /* system pages are non continuously */
1428         if (params->pages_addr) {
1429                 *frag = 0;
1430                 *frag_end = end;
1431                 return;
1432         }
1433
1434         /* This intentionally wraps around if no bit is set */
1435         *frag = min((unsigned)ffs(start) - 1, (unsigned)fls64(end - start) - 1);
1436         if (*frag >= max_frag) {
1437                 *frag = max_frag;
1438                 *frag_end = end & ~((1ULL << max_frag) - 1);
1439         } else {
1440                 *frag_end = start + (1 << *frag);
1441         }
1442 }
1443
1444 /**
1445  * amdgpu_vm_update_ptes - make sure that page tables are valid
1446  *
1447  * @params: see amdgpu_vm_update_params definition
1448  * @start: start of GPU address range
1449  * @end: end of GPU address range
1450  * @dst: destination address to map to, the next dst inside the function
1451  * @flags: mapping flags
1452  *
1453  * Update the page tables in the range @start - @end.
1454  *
1455  * Returns:
1456  * 0 for success, -EINVAL for failure.
1457  */
1458 static int amdgpu_vm_update_ptes(struct amdgpu_vm_update_params *params,
1459                                  uint64_t start, uint64_t end,
1460                                  uint64_t dst, uint64_t flags)
1461 {
1462         struct amdgpu_device *adev = params->adev;
1463         struct amdgpu_vm_pt_cursor cursor;
1464         uint64_t frag_start = start, frag_end;
1465         unsigned int frag;
1466         int r;
1467
1468         /* figure out the initial fragment */
1469         amdgpu_vm_fragment(params, frag_start, end, flags, &frag, &frag_end);
1470
1471         /* walk over the address space and update the PTs */
1472         amdgpu_vm_pt_start(adev, params->vm, start, &cursor);
1473         while (cursor.pfn < end) {
1474                 unsigned shift, parent_shift, mask;
1475                 uint64_t incr, entry_end, pe_start;
1476                 struct amdgpu_bo *pt;
1477
1478                 if (!params->unlocked) {
1479                         /* make sure that the page tables covering the
1480                          * address range are actually allocated
1481                          */
1482                         r = amdgpu_vm_alloc_pts(params->adev, params->vm,
1483                                                 &cursor, params->immediate);
1484                         if (r)
1485                                 return r;
1486                 }
1487
1488                 shift = amdgpu_vm_level_shift(adev, cursor.level);
1489                 parent_shift = amdgpu_vm_level_shift(adev, cursor.level - 1);
1490                 if (params->unlocked) {
1491                         /* Unlocked updates are only allowed on the leaves */
1492                         if (amdgpu_vm_pt_descendant(adev, &cursor))
1493                                 continue;
1494                 } else if (adev->asic_type < CHIP_VEGA10 &&
1495                            (flags & AMDGPU_PTE_VALID)) {
1496                         /* No huge page support before GMC v9 */
1497                         if (cursor.level != AMDGPU_VM_PTB) {
1498                                 if (!amdgpu_vm_pt_descendant(adev, &cursor))
1499                                         return -ENOENT;
1500                                 continue;
1501                         }
1502                 } else if (frag < shift) {
1503                         /* We can't use this level when the fragment size is
1504                          * smaller than the address shift. Go to the next
1505                          * child entry and try again.
1506                          */
1507                         if (amdgpu_vm_pt_descendant(adev, &cursor))
1508                                 continue;
1509                 } else if (frag >= parent_shift) {
1510                         /* If the fragment size is even larger than the parent
1511                          * shift we should go up one level and check it again.
1512                          */
1513                         if (!amdgpu_vm_pt_ancestor(&cursor))
1514                                 return -EINVAL;
1515                         continue;
1516                 }
1517
1518                 pt = cursor.entry->base.bo;
1519                 if (!pt) {
1520                         /* We need all PDs and PTs for mapping something, */
1521                         if (flags & AMDGPU_PTE_VALID)
1522                                 return -ENOENT;
1523
1524                         /* but unmapping something can happen at a higher
1525                          * level.
1526                          */
1527                         if (!amdgpu_vm_pt_ancestor(&cursor))
1528                                 return -EINVAL;
1529
1530                         pt = cursor.entry->base.bo;
1531                         shift = parent_shift;
1532                         frag_end = max(frag_end, ALIGN(frag_start + 1,
1533                                    1ULL << shift));
1534                 }
1535
1536                 /* Looks good so far, calculate parameters for the update */
1537                 incr = (uint64_t)AMDGPU_GPU_PAGE_SIZE << shift;
1538                 mask = amdgpu_vm_entries_mask(adev, cursor.level);
1539                 pe_start = ((cursor.pfn >> shift) & mask) * 8;
1540                 entry_end = ((uint64_t)mask + 1) << shift;
1541                 entry_end += cursor.pfn & ~(entry_end - 1);
1542                 entry_end = min(entry_end, end);
1543
1544                 do {
1545                         struct amdgpu_vm *vm = params->vm;
1546                         uint64_t upd_end = min(entry_end, frag_end);
1547                         unsigned nptes = (upd_end - frag_start) >> shift;
1548                         uint64_t upd_flags = flags | AMDGPU_PTE_FRAG(frag);
1549
1550                         /* This can happen when we set higher level PDs to
1551                          * silent to stop fault floods.
1552                          */
1553                         nptes = max(nptes, 1u);
1554
1555                         trace_amdgpu_vm_update_ptes(params, frag_start, upd_end,
1556                                                     nptes, dst, incr, upd_flags,
1557                                                     vm->task_info.pid,
1558                                                     vm->immediate.fence_context);
1559                         amdgpu_vm_update_flags(params, pt, cursor.level,
1560                                                pe_start, dst, nptes, incr,
1561                                                upd_flags);
1562
1563                         pe_start += nptes * 8;
1564                         dst += nptes * incr;
1565
1566                         frag_start = upd_end;
1567                         if (frag_start >= frag_end) {
1568                                 /* figure out the next fragment */
1569                                 amdgpu_vm_fragment(params, frag_start, end,
1570                                                    flags, &frag, &frag_end);
1571                                 if (frag < shift)
1572                                         break;
1573                         }
1574                 } while (frag_start < entry_end);
1575
1576                 if (amdgpu_vm_pt_descendant(adev, &cursor)) {
1577                         /* Free all child entries.
1578                          * Update the tables with the flags and addresses and free up subsequent
1579                          * tables in the case of huge pages or freed up areas.
1580                          * This is the maximum you can free, because all other page tables are not
1581                          * completely covered by the range and so potentially still in use.
1582                          */
1583                         while (cursor.pfn < frag_start) {
1584                                 amdgpu_vm_free_pts(adev, params->vm, &cursor);
1585                                 amdgpu_vm_pt_next(adev, &cursor);
1586                         }
1587
1588                 } else if (frag >= shift) {
1589                         /* or just move on to the next on the same level. */
1590                         amdgpu_vm_pt_next(adev, &cursor);
1591                 }
1592         }
1593
1594         return 0;
1595 }
1596
1597 /**
1598  * amdgpu_vm_bo_update_mapping - update a mapping in the vm page table
1599  *
1600  * @adev: amdgpu_device pointer of the VM
1601  * @bo_adev: amdgpu_device pointer of the mapped BO
1602  * @vm: requested vm
1603  * @immediate: immediate submission in a page fault
1604  * @unlocked: unlocked invalidation during MM callback
1605  * @resv: fences we need to sync to
1606  * @start: start of mapped range
1607  * @last: last mapped entry
1608  * @flags: flags for the entries
1609  * @offset: offset into nodes and pages_addr
1610  * @res: ttm_resource to map
1611  * @pages_addr: DMA addresses to use for mapping
1612  * @fence: optional resulting fence
1613  *
1614  * Fill in the page table entries between @start and @last.
1615  *
1616  * Returns:
1617  * 0 for success, -EINVAL for failure.
1618  */
1619 int amdgpu_vm_bo_update_mapping(struct amdgpu_device *adev,
1620                                 struct amdgpu_device *bo_adev,
1621                                 struct amdgpu_vm *vm, bool immediate,
1622                                 bool unlocked, struct dma_resv *resv,
1623                                 uint64_t start, uint64_t last,
1624                                 uint64_t flags, uint64_t offset,
1625                                 struct ttm_resource *res,
1626                                 dma_addr_t *pages_addr,
1627                                 struct dma_fence **fence)
1628 {
1629         struct amdgpu_vm_update_params params;
1630         struct amdgpu_res_cursor cursor;
1631         enum amdgpu_sync_mode sync_mode;
1632         int r;
1633
1634         memset(&params, 0, sizeof(params));
1635         params.adev = adev;
1636         params.vm = vm;
1637         params.immediate = immediate;
1638         params.pages_addr = pages_addr;
1639         params.unlocked = unlocked;
1640
1641         /* Implicitly sync to command submissions in the same VM before
1642          * unmapping. Sync to moving fences before mapping.
1643          */
1644         if (!(flags & AMDGPU_PTE_VALID))
1645                 sync_mode = AMDGPU_SYNC_EQ_OWNER;
1646         else
1647                 sync_mode = AMDGPU_SYNC_EXPLICIT;
1648
1649         amdgpu_vm_eviction_lock(vm);
1650         if (vm->evicting) {
1651                 r = -EBUSY;
1652                 goto error_unlock;
1653         }
1654
1655         if (!unlocked && !dma_fence_is_signaled(vm->last_unlocked)) {
1656                 struct dma_fence *tmp = dma_fence_get_stub();
1657
1658                 amdgpu_bo_fence(vm->root.base.bo, vm->last_unlocked, true);
1659                 swap(vm->last_unlocked, tmp);
1660                 dma_fence_put(tmp);
1661         }
1662
1663         r = vm->update_funcs->prepare(&params, resv, sync_mode);
1664         if (r)
1665                 goto error_unlock;
1666
1667         amdgpu_res_first(res, offset, (last - start + 1) * AMDGPU_GPU_PAGE_SIZE,
1668                          &cursor);
1669         while (cursor.remaining) {
1670                 uint64_t tmp, num_entries, addr;
1671
1672                 num_entries = cursor.size >> AMDGPU_GPU_PAGE_SHIFT;
1673                 if (pages_addr) {
1674                         bool contiguous = true;
1675
1676                         if (num_entries > AMDGPU_GPU_PAGES_IN_CPU_PAGE) {
1677                                 uint64_t pfn = cursor.start >> PAGE_SHIFT;
1678                                 uint64_t count;
1679
1680                                 contiguous = pages_addr[pfn + 1] ==
1681                                         pages_addr[pfn] + PAGE_SIZE;
1682
1683                                 tmp = num_entries /
1684                                         AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1685                                 for (count = 2; count < tmp; ++count) {
1686                                         uint64_t idx = pfn + count;
1687
1688                                         if (contiguous != (pages_addr[idx] ==
1689                                             pages_addr[idx - 1] + PAGE_SIZE))
1690                                                 break;
1691                                 }
1692                                 num_entries = count *
1693                                         AMDGPU_GPU_PAGES_IN_CPU_PAGE;
1694                         }
1695
1696                         if (!contiguous) {
1697                                 addr = cursor.start;
1698                                 params.pages_addr = pages_addr;
1699                         } else {
1700                                 addr = pages_addr[cursor.start >> PAGE_SHIFT];
1701                                 params.pages_addr = NULL;
1702                         }
1703
1704                 } else if (flags & (AMDGPU_PTE_VALID | AMDGPU_PTE_PRT)) {
1705                         addr = bo_adev->vm_manager.vram_base_offset +
1706                                 cursor.start;
1707                 } else {
1708                         addr = 0;
1709                 }
1710
1711                 tmp = start + num_entries;
1712                 r = amdgpu_vm_update_ptes(&params, start, tmp, addr, flags);
1713                 if (r)
1714                         goto error_unlock;
1715
1716                 amdgpu_res_next(&cursor, num_entries * AMDGPU_GPU_PAGE_SIZE);
1717                 start = tmp;
1718         };
1719
1720         r = vm->update_funcs->commit(&params, fence);
1721
1722 error_unlock:
1723         amdgpu_vm_eviction_unlock(vm);
1724         return r;
1725 }
1726
1727 /**
1728  * amdgpu_vm_bo_update - update all BO mappings in the vm page table
1729  *
1730  * @adev: amdgpu_device pointer
1731  * @bo_va: requested BO and VM object
1732  * @clear: if true clear the entries
1733  *
1734  * Fill in the page table entries for @bo_va.
1735  *
1736  * Returns:
1737  * 0 for success, -EINVAL for failure.
1738  */
1739 int amdgpu_vm_bo_update(struct amdgpu_device *adev, struct amdgpu_bo_va *bo_va,
1740                         bool clear)
1741 {
1742         struct amdgpu_bo *bo = bo_va->base.bo;
1743         struct amdgpu_vm *vm = bo_va->base.vm;
1744         struct amdgpu_bo_va_mapping *mapping;
1745         dma_addr_t *pages_addr = NULL;
1746         struct ttm_resource *mem;
1747         struct dma_fence **last_update;
1748         struct dma_resv *resv;
1749         uint64_t flags;
1750         struct amdgpu_device *bo_adev = adev;
1751         int r;
1752
1753         if (clear || !bo) {
1754                 mem = NULL;
1755                 resv = vm->root.base.bo->tbo.base.resv;
1756         } else {
1757                 struct drm_gem_object *obj = &bo->tbo.base;
1758
1759                 resv = bo->tbo.base.resv;
1760                 if (obj->import_attach && bo_va->is_xgmi) {
1761                         struct dma_buf *dma_buf = obj->import_attach->dmabuf;
1762                         struct drm_gem_object *gobj = dma_buf->priv;
1763                         struct amdgpu_bo *abo = gem_to_amdgpu_bo(gobj);
1764
1765                         if (abo->tbo.mem.mem_type == TTM_PL_VRAM)
1766                                 bo = gem_to_amdgpu_bo(gobj);
1767                 }
1768                 mem = &bo->tbo.mem;
1769                 if (mem->mem_type == TTM_PL_TT)
1770                         pages_addr = bo->tbo.ttm->dma_address;
1771         }
1772
1773         if (bo) {
1774                 flags = amdgpu_ttm_tt_pte_flags(adev, bo->tbo.ttm, mem);
1775
1776                 if (amdgpu_bo_encrypted(bo))
1777                         flags |= AMDGPU_PTE_TMZ;
1778
1779                 bo_adev = amdgpu_ttm_adev(bo->tbo.bdev);
1780         } else {
1781                 flags = 0x0;
1782         }
1783
1784         if (clear || (bo && bo->tbo.base.resv ==
1785                       vm->root.base.bo->tbo.base.resv))
1786                 last_update = &vm->last_update;
1787         else
1788                 last_update = &bo_va->last_pt_update;
1789
1790         if (!clear && bo_va->base.moved) {
1791                 bo_va->base.moved = false;
1792                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1793
1794         } else if (bo_va->cleared != clear) {
1795                 list_splice_init(&bo_va->valids, &bo_va->invalids);
1796         }
1797
1798         list_for_each_entry(mapping, &bo_va->invalids, list) {
1799                 uint64_t update_flags = flags;
1800
1801                 /* normally,bo_va->flags only contians READABLE and WIRTEABLE bit go here
1802                  * but in case of something, we filter the flags in first place
1803                  */
1804                 if (!(mapping->flags & AMDGPU_PTE_READABLE))
1805                         update_flags &= ~AMDGPU_PTE_READABLE;
1806                 if (!(mapping->flags & AMDGPU_PTE_WRITEABLE))
1807                         update_flags &= ~AMDGPU_PTE_WRITEABLE;
1808
1809                 /* Apply ASIC specific mapping flags */
1810                 amdgpu_gmc_get_vm_pte(adev, mapping, &update_flags);
1811
1812                 trace_amdgpu_vm_bo_update(mapping);
1813
1814                 r = amdgpu_vm_bo_update_mapping(adev, bo_adev, vm, false, false,
1815                                                 resv, mapping->start,
1816                                                 mapping->last, update_flags,
1817                                                 mapping->offset, mem,
1818                                                 pages_addr, last_update);
1819                 if (r)
1820                         return r;
1821         }
1822
1823         /* If the BO is not in its preferred location add it back to
1824          * the evicted list so that it gets validated again on the
1825          * next command submission.
1826          */
1827         if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
1828                 uint32_t mem_type = bo->tbo.mem.mem_type;
1829
1830                 if (!(bo->preferred_domains &
1831                       amdgpu_mem_type_to_domain(mem_type)))
1832                         amdgpu_vm_bo_evicted(&bo_va->base);
1833                 else
1834                         amdgpu_vm_bo_idle(&bo_va->base);
1835         } else {
1836                 amdgpu_vm_bo_done(&bo_va->base);
1837         }
1838
1839         list_splice_init(&bo_va->invalids, &bo_va->valids);
1840         bo_va->cleared = clear;
1841
1842         if (trace_amdgpu_vm_bo_mapping_enabled()) {
1843                 list_for_each_entry(mapping, &bo_va->valids, list)
1844                         trace_amdgpu_vm_bo_mapping(mapping);
1845         }
1846
1847         return 0;
1848 }
1849
1850 /**
1851  * amdgpu_vm_update_prt_state - update the global PRT state
1852  *
1853  * @adev: amdgpu_device pointer
1854  */
1855 static void amdgpu_vm_update_prt_state(struct amdgpu_device *adev)
1856 {
1857         unsigned long flags;
1858         bool enable;
1859
1860         spin_lock_irqsave(&adev->vm_manager.prt_lock, flags);
1861         enable = !!atomic_read(&adev->vm_manager.num_prt_users);
1862         adev->gmc.gmc_funcs->set_prt(adev, enable);
1863         spin_unlock_irqrestore(&adev->vm_manager.prt_lock, flags);
1864 }
1865
1866 /**
1867  * amdgpu_vm_prt_get - add a PRT user
1868  *
1869  * @adev: amdgpu_device pointer
1870  */
1871 static void amdgpu_vm_prt_get(struct amdgpu_device *adev)
1872 {
1873         if (!adev->gmc.gmc_funcs->set_prt)
1874                 return;
1875
1876         if (atomic_inc_return(&adev->vm_manager.num_prt_users) == 1)
1877                 amdgpu_vm_update_prt_state(adev);
1878 }
1879
1880 /**
1881  * amdgpu_vm_prt_put - drop a PRT user
1882  *
1883  * @adev: amdgpu_device pointer
1884  */
1885 static void amdgpu_vm_prt_put(struct amdgpu_device *adev)
1886 {
1887         if (atomic_dec_return(&adev->vm_manager.num_prt_users) == 0)
1888                 amdgpu_vm_update_prt_state(adev);
1889 }
1890
1891 /**
1892  * amdgpu_vm_prt_cb - callback for updating the PRT status
1893  *
1894  * @fence: fence for the callback
1895  * @_cb: the callback function
1896  */
1897 static void amdgpu_vm_prt_cb(struct dma_fence *fence, struct dma_fence_cb *_cb)
1898 {
1899         struct amdgpu_prt_cb *cb = container_of(_cb, struct amdgpu_prt_cb, cb);
1900
1901         amdgpu_vm_prt_put(cb->adev);
1902         kfree(cb);
1903 }
1904
1905 /**
1906  * amdgpu_vm_add_prt_cb - add callback for updating the PRT status
1907  *
1908  * @adev: amdgpu_device pointer
1909  * @fence: fence for the callback
1910  */
1911 static void amdgpu_vm_add_prt_cb(struct amdgpu_device *adev,
1912                                  struct dma_fence *fence)
1913 {
1914         struct amdgpu_prt_cb *cb;
1915
1916         if (!adev->gmc.gmc_funcs->set_prt)
1917                 return;
1918
1919         cb = kmalloc(sizeof(struct amdgpu_prt_cb), GFP_KERNEL);
1920         if (!cb) {
1921                 /* Last resort when we are OOM */
1922                 if (fence)
1923                         dma_fence_wait(fence, false);
1924
1925                 amdgpu_vm_prt_put(adev);
1926         } else {
1927                 cb->adev = adev;
1928                 if (!fence || dma_fence_add_callback(fence, &cb->cb,
1929                                                      amdgpu_vm_prt_cb))
1930                         amdgpu_vm_prt_cb(fence, &cb->cb);
1931         }
1932 }
1933
1934 /**
1935  * amdgpu_vm_free_mapping - free a mapping
1936  *
1937  * @adev: amdgpu_device pointer
1938  * @vm: requested vm
1939  * @mapping: mapping to be freed
1940  * @fence: fence of the unmap operation
1941  *
1942  * Free a mapping and make sure we decrease the PRT usage count if applicable.
1943  */
1944 static void amdgpu_vm_free_mapping(struct amdgpu_device *adev,
1945                                    struct amdgpu_vm *vm,
1946                                    struct amdgpu_bo_va_mapping *mapping,
1947                                    struct dma_fence *fence)
1948 {
1949         if (mapping->flags & AMDGPU_PTE_PRT)
1950                 amdgpu_vm_add_prt_cb(adev, fence);
1951         kfree(mapping);
1952 }
1953
1954 /**
1955  * amdgpu_vm_prt_fini - finish all prt mappings
1956  *
1957  * @adev: amdgpu_device pointer
1958  * @vm: requested vm
1959  *
1960  * Register a cleanup callback to disable PRT support after VM dies.
1961  */
1962 static void amdgpu_vm_prt_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
1963 {
1964         struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
1965         struct dma_fence *excl, **shared;
1966         unsigned i, shared_count;
1967         int r;
1968
1969         r = dma_resv_get_fences_rcu(resv, &excl,
1970                                               &shared_count, &shared);
1971         if (r) {
1972                 /* Not enough memory to grab the fence list, as last resort
1973                  * block for all the fences to complete.
1974                  */
1975                 dma_resv_wait_timeout_rcu(resv, true, false,
1976                                                     MAX_SCHEDULE_TIMEOUT);
1977                 return;
1978         }
1979
1980         /* Add a callback for each fence in the reservation object */
1981         amdgpu_vm_prt_get(adev);
1982         amdgpu_vm_add_prt_cb(adev, excl);
1983
1984         for (i = 0; i < shared_count; ++i) {
1985                 amdgpu_vm_prt_get(adev);
1986                 amdgpu_vm_add_prt_cb(adev, shared[i]);
1987         }
1988
1989         kfree(shared);
1990 }
1991
1992 /**
1993  * amdgpu_vm_clear_freed - clear freed BOs in the PT
1994  *
1995  * @adev: amdgpu_device pointer
1996  * @vm: requested vm
1997  * @fence: optional resulting fence (unchanged if no work needed to be done
1998  * or if an error occurred)
1999  *
2000  * Make sure all freed BOs are cleared in the PT.
2001  * PTs have to be reserved and mutex must be locked!
2002  *
2003  * Returns:
2004  * 0 for success.
2005  *
2006  */
2007 int amdgpu_vm_clear_freed(struct amdgpu_device *adev,
2008                           struct amdgpu_vm *vm,
2009                           struct dma_fence **fence)
2010 {
2011         struct dma_resv *resv = vm->root.base.bo->tbo.base.resv;
2012         struct amdgpu_bo_va_mapping *mapping;
2013         uint64_t init_pte_value = 0;
2014         struct dma_fence *f = NULL;
2015         int r;
2016
2017         while (!list_empty(&vm->freed)) {
2018                 mapping = list_first_entry(&vm->freed,
2019                         struct amdgpu_bo_va_mapping, list);
2020                 list_del(&mapping->list);
2021
2022                 if (vm->pte_support_ats &&
2023                     mapping->start < AMDGPU_GMC_HOLE_START)
2024                         init_pte_value = AMDGPU_PTE_DEFAULT_ATC;
2025
2026                 r = amdgpu_vm_bo_update_mapping(adev, adev, vm, false, false,
2027                                                 resv, mapping->start,
2028                                                 mapping->last, init_pte_value,
2029                                                 0, NULL, NULL, &f);
2030                 amdgpu_vm_free_mapping(adev, vm, mapping, f);
2031                 if (r) {
2032                         dma_fence_put(f);
2033                         return r;
2034                 }
2035         }
2036
2037         if (fence && f) {
2038                 dma_fence_put(*fence);
2039                 *fence = f;
2040         } else {
2041                 dma_fence_put(f);
2042         }
2043
2044         return 0;
2045
2046 }
2047
2048 /**
2049  * amdgpu_vm_handle_moved - handle moved BOs in the PT
2050  *
2051  * @adev: amdgpu_device pointer
2052  * @vm: requested vm
2053  *
2054  * Make sure all BOs which are moved are updated in the PTs.
2055  *
2056  * Returns:
2057  * 0 for success.
2058  *
2059  * PTs have to be reserved!
2060  */
2061 int amdgpu_vm_handle_moved(struct amdgpu_device *adev,
2062                            struct amdgpu_vm *vm)
2063 {
2064         struct amdgpu_bo_va *bo_va, *tmp;
2065         struct dma_resv *resv;
2066         bool clear;
2067         int r;
2068
2069         list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
2070                 /* Per VM BOs never need to bo cleared in the page tables */
2071                 r = amdgpu_vm_bo_update(adev, bo_va, false);
2072                 if (r)
2073                         return r;
2074         }
2075
2076         spin_lock(&vm->invalidated_lock);
2077         while (!list_empty(&vm->invalidated)) {
2078                 bo_va = list_first_entry(&vm->invalidated, struct amdgpu_bo_va,
2079                                          base.vm_status);
2080                 resv = bo_va->base.bo->tbo.base.resv;
2081                 spin_unlock(&vm->invalidated_lock);
2082
2083                 /* Try to reserve the BO to avoid clearing its ptes */
2084                 if (!amdgpu_vm_debug && dma_resv_trylock(resv))
2085                         clear = false;
2086                 /* Somebody else is using the BO right now */
2087                 else
2088                         clear = true;
2089
2090                 r = amdgpu_vm_bo_update(adev, bo_va, clear);
2091                 if (r)
2092                         return r;
2093
2094                 if (!clear)
2095                         dma_resv_unlock(resv);
2096                 spin_lock(&vm->invalidated_lock);
2097         }
2098         spin_unlock(&vm->invalidated_lock);
2099
2100         return 0;
2101 }
2102
2103 /**
2104  * amdgpu_vm_bo_add - add a bo to a specific vm
2105  *
2106  * @adev: amdgpu_device pointer
2107  * @vm: requested vm
2108  * @bo: amdgpu buffer object
2109  *
2110  * Add @bo into the requested vm.
2111  * Add @bo to the list of bos associated with the vm
2112  *
2113  * Returns:
2114  * Newly added bo_va or NULL for failure
2115  *
2116  * Object has to be reserved!
2117  */
2118 struct amdgpu_bo_va *amdgpu_vm_bo_add(struct amdgpu_device *adev,
2119                                       struct amdgpu_vm *vm,
2120                                       struct amdgpu_bo *bo)
2121 {
2122         struct amdgpu_bo_va *bo_va;
2123
2124         bo_va = kzalloc(sizeof(struct amdgpu_bo_va), GFP_KERNEL);
2125         if (bo_va == NULL) {
2126                 return NULL;
2127         }
2128         amdgpu_vm_bo_base_init(&bo_va->base, vm, bo);
2129
2130         bo_va->ref_count = 1;
2131         INIT_LIST_HEAD(&bo_va->valids);
2132         INIT_LIST_HEAD(&bo_va->invalids);
2133
2134         if (!bo)
2135                 return bo_va;
2136
2137         if (amdgpu_dmabuf_is_xgmi_accessible(adev, bo)) {
2138                 bo_va->is_xgmi = true;
2139                 /* Power up XGMI if it can be potentially used */
2140                 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MAX_VEGA20);
2141         }
2142
2143         return bo_va;
2144 }
2145
2146
2147 /**
2148  * amdgpu_vm_bo_insert_map - insert a new mapping
2149  *
2150  * @adev: amdgpu_device pointer
2151  * @bo_va: bo_va to store the address
2152  * @mapping: the mapping to insert
2153  *
2154  * Insert a new mapping into all structures.
2155  */
2156 static void amdgpu_vm_bo_insert_map(struct amdgpu_device *adev,
2157                                     struct amdgpu_bo_va *bo_va,
2158                                     struct amdgpu_bo_va_mapping *mapping)
2159 {
2160         struct amdgpu_vm *vm = bo_va->base.vm;
2161         struct amdgpu_bo *bo = bo_va->base.bo;
2162
2163         mapping->bo_va = bo_va;
2164         list_add(&mapping->list, &bo_va->invalids);
2165         amdgpu_vm_it_insert(mapping, &vm->va);
2166
2167         if (mapping->flags & AMDGPU_PTE_PRT)
2168                 amdgpu_vm_prt_get(adev);
2169
2170         if (bo && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv &&
2171             !bo_va->base.moved) {
2172                 list_move(&bo_va->base.vm_status, &vm->moved);
2173         }
2174         trace_amdgpu_vm_bo_map(bo_va, mapping);
2175 }
2176
2177 /**
2178  * amdgpu_vm_bo_map - map bo inside a vm
2179  *
2180  * @adev: amdgpu_device pointer
2181  * @bo_va: bo_va to store the address
2182  * @saddr: where to map the BO
2183  * @offset: requested offset in the BO
2184  * @size: BO size in bytes
2185  * @flags: attributes of pages (read/write/valid/etc.)
2186  *
2187  * Add a mapping of the BO at the specefied addr into the VM.
2188  *
2189  * Returns:
2190  * 0 for success, error for failure.
2191  *
2192  * Object has to be reserved and unreserved outside!
2193  */
2194 int amdgpu_vm_bo_map(struct amdgpu_device *adev,
2195                      struct amdgpu_bo_va *bo_va,
2196                      uint64_t saddr, uint64_t offset,
2197                      uint64_t size, uint64_t flags)
2198 {
2199         struct amdgpu_bo_va_mapping *mapping, *tmp;
2200         struct amdgpu_bo *bo = bo_va->base.bo;
2201         struct amdgpu_vm *vm = bo_va->base.vm;
2202         uint64_t eaddr;
2203
2204         /* validate the parameters */
2205         if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK ||
2206             size == 0 || size & ~PAGE_MASK)
2207                 return -EINVAL;
2208
2209         /* make sure object fit at this offset */
2210         eaddr = saddr + size - 1;
2211         if (saddr >= eaddr ||
2212             (bo && offset + size > amdgpu_bo_size(bo)) ||
2213             (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2214                 return -EINVAL;
2215
2216         saddr /= AMDGPU_GPU_PAGE_SIZE;
2217         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2218
2219         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2220         if (tmp) {
2221                 /* bo and tmp overlap, invalid addr */
2222                 dev_err(adev->dev, "bo %p va 0x%010Lx-0x%010Lx conflict with "
2223                         "0x%010Lx-0x%010Lx\n", bo, saddr, eaddr,
2224                         tmp->start, tmp->last + 1);
2225                 return -EINVAL;
2226         }
2227
2228         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2229         if (!mapping)
2230                 return -ENOMEM;
2231
2232         mapping->start = saddr;
2233         mapping->last = eaddr;
2234         mapping->offset = offset;
2235         mapping->flags = flags;
2236
2237         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2238
2239         return 0;
2240 }
2241
2242 /**
2243  * amdgpu_vm_bo_replace_map - map bo inside a vm, replacing existing mappings
2244  *
2245  * @adev: amdgpu_device pointer
2246  * @bo_va: bo_va to store the address
2247  * @saddr: where to map the BO
2248  * @offset: requested offset in the BO
2249  * @size: BO size in bytes
2250  * @flags: attributes of pages (read/write/valid/etc.)
2251  *
2252  * Add a mapping of the BO at the specefied addr into the VM. Replace existing
2253  * mappings as we do so.
2254  *
2255  * Returns:
2256  * 0 for success, error for failure.
2257  *
2258  * Object has to be reserved and unreserved outside!
2259  */
2260 int amdgpu_vm_bo_replace_map(struct amdgpu_device *adev,
2261                              struct amdgpu_bo_va *bo_va,
2262                              uint64_t saddr, uint64_t offset,
2263                              uint64_t size, uint64_t flags)
2264 {
2265         struct amdgpu_bo_va_mapping *mapping;
2266         struct amdgpu_bo *bo = bo_va->base.bo;
2267         uint64_t eaddr;
2268         int r;
2269
2270         /* validate the parameters */
2271         if (saddr & ~PAGE_MASK || offset & ~PAGE_MASK ||
2272             size == 0 || size & ~PAGE_MASK)
2273                 return -EINVAL;
2274
2275         /* make sure object fit at this offset */
2276         eaddr = saddr + size - 1;
2277         if (saddr >= eaddr ||
2278             (bo && offset + size > amdgpu_bo_size(bo)) ||
2279             (eaddr >= adev->vm_manager.max_pfn << AMDGPU_GPU_PAGE_SHIFT))
2280                 return -EINVAL;
2281
2282         /* Allocate all the needed memory */
2283         mapping = kmalloc(sizeof(*mapping), GFP_KERNEL);
2284         if (!mapping)
2285                 return -ENOMEM;
2286
2287         r = amdgpu_vm_bo_clear_mappings(adev, bo_va->base.vm, saddr, size);
2288         if (r) {
2289                 kfree(mapping);
2290                 return r;
2291         }
2292
2293         saddr /= AMDGPU_GPU_PAGE_SIZE;
2294         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2295
2296         mapping->start = saddr;
2297         mapping->last = eaddr;
2298         mapping->offset = offset;
2299         mapping->flags = flags;
2300
2301         amdgpu_vm_bo_insert_map(adev, bo_va, mapping);
2302
2303         return 0;
2304 }
2305
2306 /**
2307  * amdgpu_vm_bo_unmap - remove bo mapping from vm
2308  *
2309  * @adev: amdgpu_device pointer
2310  * @bo_va: bo_va to remove the address from
2311  * @saddr: where to the BO is mapped
2312  *
2313  * Remove a mapping of the BO at the specefied addr from the VM.
2314  *
2315  * Returns:
2316  * 0 for success, error for failure.
2317  *
2318  * Object has to be reserved and unreserved outside!
2319  */
2320 int amdgpu_vm_bo_unmap(struct amdgpu_device *adev,
2321                        struct amdgpu_bo_va *bo_va,
2322                        uint64_t saddr)
2323 {
2324         struct amdgpu_bo_va_mapping *mapping;
2325         struct amdgpu_vm *vm = bo_va->base.vm;
2326         bool valid = true;
2327
2328         saddr /= AMDGPU_GPU_PAGE_SIZE;
2329
2330         list_for_each_entry(mapping, &bo_va->valids, list) {
2331                 if (mapping->start == saddr)
2332                         break;
2333         }
2334
2335         if (&mapping->list == &bo_va->valids) {
2336                 valid = false;
2337
2338                 list_for_each_entry(mapping, &bo_va->invalids, list) {
2339                         if (mapping->start == saddr)
2340                                 break;
2341                 }
2342
2343                 if (&mapping->list == &bo_va->invalids)
2344                         return -ENOENT;
2345         }
2346
2347         list_del(&mapping->list);
2348         amdgpu_vm_it_remove(mapping, &vm->va);
2349         mapping->bo_va = NULL;
2350         trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2351
2352         if (valid)
2353                 list_add(&mapping->list, &vm->freed);
2354         else
2355                 amdgpu_vm_free_mapping(adev, vm, mapping,
2356                                        bo_va->last_pt_update);
2357
2358         return 0;
2359 }
2360
2361 /**
2362  * amdgpu_vm_bo_clear_mappings - remove all mappings in a specific range
2363  *
2364  * @adev: amdgpu_device pointer
2365  * @vm: VM structure to use
2366  * @saddr: start of the range
2367  * @size: size of the range
2368  *
2369  * Remove all mappings in a range, split them as appropriate.
2370  *
2371  * Returns:
2372  * 0 for success, error for failure.
2373  */
2374 int amdgpu_vm_bo_clear_mappings(struct amdgpu_device *adev,
2375                                 struct amdgpu_vm *vm,
2376                                 uint64_t saddr, uint64_t size)
2377 {
2378         struct amdgpu_bo_va_mapping *before, *after, *tmp, *next;
2379         LIST_HEAD(removed);
2380         uint64_t eaddr;
2381
2382         eaddr = saddr + size - 1;
2383         saddr /= AMDGPU_GPU_PAGE_SIZE;
2384         eaddr /= AMDGPU_GPU_PAGE_SIZE;
2385
2386         /* Allocate all the needed memory */
2387         before = kzalloc(sizeof(*before), GFP_KERNEL);
2388         if (!before)
2389                 return -ENOMEM;
2390         INIT_LIST_HEAD(&before->list);
2391
2392         after = kzalloc(sizeof(*after), GFP_KERNEL);
2393         if (!after) {
2394                 kfree(before);
2395                 return -ENOMEM;
2396         }
2397         INIT_LIST_HEAD(&after->list);
2398
2399         /* Now gather all removed mappings */
2400         tmp = amdgpu_vm_it_iter_first(&vm->va, saddr, eaddr);
2401         while (tmp) {
2402                 /* Remember mapping split at the start */
2403                 if (tmp->start < saddr) {
2404                         before->start = tmp->start;
2405                         before->last = saddr - 1;
2406                         before->offset = tmp->offset;
2407                         before->flags = tmp->flags;
2408                         before->bo_va = tmp->bo_va;
2409                         list_add(&before->list, &tmp->bo_va->invalids);
2410                 }
2411
2412                 /* Remember mapping split at the end */
2413                 if (tmp->last > eaddr) {
2414                         after->start = eaddr + 1;
2415                         after->last = tmp->last;
2416                         after->offset = tmp->offset;
2417                         after->offset += (after->start - tmp->start) << PAGE_SHIFT;
2418                         after->flags = tmp->flags;
2419                         after->bo_va = tmp->bo_va;
2420                         list_add(&after->list, &tmp->bo_va->invalids);
2421                 }
2422
2423                 list_del(&tmp->list);
2424                 list_add(&tmp->list, &removed);
2425
2426                 tmp = amdgpu_vm_it_iter_next(tmp, saddr, eaddr);
2427         }
2428
2429         /* And free them up */
2430         list_for_each_entry_safe(tmp, next, &removed, list) {
2431                 amdgpu_vm_it_remove(tmp, &vm->va);
2432                 list_del(&tmp->list);
2433
2434                 if (tmp->start < saddr)
2435                     tmp->start = saddr;
2436                 if (tmp->last > eaddr)
2437                     tmp->last = eaddr;
2438
2439                 tmp->bo_va = NULL;
2440                 list_add(&tmp->list, &vm->freed);
2441                 trace_amdgpu_vm_bo_unmap(NULL, tmp);
2442         }
2443
2444         /* Insert partial mapping before the range */
2445         if (!list_empty(&before->list)) {
2446                 amdgpu_vm_it_insert(before, &vm->va);
2447                 if (before->flags & AMDGPU_PTE_PRT)
2448                         amdgpu_vm_prt_get(adev);
2449         } else {
2450                 kfree(before);
2451         }
2452
2453         /* Insert partial mapping after the range */
2454         if (!list_empty(&after->list)) {
2455                 amdgpu_vm_it_insert(after, &vm->va);
2456                 if (after->flags & AMDGPU_PTE_PRT)
2457                         amdgpu_vm_prt_get(adev);
2458         } else {
2459                 kfree(after);
2460         }
2461
2462         return 0;
2463 }
2464
2465 /**
2466  * amdgpu_vm_bo_lookup_mapping - find mapping by address
2467  *
2468  * @vm: the requested VM
2469  * @addr: the address
2470  *
2471  * Find a mapping by it's address.
2472  *
2473  * Returns:
2474  * The amdgpu_bo_va_mapping matching for addr or NULL
2475  *
2476  */
2477 struct amdgpu_bo_va_mapping *amdgpu_vm_bo_lookup_mapping(struct amdgpu_vm *vm,
2478                                                          uint64_t addr)
2479 {
2480         return amdgpu_vm_it_iter_first(&vm->va, addr, addr);
2481 }
2482
2483 /**
2484  * amdgpu_vm_bo_trace_cs - trace all reserved mappings
2485  *
2486  * @vm: the requested vm
2487  * @ticket: CS ticket
2488  *
2489  * Trace all mappings of BOs reserved during a command submission.
2490  */
2491 void amdgpu_vm_bo_trace_cs(struct amdgpu_vm *vm, struct ww_acquire_ctx *ticket)
2492 {
2493         struct amdgpu_bo_va_mapping *mapping;
2494
2495         if (!trace_amdgpu_vm_bo_cs_enabled())
2496                 return;
2497
2498         for (mapping = amdgpu_vm_it_iter_first(&vm->va, 0, U64_MAX); mapping;
2499              mapping = amdgpu_vm_it_iter_next(mapping, 0, U64_MAX)) {
2500                 if (mapping->bo_va && mapping->bo_va->base.bo) {
2501                         struct amdgpu_bo *bo;
2502
2503                         bo = mapping->bo_va->base.bo;
2504                         if (dma_resv_locking_ctx(bo->tbo.base.resv) !=
2505                             ticket)
2506                                 continue;
2507                 }
2508
2509                 trace_amdgpu_vm_bo_cs(mapping);
2510         }
2511 }
2512
2513 /**
2514  * amdgpu_vm_bo_rmv - remove a bo to a specific vm
2515  *
2516  * @adev: amdgpu_device pointer
2517  * @bo_va: requested bo_va
2518  *
2519  * Remove @bo_va->bo from the requested vm.
2520  *
2521  * Object have to be reserved!
2522  */
2523 void amdgpu_vm_bo_rmv(struct amdgpu_device *adev,
2524                       struct amdgpu_bo_va *bo_va)
2525 {
2526         struct amdgpu_bo_va_mapping *mapping, *next;
2527         struct amdgpu_bo *bo = bo_va->base.bo;
2528         struct amdgpu_vm *vm = bo_va->base.vm;
2529         struct amdgpu_vm_bo_base **base;
2530
2531         if (bo) {
2532                 if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2533                         vm->bulk_moveable = false;
2534
2535                 for (base = &bo_va->base.bo->vm_bo; *base;
2536                      base = &(*base)->next) {
2537                         if (*base != &bo_va->base)
2538                                 continue;
2539
2540                         *base = bo_va->base.next;
2541                         break;
2542                 }
2543         }
2544
2545         spin_lock(&vm->invalidated_lock);
2546         list_del(&bo_va->base.vm_status);
2547         spin_unlock(&vm->invalidated_lock);
2548
2549         list_for_each_entry_safe(mapping, next, &bo_va->valids, list) {
2550                 list_del(&mapping->list);
2551                 amdgpu_vm_it_remove(mapping, &vm->va);
2552                 mapping->bo_va = NULL;
2553                 trace_amdgpu_vm_bo_unmap(bo_va, mapping);
2554                 list_add(&mapping->list, &vm->freed);
2555         }
2556         list_for_each_entry_safe(mapping, next, &bo_va->invalids, list) {
2557                 list_del(&mapping->list);
2558                 amdgpu_vm_it_remove(mapping, &vm->va);
2559                 amdgpu_vm_free_mapping(adev, vm, mapping,
2560                                        bo_va->last_pt_update);
2561         }
2562
2563         dma_fence_put(bo_va->last_pt_update);
2564
2565         if (bo && bo_va->is_xgmi)
2566                 amdgpu_xgmi_set_pstate(adev, AMDGPU_XGMI_PSTATE_MIN);
2567
2568         kfree(bo_va);
2569 }
2570
2571 /**
2572  * amdgpu_vm_evictable - check if we can evict a VM
2573  *
2574  * @bo: A page table of the VM.
2575  *
2576  * Check if it is possible to evict a VM.
2577  */
2578 bool amdgpu_vm_evictable(struct amdgpu_bo *bo)
2579 {
2580         struct amdgpu_vm_bo_base *bo_base = bo->vm_bo;
2581
2582         /* Page tables of a destroyed VM can go away immediately */
2583         if (!bo_base || !bo_base->vm)
2584                 return true;
2585
2586         /* Don't evict VM page tables while they are busy */
2587         if (!dma_resv_test_signaled_rcu(bo->tbo.base.resv, true))
2588                 return false;
2589
2590         /* Try to block ongoing updates */
2591         if (!amdgpu_vm_eviction_trylock(bo_base->vm))
2592                 return false;
2593
2594         /* Don't evict VM page tables while they are updated */
2595         if (!dma_fence_is_signaled(bo_base->vm->last_unlocked)) {
2596                 amdgpu_vm_eviction_unlock(bo_base->vm);
2597                 return false;
2598         }
2599
2600         bo_base->vm->evicting = true;
2601         amdgpu_vm_eviction_unlock(bo_base->vm);
2602         return true;
2603 }
2604
2605 /**
2606  * amdgpu_vm_bo_invalidate - mark the bo as invalid
2607  *
2608  * @adev: amdgpu_device pointer
2609  * @bo: amdgpu buffer object
2610  * @evicted: is the BO evicted
2611  *
2612  * Mark @bo as invalid.
2613  */
2614 void amdgpu_vm_bo_invalidate(struct amdgpu_device *adev,
2615                              struct amdgpu_bo *bo, bool evicted)
2616 {
2617         struct amdgpu_vm_bo_base *bo_base;
2618
2619         /* shadow bo doesn't have bo base, its validation needs its parent */
2620         if (bo->parent && bo->parent->shadow == bo)
2621                 bo = bo->parent;
2622
2623         for (bo_base = bo->vm_bo; bo_base; bo_base = bo_base->next) {
2624                 struct amdgpu_vm *vm = bo_base->vm;
2625
2626                 if (evicted && bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv) {
2627                         amdgpu_vm_bo_evicted(bo_base);
2628                         continue;
2629                 }
2630
2631                 if (bo_base->moved)
2632                         continue;
2633                 bo_base->moved = true;
2634
2635                 if (bo->tbo.type == ttm_bo_type_kernel)
2636                         amdgpu_vm_bo_relocated(bo_base);
2637                 else if (bo->tbo.base.resv == vm->root.base.bo->tbo.base.resv)
2638                         amdgpu_vm_bo_moved(bo_base);
2639                 else
2640                         amdgpu_vm_bo_invalidated(bo_base);
2641         }
2642 }
2643
2644 /**
2645  * amdgpu_vm_get_block_size - calculate VM page table size as power of two
2646  *
2647  * @vm_size: VM size
2648  *
2649  * Returns:
2650  * VM page table as power of two
2651  */
2652 static uint32_t amdgpu_vm_get_block_size(uint64_t vm_size)
2653 {
2654         /* Total bits covered by PD + PTs */
2655         unsigned bits = ilog2(vm_size) + 18;
2656
2657         /* Make sure the PD is 4K in size up to 8GB address space.
2658            Above that split equal between PD and PTs */
2659         if (vm_size <= 8)
2660                 return (bits - 9);
2661         else
2662                 return ((bits + 3) / 2);
2663 }
2664
2665 /**
2666  * amdgpu_vm_adjust_size - adjust vm size, block size and fragment size
2667  *
2668  * @adev: amdgpu_device pointer
2669  * @min_vm_size: the minimum vm size in GB if it's set auto
2670  * @fragment_size_default: Default PTE fragment size
2671  * @max_level: max VMPT level
2672  * @max_bits: max address space size in bits
2673  *
2674  */
2675 void amdgpu_vm_adjust_size(struct amdgpu_device *adev, uint32_t min_vm_size,
2676                            uint32_t fragment_size_default, unsigned max_level,
2677                            unsigned max_bits)
2678 {
2679         unsigned int max_size = 1 << (max_bits - 30);
2680         unsigned int vm_size;
2681         uint64_t tmp;
2682
2683         /* adjust vm size first */
2684         if (amdgpu_vm_size != -1) {
2685                 vm_size = amdgpu_vm_size;
2686                 if (vm_size > max_size) {
2687                         dev_warn(adev->dev, "VM size (%d) too large, max is %u GB\n",
2688                                  amdgpu_vm_size, max_size);
2689                         vm_size = max_size;
2690                 }
2691         } else {
2692                 struct sysinfo si;
2693                 unsigned int phys_ram_gb;
2694
2695                 /* Optimal VM size depends on the amount of physical
2696                  * RAM available. Underlying requirements and
2697                  * assumptions:
2698                  *
2699                  *  - Need to map system memory and VRAM from all GPUs
2700                  *     - VRAM from other GPUs not known here
2701                  *     - Assume VRAM <= system memory
2702                  *  - On GFX8 and older, VM space can be segmented for
2703                  *    different MTYPEs
2704                  *  - Need to allow room for fragmentation, guard pages etc.
2705                  *
2706                  * This adds up to a rough guess of system memory x3.
2707                  * Round up to power of two to maximize the available
2708                  * VM size with the given page table size.
2709                  */
2710                 si_meminfo(&si);
2711                 phys_ram_gb = ((uint64_t)si.totalram * si.mem_unit +
2712                                (1 << 30) - 1) >> 30;
2713                 vm_size = roundup_pow_of_two(
2714                         min(max(phys_ram_gb * 3, min_vm_size), max_size));
2715         }
2716
2717         adev->vm_manager.max_pfn = (uint64_t)vm_size << 18;
2718
2719         tmp = roundup_pow_of_two(adev->vm_manager.max_pfn);
2720         if (amdgpu_vm_block_size != -1)
2721                 tmp >>= amdgpu_vm_block_size - 9;
2722         tmp = DIV_ROUND_UP(fls64(tmp) - 1, 9) - 1;
2723         adev->vm_manager.num_level = min(max_level, (unsigned)tmp);
2724         switch (adev->vm_manager.num_level) {
2725         case 3:
2726                 adev->vm_manager.root_level = AMDGPU_VM_PDB2;
2727                 break;
2728         case 2:
2729                 adev->vm_manager.root_level = AMDGPU_VM_PDB1;
2730                 break;
2731         case 1:
2732                 adev->vm_manager.root_level = AMDGPU_VM_PDB0;
2733                 break;
2734         default:
2735                 dev_err(adev->dev, "VMPT only supports 2~4+1 levels\n");
2736         }
2737         /* block size depends on vm size and hw setup*/
2738         if (amdgpu_vm_block_size != -1)
2739                 adev->vm_manager.block_size =
2740                         min((unsigned)amdgpu_vm_block_size, max_bits
2741                             - AMDGPU_GPU_PAGE_SHIFT
2742                             - 9 * adev->vm_manager.num_level);
2743         else if (adev->vm_manager.num_level > 1)
2744                 adev->vm_manager.block_size = 9;
2745         else
2746                 adev->vm_manager.block_size = amdgpu_vm_get_block_size(tmp);
2747
2748         if (amdgpu_vm_fragment_size == -1)
2749                 adev->vm_manager.fragment_size = fragment_size_default;
2750         else
2751                 adev->vm_manager.fragment_size = amdgpu_vm_fragment_size;
2752
2753         DRM_INFO("vm size is %u GB, %u levels, block size is %u-bit, fragment size is %u-bit\n",
2754                  vm_size, adev->vm_manager.num_level + 1,
2755                  adev->vm_manager.block_size,
2756                  adev->vm_manager.fragment_size);
2757 }
2758
2759 /**
2760  * amdgpu_vm_wait_idle - wait for the VM to become idle
2761  *
2762  * @vm: VM object to wait for
2763  * @timeout: timeout to wait for VM to become idle
2764  */
2765 long amdgpu_vm_wait_idle(struct amdgpu_vm *vm, long timeout)
2766 {
2767         timeout = dma_resv_wait_timeout_rcu(vm->root.base.bo->tbo.base.resv,
2768                                             true, true, timeout);
2769         if (timeout <= 0)
2770                 return timeout;
2771
2772         return dma_fence_wait_timeout(vm->last_unlocked, true, timeout);
2773 }
2774
2775 /**
2776  * amdgpu_vm_init - initialize a vm instance
2777  *
2778  * @adev: amdgpu_device pointer
2779  * @vm: requested vm
2780  * @pasid: Process address space identifier
2781  *
2782  * Init @vm fields.
2783  *
2784  * Returns:
2785  * 0 for success, error for failure.
2786  */
2787 int amdgpu_vm_init(struct amdgpu_device *adev, struct amdgpu_vm *vm, u32 pasid)
2788 {
2789         struct amdgpu_bo *root;
2790         int r, i;
2791
2792         vm->va = RB_ROOT_CACHED;
2793         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
2794                 vm->reserved_vmid[i] = NULL;
2795         INIT_LIST_HEAD(&vm->evicted);
2796         INIT_LIST_HEAD(&vm->relocated);
2797         INIT_LIST_HEAD(&vm->moved);
2798         INIT_LIST_HEAD(&vm->idle);
2799         INIT_LIST_HEAD(&vm->invalidated);
2800         spin_lock_init(&vm->invalidated_lock);
2801         INIT_LIST_HEAD(&vm->freed);
2802         INIT_LIST_HEAD(&vm->done);
2803
2804         /* create scheduler entities for page table updates */
2805         r = drm_sched_entity_init(&vm->immediate, DRM_SCHED_PRIORITY_NORMAL,
2806                                   adev->vm_manager.vm_pte_scheds,
2807                                   adev->vm_manager.vm_pte_num_scheds, NULL);
2808         if (r)
2809                 return r;
2810
2811         r = drm_sched_entity_init(&vm->delayed, DRM_SCHED_PRIORITY_NORMAL,
2812                                   adev->vm_manager.vm_pte_scheds,
2813                                   adev->vm_manager.vm_pte_num_scheds, NULL);
2814         if (r)
2815                 goto error_free_immediate;
2816
2817         vm->pte_support_ats = false;
2818         vm->is_compute_context = false;
2819
2820         vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2821                                     AMDGPU_VM_USE_CPU_FOR_GFX);
2822
2823         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2824                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2825         WARN_ONCE((vm->use_cpu_for_update &&
2826                    !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2827                   "CPU update of VM recommended only for large BAR system\n");
2828
2829         if (vm->use_cpu_for_update)
2830                 vm->update_funcs = &amdgpu_vm_cpu_funcs;
2831         else
2832                 vm->update_funcs = &amdgpu_vm_sdma_funcs;
2833         vm->last_update = NULL;
2834         vm->last_unlocked = dma_fence_get_stub();
2835
2836         mutex_init(&vm->eviction_lock);
2837         vm->evicting = false;
2838
2839         r = amdgpu_vm_pt_create(adev, vm, adev->vm_manager.root_level,
2840                                 false, &root);
2841         if (r)
2842                 goto error_free_delayed;
2843
2844         r = amdgpu_bo_reserve(root, true);
2845         if (r)
2846                 goto error_free_root;
2847
2848         r = dma_resv_reserve_shared(root->tbo.base.resv, 1);
2849         if (r)
2850                 goto error_unreserve;
2851
2852         amdgpu_vm_bo_base_init(&vm->root.base, vm, root);
2853
2854         r = amdgpu_vm_clear_bo(adev, vm, root, false);
2855         if (r)
2856                 goto error_unreserve;
2857
2858         amdgpu_bo_unreserve(vm->root.base.bo);
2859
2860         if (pasid) {
2861                 unsigned long flags;
2862
2863                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2864                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2865                               GFP_ATOMIC);
2866                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2867                 if (r < 0)
2868                         goto error_free_root;
2869
2870                 vm->pasid = pasid;
2871         }
2872
2873         INIT_KFIFO(vm->faults);
2874
2875         return 0;
2876
2877 error_unreserve:
2878         amdgpu_bo_unreserve(vm->root.base.bo);
2879
2880 error_free_root:
2881         amdgpu_bo_unref(&vm->root.base.bo->shadow);
2882         amdgpu_bo_unref(&vm->root.base.bo);
2883         vm->root.base.bo = NULL;
2884
2885 error_free_delayed:
2886         dma_fence_put(vm->last_unlocked);
2887         drm_sched_entity_destroy(&vm->delayed);
2888
2889 error_free_immediate:
2890         drm_sched_entity_destroy(&vm->immediate);
2891
2892         return r;
2893 }
2894
2895 /**
2896  * amdgpu_vm_check_clean_reserved - check if a VM is clean
2897  *
2898  * @adev: amdgpu_device pointer
2899  * @vm: the VM to check
2900  *
2901  * check all entries of the root PD, if any subsequent PDs are allocated,
2902  * it means there are page table creating and filling, and is no a clean
2903  * VM
2904  *
2905  * Returns:
2906  *      0 if this VM is clean
2907  */
2908 static int amdgpu_vm_check_clean_reserved(struct amdgpu_device *adev,
2909         struct amdgpu_vm *vm)
2910 {
2911         enum amdgpu_vm_level root = adev->vm_manager.root_level;
2912         unsigned int entries = amdgpu_vm_num_entries(adev, root);
2913         unsigned int i = 0;
2914
2915         if (!(vm->root.entries))
2916                 return 0;
2917
2918         for (i = 0; i < entries; i++) {
2919                 if (vm->root.entries[i].base.bo)
2920                         return -EINVAL;
2921         }
2922
2923         return 0;
2924 }
2925
2926 /**
2927  * amdgpu_vm_make_compute - Turn a GFX VM into a compute VM
2928  *
2929  * @adev: amdgpu_device pointer
2930  * @vm: requested vm
2931  * @pasid: pasid to use
2932  *
2933  * This only works on GFX VMs that don't have any BOs added and no
2934  * page tables allocated yet.
2935  *
2936  * Changes the following VM parameters:
2937  * - use_cpu_for_update
2938  * - pte_supports_ats
2939  * - pasid (old PASID is released, because compute manages its own PASIDs)
2940  *
2941  * Reinitializes the page directory to reflect the changed ATS
2942  * setting.
2943  *
2944  * Returns:
2945  * 0 for success, -errno for errors.
2946  */
2947 int amdgpu_vm_make_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm,
2948                            u32 pasid)
2949 {
2950         bool pte_support_ats = (adev->asic_type == CHIP_RAVEN);
2951         int r;
2952
2953         r = amdgpu_bo_reserve(vm->root.base.bo, true);
2954         if (r)
2955                 return r;
2956
2957         /* Sanity checks */
2958         r = amdgpu_vm_check_clean_reserved(adev, vm);
2959         if (r)
2960                 goto unreserve_bo;
2961
2962         if (pasid) {
2963                 unsigned long flags;
2964
2965                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
2966                 r = idr_alloc(&adev->vm_manager.pasid_idr, vm, pasid, pasid + 1,
2967                               GFP_ATOMIC);
2968                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
2969
2970                 if (r == -ENOSPC)
2971                         goto unreserve_bo;
2972                 r = 0;
2973         }
2974
2975         /* Check if PD needs to be reinitialized and do it before
2976          * changing any other state, in case it fails.
2977          */
2978         if (pte_support_ats != vm->pte_support_ats) {
2979                 vm->pte_support_ats = pte_support_ats;
2980                 r = amdgpu_vm_clear_bo(adev, vm, vm->root.base.bo, false);
2981                 if (r)
2982                         goto free_idr;
2983         }
2984
2985         /* Update VM state */
2986         vm->use_cpu_for_update = !!(adev->vm_manager.vm_update_mode &
2987                                     AMDGPU_VM_USE_CPU_FOR_COMPUTE);
2988         DRM_DEBUG_DRIVER("VM update mode is %s\n",
2989                          vm->use_cpu_for_update ? "CPU" : "SDMA");
2990         WARN_ONCE((vm->use_cpu_for_update &&
2991                    !amdgpu_gmc_vram_full_visible(&adev->gmc)),
2992                   "CPU update of VM recommended only for large BAR system\n");
2993
2994         if (vm->use_cpu_for_update) {
2995                 /* Sync with last SDMA update/clear before switching to CPU */
2996                 r = amdgpu_bo_sync_wait(vm->root.base.bo,
2997                                         AMDGPU_FENCE_OWNER_UNDEFINED, true);
2998                 if (r)
2999                         goto free_idr;
3000
3001                 vm->update_funcs = &amdgpu_vm_cpu_funcs;
3002         } else {
3003                 vm->update_funcs = &amdgpu_vm_sdma_funcs;
3004         }
3005         dma_fence_put(vm->last_update);
3006         vm->last_update = NULL;
3007         vm->is_compute_context = true;
3008
3009         if (vm->pasid) {
3010                 unsigned long flags;
3011
3012                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3013                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3014                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3015
3016                 /* Free the original amdgpu allocated pasid
3017                  * Will be replaced with kfd allocated pasid
3018                  */
3019                 amdgpu_pasid_free(vm->pasid);
3020                 vm->pasid = 0;
3021         }
3022
3023         /* Free the shadow bo for compute VM */
3024         amdgpu_bo_unref(&vm->root.base.bo->shadow);
3025
3026         if (pasid)
3027                 vm->pasid = pasid;
3028
3029         goto unreserve_bo;
3030
3031 free_idr:
3032         if (pasid) {
3033                 unsigned long flags;
3034
3035                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3036                 idr_remove(&adev->vm_manager.pasid_idr, pasid);
3037                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3038         }
3039 unreserve_bo:
3040         amdgpu_bo_unreserve(vm->root.base.bo);
3041         return r;
3042 }
3043
3044 /**
3045  * amdgpu_vm_release_compute - release a compute vm
3046  * @adev: amdgpu_device pointer
3047  * @vm: a vm turned into compute vm by calling amdgpu_vm_make_compute
3048  *
3049  * This is a correspondant of amdgpu_vm_make_compute. It decouples compute
3050  * pasid from vm. Compute should stop use of vm after this call.
3051  */
3052 void amdgpu_vm_release_compute(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3053 {
3054         if (vm->pasid) {
3055                 unsigned long flags;
3056
3057                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3058                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3059                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3060         }
3061         vm->pasid = 0;
3062         vm->is_compute_context = false;
3063 }
3064
3065 /**
3066  * amdgpu_vm_fini - tear down a vm instance
3067  *
3068  * @adev: amdgpu_device pointer
3069  * @vm: requested vm
3070  *
3071  * Tear down @vm.
3072  * Unbind the VM and remove all bos from the vm bo list
3073  */
3074 void amdgpu_vm_fini(struct amdgpu_device *adev, struct amdgpu_vm *vm)
3075 {
3076         struct amdgpu_bo_va_mapping *mapping, *tmp;
3077         bool prt_fini_needed = !!adev->gmc.gmc_funcs->set_prt;
3078         struct amdgpu_bo *root;
3079         int i;
3080
3081         amdgpu_amdkfd_gpuvm_destroy_cb(adev, vm);
3082
3083         root = amdgpu_bo_ref(vm->root.base.bo);
3084         amdgpu_bo_reserve(root, true);
3085         if (vm->pasid) {
3086                 unsigned long flags;
3087
3088                 spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3089                 idr_remove(&adev->vm_manager.pasid_idr, vm->pasid);
3090                 spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3091                 vm->pasid = 0;
3092         }
3093
3094         dma_fence_wait(vm->last_unlocked, false);
3095         dma_fence_put(vm->last_unlocked);
3096
3097         list_for_each_entry_safe(mapping, tmp, &vm->freed, list) {
3098                 if (mapping->flags & AMDGPU_PTE_PRT && prt_fini_needed) {
3099                         amdgpu_vm_prt_fini(adev, vm);
3100                         prt_fini_needed = false;
3101                 }
3102
3103                 list_del(&mapping->list);
3104                 amdgpu_vm_free_mapping(adev, vm, mapping, NULL);
3105         }
3106
3107         amdgpu_vm_free_pts(adev, vm, NULL);
3108         amdgpu_bo_unreserve(root);
3109         amdgpu_bo_unref(&root);
3110         WARN_ON(vm->root.base.bo);
3111
3112         drm_sched_entity_destroy(&vm->immediate);
3113         drm_sched_entity_destroy(&vm->delayed);
3114
3115         if (!RB_EMPTY_ROOT(&vm->va.rb_root)) {
3116                 dev_err(adev->dev, "still active bo inside vm\n");
3117         }
3118         rbtree_postorder_for_each_entry_safe(mapping, tmp,
3119                                              &vm->va.rb_root, rb) {
3120                 /* Don't remove the mapping here, we don't want to trigger a
3121                  * rebalance and the tree is about to be destroyed anyway.
3122                  */
3123                 list_del(&mapping->list);
3124                 kfree(mapping);
3125         }
3126
3127         dma_fence_put(vm->last_update);
3128         for (i = 0; i < AMDGPU_MAX_VMHUBS; i++)
3129                 amdgpu_vmid_free_reserved(adev, vm, i);
3130 }
3131
3132 /**
3133  * amdgpu_vm_manager_init - init the VM manager
3134  *
3135  * @adev: amdgpu_device pointer
3136  *
3137  * Initialize the VM manager structures
3138  */
3139 void amdgpu_vm_manager_init(struct amdgpu_device *adev)
3140 {
3141         unsigned i;
3142
3143         /* Concurrent flushes are only possible starting with Vega10 and
3144          * are broken on Navi10 and Navi14.
3145          */
3146         adev->vm_manager.concurrent_flush = !(adev->asic_type < CHIP_VEGA10 ||
3147                                               adev->asic_type == CHIP_NAVI10 ||
3148                                               adev->asic_type == CHIP_NAVI14);
3149         amdgpu_vmid_mgr_init(adev);
3150
3151         adev->vm_manager.fence_context =
3152                 dma_fence_context_alloc(AMDGPU_MAX_RINGS);
3153         for (i = 0; i < AMDGPU_MAX_RINGS; ++i)
3154                 adev->vm_manager.seqno[i] = 0;
3155
3156         spin_lock_init(&adev->vm_manager.prt_lock);
3157         atomic_set(&adev->vm_manager.num_prt_users, 0);
3158
3159         /* If not overridden by the user, by default, only in large BAR systems
3160          * Compute VM tables will be updated by CPU
3161          */
3162 #ifdef CONFIG_X86_64
3163         if (amdgpu_vm_update_mode == -1) {
3164                 if (amdgpu_gmc_vram_full_visible(&adev->gmc))
3165                         adev->vm_manager.vm_update_mode =
3166                                 AMDGPU_VM_USE_CPU_FOR_COMPUTE;
3167                 else
3168                         adev->vm_manager.vm_update_mode = 0;
3169         } else
3170                 adev->vm_manager.vm_update_mode = amdgpu_vm_update_mode;
3171 #else
3172         adev->vm_manager.vm_update_mode = 0;
3173 #endif
3174
3175         idr_init(&adev->vm_manager.pasid_idr);
3176         spin_lock_init(&adev->vm_manager.pasid_lock);
3177 }
3178
3179 /**
3180  * amdgpu_vm_manager_fini - cleanup VM manager
3181  *
3182  * @adev: amdgpu_device pointer
3183  *
3184  * Cleanup the VM manager and free resources.
3185  */
3186 void amdgpu_vm_manager_fini(struct amdgpu_device *adev)
3187 {
3188         WARN_ON(!idr_is_empty(&adev->vm_manager.pasid_idr));
3189         idr_destroy(&adev->vm_manager.pasid_idr);
3190
3191         amdgpu_vmid_mgr_fini(adev);
3192 }
3193
3194 /**
3195  * amdgpu_vm_ioctl - Manages VMID reservation for vm hubs.
3196  *
3197  * @dev: drm device pointer
3198  * @data: drm_amdgpu_vm
3199  * @filp: drm file pointer
3200  *
3201  * Returns:
3202  * 0 for success, -errno for errors.
3203  */
3204 int amdgpu_vm_ioctl(struct drm_device *dev, void *data, struct drm_file *filp)
3205 {
3206         union drm_amdgpu_vm *args = data;
3207         struct amdgpu_device *adev = drm_to_adev(dev);
3208         struct amdgpu_fpriv *fpriv = filp->driver_priv;
3209         long timeout = msecs_to_jiffies(2000);
3210         int r;
3211
3212         switch (args->in.op) {
3213         case AMDGPU_VM_OP_RESERVE_VMID:
3214                 /* We only have requirement to reserve vmid from gfxhub */
3215                 r = amdgpu_vmid_alloc_reserved(adev, &fpriv->vm,
3216                                                AMDGPU_GFXHUB_0);
3217                 if (r)
3218                         return r;
3219                 break;
3220         case AMDGPU_VM_OP_UNRESERVE_VMID:
3221                 if (amdgpu_sriov_runtime(adev))
3222                         timeout = 8 * timeout;
3223
3224                 /* Wait vm idle to make sure the vmid set in SPM_VMID is
3225                  * not referenced anymore.
3226                  */
3227                 r = amdgpu_bo_reserve(fpriv->vm.root.base.bo, true);
3228                 if (r)
3229                         return r;
3230
3231                 r = amdgpu_vm_wait_idle(&fpriv->vm, timeout);
3232                 if (r < 0)
3233                         return r;
3234
3235                 amdgpu_bo_unreserve(fpriv->vm.root.base.bo);
3236                 amdgpu_vmid_free_reserved(adev, &fpriv->vm, AMDGPU_GFXHUB_0);
3237                 break;
3238         default:
3239                 return -EINVAL;
3240         }
3241
3242         return 0;
3243 }
3244
3245 /**
3246  * amdgpu_vm_get_task_info - Extracts task info for a PASID.
3247  *
3248  * @adev: drm device pointer
3249  * @pasid: PASID identifier for VM
3250  * @task_info: task_info to fill.
3251  */
3252 void amdgpu_vm_get_task_info(struct amdgpu_device *adev, u32 pasid,
3253                          struct amdgpu_task_info *task_info)
3254 {
3255         struct amdgpu_vm *vm;
3256         unsigned long flags;
3257
3258         spin_lock_irqsave(&adev->vm_manager.pasid_lock, flags);
3259
3260         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3261         if (vm)
3262                 *task_info = vm->task_info;
3263
3264         spin_unlock_irqrestore(&adev->vm_manager.pasid_lock, flags);
3265 }
3266
3267 /**
3268  * amdgpu_vm_set_task_info - Sets VMs task info.
3269  *
3270  * @vm: vm for which to set the info
3271  */
3272 void amdgpu_vm_set_task_info(struct amdgpu_vm *vm)
3273 {
3274         if (vm->task_info.pid)
3275                 return;
3276
3277         vm->task_info.pid = current->pid;
3278         get_task_comm(vm->task_info.task_name, current);
3279
3280         if (current->group_leader->mm != current->mm)
3281                 return;
3282
3283         vm->task_info.tgid = current->group_leader->pid;
3284         get_task_comm(vm->task_info.process_name, current->group_leader);
3285 }
3286
3287 /**
3288  * amdgpu_vm_handle_fault - graceful handling of VM faults.
3289  * @adev: amdgpu device pointer
3290  * @pasid: PASID of the VM
3291  * @addr: Address of the fault
3292  *
3293  * Try to gracefully handle a VM fault. Return true if the fault was handled and
3294  * shouldn't be reported any more.
3295  */
3296 bool amdgpu_vm_handle_fault(struct amdgpu_device *adev, u32 pasid,
3297                             uint64_t addr)
3298 {
3299         bool is_compute_context = false;
3300         struct amdgpu_bo *root;
3301         uint64_t value, flags;
3302         struct amdgpu_vm *vm;
3303         int r;
3304
3305         spin_lock(&adev->vm_manager.pasid_lock);
3306         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3307         if (vm) {
3308                 root = amdgpu_bo_ref(vm->root.base.bo);
3309                 is_compute_context = vm->is_compute_context;
3310         } else {
3311                 root = NULL;
3312         }
3313         spin_unlock(&adev->vm_manager.pasid_lock);
3314
3315         if (!root)
3316                 return false;
3317
3318         addr /= AMDGPU_GPU_PAGE_SIZE;
3319
3320         if (is_compute_context &&
3321             !svm_range_restore_pages(adev, pasid, addr)) {
3322                 amdgpu_bo_unref(&root);
3323                 return true;
3324         }
3325
3326         r = amdgpu_bo_reserve(root, true);
3327         if (r)
3328                 goto error_unref;
3329
3330         /* Double check that the VM still exists */
3331         spin_lock(&adev->vm_manager.pasid_lock);
3332         vm = idr_find(&adev->vm_manager.pasid_idr, pasid);
3333         if (vm && vm->root.base.bo != root)
3334                 vm = NULL;
3335         spin_unlock(&adev->vm_manager.pasid_lock);
3336         if (!vm)
3337                 goto error_unlock;
3338
3339         flags = AMDGPU_PTE_VALID | AMDGPU_PTE_SNOOPED |
3340                 AMDGPU_PTE_SYSTEM;
3341
3342         if (is_compute_context) {
3343                 /* Intentionally setting invalid PTE flag
3344                  * combination to force a no-retry-fault
3345                  */
3346                 flags = AMDGPU_PTE_EXECUTABLE | AMDGPU_PDE_PTE |
3347                         AMDGPU_PTE_TF;
3348                 value = 0;
3349         } else if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_NEVER) {
3350                 /* Redirect the access to the dummy page */
3351                 value = adev->dummy_page_addr;
3352                 flags |= AMDGPU_PTE_EXECUTABLE | AMDGPU_PTE_READABLE |
3353                         AMDGPU_PTE_WRITEABLE;
3354
3355         } else {
3356                 /* Let the hw retry silently on the PTE */
3357                 value = 0;
3358         }
3359
3360         r = dma_resv_reserve_shared(root->tbo.base.resv, 1);
3361         if (r) {
3362                 pr_debug("failed %d to reserve fence slot\n", r);
3363                 goto error_unlock;
3364         }
3365
3366         r = amdgpu_vm_bo_update_mapping(adev, adev, vm, true, false, NULL, addr,
3367                                         addr, flags, value, NULL, NULL,
3368                                         NULL);
3369         if (r)
3370                 goto error_unlock;
3371
3372         r = amdgpu_vm_update_pdes(adev, vm, true);
3373
3374 error_unlock:
3375         amdgpu_bo_unreserve(root);
3376         if (r < 0)
3377                 DRM_ERROR("Can't handle page fault (%d)\n", r);
3378
3379 error_unref:
3380         amdgpu_bo_unref(&root);
3381
3382         return false;
3383 }
3384
3385 #if defined(CONFIG_DEBUG_FS)
3386 /**
3387  * amdgpu_debugfs_vm_bo_info  - print BO info for the VM
3388  *
3389  * @vm: Requested VM for printing BO info
3390  * @m: debugfs file
3391  *
3392  * Print BO information in debugfs file for the VM
3393  */
3394 void amdgpu_debugfs_vm_bo_info(struct amdgpu_vm *vm, struct seq_file *m)
3395 {
3396         struct amdgpu_bo_va *bo_va, *tmp;
3397         u64 total_idle = 0;
3398         u64 total_evicted = 0;
3399         u64 total_relocated = 0;
3400         u64 total_moved = 0;
3401         u64 total_invalidated = 0;
3402         u64 total_done = 0;
3403         unsigned int total_idle_objs = 0;
3404         unsigned int total_evicted_objs = 0;
3405         unsigned int total_relocated_objs = 0;
3406         unsigned int total_moved_objs = 0;
3407         unsigned int total_invalidated_objs = 0;
3408         unsigned int total_done_objs = 0;
3409         unsigned int id = 0;
3410
3411         seq_puts(m, "\tIdle BOs:\n");
3412         list_for_each_entry_safe(bo_va, tmp, &vm->idle, base.vm_status) {
3413                 if (!bo_va->base.bo)
3414                         continue;
3415                 total_idle += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3416         }
3417         total_idle_objs = id;
3418         id = 0;
3419
3420         seq_puts(m, "\tEvicted BOs:\n");
3421         list_for_each_entry_safe(bo_va, tmp, &vm->evicted, base.vm_status) {
3422                 if (!bo_va->base.bo)
3423                         continue;
3424                 total_evicted += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3425         }
3426         total_evicted_objs = id;
3427         id = 0;
3428
3429         seq_puts(m, "\tRelocated BOs:\n");
3430         list_for_each_entry_safe(bo_va, tmp, &vm->relocated, base.vm_status) {
3431                 if (!bo_va->base.bo)
3432                         continue;
3433                 total_relocated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3434         }
3435         total_relocated_objs = id;
3436         id = 0;
3437
3438         seq_puts(m, "\tMoved BOs:\n");
3439         list_for_each_entry_safe(bo_va, tmp, &vm->moved, base.vm_status) {
3440                 if (!bo_va->base.bo)
3441                         continue;
3442                 total_moved += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3443         }
3444         total_moved_objs = id;
3445         id = 0;
3446
3447         seq_puts(m, "\tInvalidated BOs:\n");
3448         spin_lock(&vm->invalidated_lock);
3449         list_for_each_entry_safe(bo_va, tmp, &vm->invalidated, base.vm_status) {
3450                 if (!bo_va->base.bo)
3451                         continue;
3452                 total_invalidated += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3453         }
3454         total_invalidated_objs = id;
3455         id = 0;
3456
3457         seq_puts(m, "\tDone BOs:\n");
3458         list_for_each_entry_safe(bo_va, tmp, &vm->done, base.vm_status) {
3459                 if (!bo_va->base.bo)
3460                         continue;
3461                 total_done += amdgpu_bo_print_info(id++, bo_va->base.bo, m);
3462         }
3463         spin_unlock(&vm->invalidated_lock);
3464         total_done_objs = id;
3465
3466         seq_printf(m, "\tTotal idle size:        %12lld\tobjs:\t%d\n", total_idle,
3467                    total_idle_objs);
3468         seq_printf(m, "\tTotal evicted size:     %12lld\tobjs:\t%d\n", total_evicted,
3469                    total_evicted_objs);
3470         seq_printf(m, "\tTotal relocated size:   %12lld\tobjs:\t%d\n", total_relocated,
3471                    total_relocated_objs);
3472         seq_printf(m, "\tTotal moved size:       %12lld\tobjs:\t%d\n", total_moved,
3473                    total_moved_objs);
3474         seq_printf(m, "\tTotal invalidated size: %12lld\tobjs:\t%d\n", total_invalidated,
3475                    total_invalidated_objs);
3476         seq_printf(m, "\tTotal done size:        %12lld\tobjs:\t%d\n", total_done,
3477                    total_done_objs);
3478 }
3479 #endif
This page took 0.238593 seconds and 4 git commands to generate.