2 * Copyright 2016 Advanced Micro Devices, Inc.
5 * Permission is hereby granted, free of charge, to any person obtaining a
6 * copy of this software and associated documentation files (the
7 * "Software"), to deal in the Software without restriction, including
8 * without limitation the rights to use, copy, modify, merge, publish,
9 * distribute, sub license, and/or sell copies of the Software, and to
10 * permit persons to whom the Software is furnished to do so, subject to
11 * the following conditions:
13 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
14 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
15 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
16 * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
17 * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
18 * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
19 * USE OR OTHER DEALINGS IN THE SOFTWARE.
21 * The above copyright notice and this permission notice (including the
22 * next paragraph) shall be included in all copies or substantial portions
27 #include <linux/firmware.h>
28 #include <drm/drm_drv.h>
31 #include "amdgpu_vce.h"
34 #include "soc15_common.h"
35 #include "mmsch_v1_0.h"
37 #include "vce/vce_4_0_offset.h"
38 #include "vce/vce_4_0_default.h"
39 #include "vce/vce_4_0_sh_mask.h"
40 #include "mmhub/mmhub_1_0_offset.h"
41 #include "mmhub/mmhub_1_0_sh_mask.h"
43 #include "ivsrcid/vce/irqsrcs_vce_4_0.h"
45 #define VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK 0x02
47 #define VCE_V4_0_FW_SIZE (384 * 1024)
48 #define VCE_V4_0_STACK_SIZE (64 * 1024)
49 #define VCE_V4_0_DATA_SIZE ((16 * 1024 * AMDGPU_MAX_VCE_HANDLES) + (52 * 1024))
51 static void vce_v4_0_mc_resume(struct amdgpu_device *adev);
52 static void vce_v4_0_set_ring_funcs(struct amdgpu_device *adev);
53 static void vce_v4_0_set_irq_funcs(struct amdgpu_device *adev);
56 * vce_v4_0_ring_get_rptr - get read pointer
58 * @ring: amdgpu_ring pointer
60 * Returns the current hardware read pointer
62 static uint64_t vce_v4_0_ring_get_rptr(struct amdgpu_ring *ring)
64 struct amdgpu_device *adev = ring->adev;
67 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR));
68 else if (ring->me == 1)
69 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR2));
71 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR3));
75 * vce_v4_0_ring_get_wptr - get write pointer
77 * @ring: amdgpu_ring pointer
79 * Returns the current hardware write pointer
81 static uint64_t vce_v4_0_ring_get_wptr(struct amdgpu_ring *ring)
83 struct amdgpu_device *adev = ring->adev;
85 if (ring->use_doorbell)
86 return *ring->wptr_cpu_addr;
89 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR));
90 else if (ring->me == 1)
91 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR2));
93 return RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR3));
97 * vce_v4_0_ring_set_wptr - set write pointer
99 * @ring: amdgpu_ring pointer
101 * Commits the write pointer to the hardware
103 static void vce_v4_0_ring_set_wptr(struct amdgpu_ring *ring)
105 struct amdgpu_device *adev = ring->adev;
107 if (ring->use_doorbell) {
108 /* XXX check if swapping is necessary on BE */
109 *ring->wptr_cpu_addr = lower_32_bits(ring->wptr);
110 WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
115 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR),
116 lower_32_bits(ring->wptr));
117 else if (ring->me == 1)
118 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR2),
119 lower_32_bits(ring->wptr));
121 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR3),
122 lower_32_bits(ring->wptr));
125 static int vce_v4_0_firmware_loaded(struct amdgpu_device *adev)
129 for (i = 0; i < 10; ++i) {
130 for (j = 0; j < 100; ++j) {
132 RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS));
134 if (status & VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK)
139 DRM_ERROR("VCE not responding, trying to reset the ECPU!!!\n");
140 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SOFT_RESET),
141 VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK,
142 ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
144 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SOFT_RESET), 0,
145 ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
153 static int vce_v4_0_mmsch_start(struct amdgpu_device *adev,
154 struct amdgpu_mm_table *table)
156 uint32_t data = 0, loop;
157 uint64_t addr = table->gpu_addr;
158 struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)table->cpu_addr;
161 size = header->header_size + header->vce_table_size + header->uvd_table_size;
163 /* 1, write to vce_mmsch_vf_ctx_addr_lo/hi register with GPU mc addr of memory descriptor location */
164 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_LO), lower_32_bits(addr));
165 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_ADDR_HI), upper_32_bits(addr));
167 /* 2, update vmid of descriptor */
168 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_VMID));
169 data &= ~VCE_MMSCH_VF_VMID__VF_CTX_VMID_MASK;
170 data |= (0 << VCE_MMSCH_VF_VMID__VF_CTX_VMID__SHIFT); /* use domain0 for MM scheduler */
171 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_VMID), data);
173 /* 3, notify mmsch about the size of this descriptor */
174 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_CTX_SIZE), size);
176 /* 4, set resp to zero */
177 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP), 0);
179 WDOORBELL32(adev->vce.ring[0].doorbell_index, 0);
180 *adev->vce.ring[0].wptr_cpu_addr = 0;
181 adev->vce.ring[0].wptr = 0;
182 adev->vce.ring[0].wptr_old = 0;
184 /* 5, kick off the initialization and wait until VCE_MMSCH_VF_MAILBOX_RESP becomes non-zero */
185 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_HOST), 0x10000001);
187 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP));
189 while ((data & 0x10000002) != 0x10000002) {
191 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_MMSCH_VF_MAILBOX_RESP));
198 dev_err(adev->dev, "failed to init MMSCH, mmVCE_MMSCH_VF_MAILBOX_RESP = %x\n", data);
205 static int vce_v4_0_sriov_start(struct amdgpu_device *adev)
207 struct amdgpu_ring *ring;
208 uint32_t offset, size;
209 uint32_t table_size = 0;
210 struct mmsch_v1_0_cmd_direct_write direct_wt = { { 0 } };
211 struct mmsch_v1_0_cmd_direct_read_modify_write direct_rd_mod_wt = { { 0 } };
212 struct mmsch_v1_0_cmd_direct_polling direct_poll = { { 0 } };
213 struct mmsch_v1_0_cmd_end end = { { 0 } };
214 uint32_t *init_table = adev->virt.mm_table.cpu_addr;
215 struct mmsch_v1_0_init_header *header = (struct mmsch_v1_0_init_header *)init_table;
217 direct_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_WRITE;
218 direct_rd_mod_wt.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_READ_MODIFY_WRITE;
219 direct_poll.cmd_header.command_type = MMSCH_COMMAND__DIRECT_REG_POLLING;
220 end.cmd_header.command_type = MMSCH_COMMAND__END;
222 if (header->vce_table_offset == 0 && header->vce_table_size == 0) {
223 header->version = MMSCH_VERSION;
224 header->header_size = sizeof(struct mmsch_v1_0_init_header) >> 2;
226 if (header->uvd_table_offset == 0 && header->uvd_table_size == 0)
227 header->vce_table_offset = header->header_size;
229 header->vce_table_offset = header->uvd_table_size + header->uvd_table_offset;
231 init_table += header->vce_table_offset;
233 ring = &adev->vce.ring[0];
234 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_LO),
235 lower_32_bits(ring->gpu_addr));
236 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_HI),
237 upper_32_bits(ring->gpu_addr));
238 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_SIZE),
239 ring->ring_size / 4);
241 /* BEGING OF MC_RESUME */
242 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CTRL), 0x398000);
243 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CACHE_CTRL), ~0x1, 0);
244 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_SWAP_CNTL), 0);
245 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_SWAP_CNTL1), 0);
246 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VM_CTRL), 0);
248 offset = AMDGPU_VCE_FIRMWARE_OFFSET;
249 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
250 uint32_t low = adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].tmr_mc_addr_lo;
251 uint32_t hi = adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].tmr_mc_addr_hi;
252 uint64_t tmr_mc_addr = (uint64_t)(hi) << 32 | low;
254 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
255 mmVCE_LMI_VCPU_CACHE_40BIT_BAR0), tmr_mc_addr >> 8);
256 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
257 mmVCE_LMI_VCPU_CACHE_64BIT_BAR0),
258 (tmr_mc_addr >> 40) & 0xff);
259 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET0), 0);
261 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
262 mmVCE_LMI_VCPU_CACHE_40BIT_BAR0),
263 adev->vce.gpu_addr >> 8);
264 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
265 mmVCE_LMI_VCPU_CACHE_64BIT_BAR0),
266 (adev->vce.gpu_addr >> 40) & 0xff);
267 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET0),
268 offset & ~0x0f000000);
271 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
272 mmVCE_LMI_VCPU_CACHE_40BIT_BAR1),
273 adev->vce.gpu_addr >> 8);
274 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
275 mmVCE_LMI_VCPU_CACHE_64BIT_BAR1),
276 (adev->vce.gpu_addr >> 40) & 0xff);
277 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
278 mmVCE_LMI_VCPU_CACHE_40BIT_BAR2),
279 adev->vce.gpu_addr >> 8);
280 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0,
281 mmVCE_LMI_VCPU_CACHE_64BIT_BAR2),
282 (adev->vce.gpu_addr >> 40) & 0xff);
284 size = VCE_V4_0_FW_SIZE;
285 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE0), size);
287 offset = (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) ? offset + size : 0;
288 size = VCE_V4_0_STACK_SIZE;
289 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET1),
290 (offset & ~0x0f000000) | (1 << 24));
291 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE1), size);
294 size = VCE_V4_0_DATA_SIZE;
295 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET2),
296 (offset & ~0x0f000000) | (2 << 24));
297 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE2), size);
299 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CTRL2), ~0x100, 0);
300 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_SYS_INT_EN),
301 VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK,
302 VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
304 /* end of MC_RESUME */
305 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS),
306 VCE_STATUS__JOB_BUSY_MASK, ~VCE_STATUS__JOB_BUSY_MASK);
307 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL),
308 ~0x200001, VCE_VCPU_CNTL__CLK_EN_MASK);
309 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_SOFT_RESET),
310 ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK, 0);
312 MMSCH_V1_0_INSERT_DIRECT_POLL(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS),
313 VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK,
314 VCE_STATUS_VCPU_REPORT_FW_LOADED_MASK);
316 /* clear BUSY flag */
317 MMSCH_V1_0_INSERT_DIRECT_RD_MOD_WT(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS),
318 ~VCE_STATUS__JOB_BUSY_MASK, 0);
321 memcpy((void *)init_table, &end, sizeof(struct mmsch_v1_0_cmd_end));
322 table_size += sizeof(struct mmsch_v1_0_cmd_end) / 4;
323 header->vce_table_size = table_size;
326 return vce_v4_0_mmsch_start(adev, &adev->virt.mm_table);
330 * vce_v4_0_start - start VCE block
332 * @adev: amdgpu_device pointer
334 * Setup and start the VCE block
336 static int vce_v4_0_start(struct amdgpu_device *adev)
338 struct amdgpu_ring *ring;
341 ring = &adev->vce.ring[0];
343 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR), lower_32_bits(ring->wptr));
344 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR), lower_32_bits(ring->wptr));
345 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_LO), ring->gpu_addr);
346 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_HI), upper_32_bits(ring->gpu_addr));
347 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_SIZE), ring->ring_size / 4);
349 ring = &adev->vce.ring[1];
351 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR2), lower_32_bits(ring->wptr));
352 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR2), lower_32_bits(ring->wptr));
353 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_LO2), ring->gpu_addr);
354 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_HI2), upper_32_bits(ring->gpu_addr));
355 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_SIZE2), ring->ring_size / 4);
357 ring = &adev->vce.ring[2];
359 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_RPTR3), lower_32_bits(ring->wptr));
360 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_WPTR3), lower_32_bits(ring->wptr));
361 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_LO3), ring->gpu_addr);
362 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_BASE_HI3), upper_32_bits(ring->gpu_addr));
363 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_SIZE3), ring->ring_size / 4);
365 vce_v4_0_mc_resume(adev);
366 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS), VCE_STATUS__JOB_BUSY_MASK,
367 ~VCE_STATUS__JOB_BUSY_MASK);
369 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL), 1, ~0x200001);
371 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SOFT_RESET), 0,
372 ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
375 r = vce_v4_0_firmware_loaded(adev);
377 /* clear BUSY flag */
378 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS), 0, ~VCE_STATUS__JOB_BUSY_MASK);
381 DRM_ERROR("VCE not responding, giving up!!!\n");
388 static int vce_v4_0_stop(struct amdgpu_device *adev)
392 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CNTL), 0, ~0x200001);
395 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SOFT_RESET),
396 VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK,
397 ~VCE_SOFT_RESET__ECPU_SOFT_RESET_MASK);
399 /* clear VCE_STATUS */
400 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS), 0);
402 /* Set Clock-Gating off */
403 /* if (adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG)
404 vce_v4_0_set_vce_sw_clock_gating(adev, false);
410 static int vce_v4_0_early_init(void *handle)
412 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
414 if (amdgpu_sriov_vf(adev)) /* currently only VCN0 support SRIOV */
415 adev->vce.num_rings = 1;
417 adev->vce.num_rings = 3;
419 vce_v4_0_set_ring_funcs(adev);
420 vce_v4_0_set_irq_funcs(adev);
425 static int vce_v4_0_sw_init(void *handle)
427 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
428 struct amdgpu_ring *ring;
433 r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCE0, 167, &adev->vce.irq);
437 size = VCE_V4_0_STACK_SIZE + VCE_V4_0_DATA_SIZE;
438 if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP)
439 size += VCE_V4_0_FW_SIZE;
441 r = amdgpu_vce_sw_init(adev, size);
445 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
446 const struct common_firmware_header *hdr;
447 unsigned size = amdgpu_bo_size(adev->vce.vcpu_bo);
449 adev->vce.saved_bo = kvmalloc(size, GFP_KERNEL);
450 if (!adev->vce.saved_bo)
453 hdr = (const struct common_firmware_header *)adev->vce.fw->data;
454 adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].ucode_id = AMDGPU_UCODE_ID_VCE;
455 adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].fw = adev->vce.fw;
456 adev->firmware.fw_size +=
457 ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
458 DRM_INFO("PSP loading VCE firmware\n");
460 r = amdgpu_vce_resume(adev);
465 for (i = 0; i < adev->vce.num_rings; i++) {
466 enum amdgpu_ring_priority_level hw_prio = amdgpu_vce_get_ring_prio(i);
468 ring = &adev->vce.ring[i];
469 ring->vm_hub = AMDGPU_MMHUB_0;
470 sprintf(ring->name, "vce%d", i);
471 if (amdgpu_sriov_vf(adev)) {
472 /* DOORBELL only works under SRIOV */
473 ring->use_doorbell = true;
475 /* currently only use the first encoding ring for sriov,
476 * so set unused location for other unused rings.
479 ring->doorbell_index = adev->doorbell_index.uvd_vce.vce_ring0_1 * 2;
481 ring->doorbell_index = adev->doorbell_index.uvd_vce.vce_ring2_3 * 2 + 1;
483 r = amdgpu_ring_init(adev, ring, 512, &adev->vce.irq, 0,
490 r = amdgpu_vce_entity_init(adev);
494 r = amdgpu_virt_alloc_mm_table(adev);
501 static int vce_v4_0_sw_fini(void *handle)
504 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
507 amdgpu_virt_free_mm_table(adev);
509 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
510 kvfree(adev->vce.saved_bo);
511 adev->vce.saved_bo = NULL;
514 r = amdgpu_vce_suspend(adev);
518 return amdgpu_vce_sw_fini(adev);
521 static int vce_v4_0_hw_init(void *handle)
524 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
526 if (amdgpu_sriov_vf(adev))
527 r = vce_v4_0_sriov_start(adev);
529 r = vce_v4_0_start(adev);
533 for (i = 0; i < adev->vce.num_rings; i++) {
534 r = amdgpu_ring_test_helper(&adev->vce.ring[i]);
539 DRM_INFO("VCE initialized successfully.\n");
544 static int vce_v4_0_hw_fini(void *handle)
546 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
548 cancel_delayed_work_sync(&adev->vce.idle_work);
550 if (!amdgpu_sriov_vf(adev)) {
551 /* vce_v4_0_wait_for_idle(handle); */
554 /* full access mode, so don't touch any VCE register */
555 DRM_DEBUG("For SRIOV client, shouldn't do anything.\n");
561 static int vce_v4_0_suspend(void *handle)
563 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
566 if (adev->vce.vcpu_bo == NULL)
569 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
570 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
571 unsigned size = amdgpu_bo_size(adev->vce.vcpu_bo);
572 void *ptr = adev->vce.cpu_addr;
574 memcpy_fromio(adev->vce.saved_bo, ptr, size);
580 * Proper cleanups before halting the HW engine:
581 * - cancel the delayed idle work
582 * - enable powergating
583 * - enable clockgating
586 * TODO: to align with the VCN implementation, move the
587 * jobs for clockgating/powergating/dpm setting to
588 * ->set_powergating_state().
590 cancel_delayed_work_sync(&adev->vce.idle_work);
592 if (adev->pm.dpm_enabled) {
593 amdgpu_dpm_enable_vce(adev, false);
595 amdgpu_asic_set_vce_clocks(adev, 0, 0);
596 amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
598 amdgpu_device_ip_set_clockgating_state(adev, AMD_IP_BLOCK_TYPE_VCE,
602 r = vce_v4_0_hw_fini(adev);
606 return amdgpu_vce_suspend(adev);
609 static int vce_v4_0_resume(void *handle)
611 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
614 if (adev->vce.vcpu_bo == NULL)
617 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
619 if (drm_dev_enter(adev_to_drm(adev), &idx)) {
620 unsigned size = amdgpu_bo_size(adev->vce.vcpu_bo);
621 void *ptr = adev->vce.cpu_addr;
623 memcpy_toio(ptr, adev->vce.saved_bo, size);
627 r = amdgpu_vce_resume(adev);
632 return vce_v4_0_hw_init(adev);
635 static void vce_v4_0_mc_resume(struct amdgpu_device *adev)
637 uint32_t offset, size;
638 uint64_t tmr_mc_addr;
640 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_A), 0, ~(1 << 16));
641 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING), 0x1FF000, ~0xFF9FF000);
642 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_REG_CLOCK_GATING), 0x3F, ~0x3F);
643 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_B), 0x1FF);
645 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CTRL), 0x00398000);
646 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CACHE_CTRL), 0x0, ~0x1);
647 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_SWAP_CNTL), 0);
648 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_SWAP_CNTL1), 0);
649 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VM_CTRL), 0);
651 offset = AMDGPU_VCE_FIRMWARE_OFFSET;
653 if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
654 tmr_mc_addr = (uint64_t)(adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].tmr_mc_addr_hi) << 32 |
655 adev->firmware.ucode[AMDGPU_UCODE_ID_VCE].tmr_mc_addr_lo;
656 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR0),
658 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_64BIT_BAR0),
659 (tmr_mc_addr >> 40) & 0xff);
660 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET0), 0);
662 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR0),
663 (adev->vce.gpu_addr >> 8));
664 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_64BIT_BAR0),
665 (adev->vce.gpu_addr >> 40) & 0xff);
666 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET0), offset & ~0x0f000000);
669 size = VCE_V4_0_FW_SIZE;
670 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE0), size);
672 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR1), (adev->vce.gpu_addr >> 8));
673 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_64BIT_BAR1), (adev->vce.gpu_addr >> 40) & 0xff);
674 offset = (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) ? offset + size : 0;
675 size = VCE_V4_0_STACK_SIZE;
676 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET1), (offset & ~0x0f000000) | (1 << 24));
677 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE1), size);
679 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_40BIT_BAR2), (adev->vce.gpu_addr >> 8));
680 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_VCPU_CACHE_64BIT_BAR2), (adev->vce.gpu_addr >> 40) & 0xff);
682 size = VCE_V4_0_DATA_SIZE;
683 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_OFFSET2), (offset & ~0x0f000000) | (2 << 24));
684 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_VCPU_CACHE_SIZE2), size);
686 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_LMI_CTRL2), 0x0, ~0x100);
687 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SYS_INT_EN),
688 VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK,
689 ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
692 static int vce_v4_0_set_clockgating_state(void *handle,
693 enum amd_clockgating_state state)
695 /* needed for driver unload*/
700 static bool vce_v4_0_is_idle(void *handle)
702 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
705 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE0) ? 0 : SRBM_STATUS2__VCE0_BUSY_MASK;
706 mask |= (adev->vce.harvest_config & AMDGPU_VCE_HARVEST_VCE1) ? 0 : SRBM_STATUS2__VCE1_BUSY_MASK;
708 return !(RREG32(mmSRBM_STATUS2) & mask);
711 static int vce_v4_0_wait_for_idle(void *handle)
714 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
716 for (i = 0; i < adev->usec_timeout; i++)
717 if (vce_v4_0_is_idle(handle))
723 #define VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK 0x00000008L /* AUTO_BUSY */
724 #define VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK 0x00000010L /* RB0_BUSY */
725 #define VCE_STATUS_VCPU_REPORT_RB1_BUSY_MASK 0x00000020L /* RB1_BUSY */
726 #define AMDGPU_VCE_STATUS_BUSY_MASK (VCE_STATUS_VCPU_REPORT_AUTO_BUSY_MASK | \
727 VCE_STATUS_VCPU_REPORT_RB0_BUSY_MASK)
729 static bool vce_v4_0_check_soft_reset(void *handle)
731 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
732 u32 srbm_soft_reset = 0;
734 /* According to VCE team , we should use VCE_STATUS instead
735 * SRBM_STATUS.VCE_BUSY bit for busy status checking.
736 * GRBM_GFX_INDEX.INSTANCE_INDEX is used to specify which VCE
737 * instance's registers are accessed
738 * (0 for 1st instance, 10 for 2nd instance).
741 *|UENC|ACPI|AUTO ACTIVE|RB1 |RB0 |RB2 | |FW_LOADED|JOB |
742 *|----+----+-----------+----+----+----+----------+---------+----|
743 *|bit8|bit7| bit6 |bit5|bit4|bit3| bit2 | bit1 |bit0|
745 * VCE team suggest use bit 3--bit 6 for busy status check
747 mutex_lock(&adev->grbm_idx_mutex);
748 WREG32_FIELD(GRBM_GFX_INDEX, INSTANCE_INDEX, 0);
749 if (RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
750 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
751 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
753 WREG32_FIELD(GRBM_GFX_INDEX, INSTANCE_INDEX, 0x10);
754 if (RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_STATUS) & AMDGPU_VCE_STATUS_BUSY_MASK) {
755 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE0, 1);
756 srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_VCE1, 1);
758 WREG32_FIELD(GRBM_GFX_INDEX, INSTANCE_INDEX, 0);
759 mutex_unlock(&adev->grbm_idx_mutex);
761 if (srbm_soft_reset) {
762 adev->vce.srbm_soft_reset = srbm_soft_reset;
765 adev->vce.srbm_soft_reset = 0;
770 static int vce_v4_0_soft_reset(void *handle)
772 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
775 if (!adev->vce.srbm_soft_reset)
777 srbm_soft_reset = adev->vce.srbm_soft_reset;
779 if (srbm_soft_reset) {
782 tmp = RREG32(mmSRBM_SOFT_RESET);
783 tmp |= srbm_soft_reset;
784 dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
785 WREG32(mmSRBM_SOFT_RESET, tmp);
786 tmp = RREG32(mmSRBM_SOFT_RESET);
790 tmp &= ~srbm_soft_reset;
791 WREG32(mmSRBM_SOFT_RESET, tmp);
792 tmp = RREG32(mmSRBM_SOFT_RESET);
794 /* Wait a little for things to settle down */
801 static int vce_v4_0_pre_soft_reset(void *handle)
803 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
805 if (!adev->vce.srbm_soft_reset)
810 return vce_v4_0_suspend(adev);
814 static int vce_v4_0_post_soft_reset(void *handle)
816 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
818 if (!adev->vce.srbm_soft_reset)
823 return vce_v4_0_resume(adev);
826 static void vce_v4_0_override_vce_clock_gating(struct amdgpu_device *adev, bool override)
830 tmp = data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_ARB_CTRL));
832 data |= VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE_MASK;
834 data &= ~VCE_RB_ARB_CTRL__VCE_CGTT_OVERRIDE_MASK;
837 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_RB_ARB_CTRL), data);
840 static void vce_v4_0_set_vce_sw_clock_gating(struct amdgpu_device *adev,
845 /* Set Override to disable Clock Gating */
846 vce_v4_0_override_vce_clock_gating(adev, true);
848 /* This function enables MGCG which is controlled by firmware.
849 With the clocks in the gated state the core is still
850 accessible but the firmware will throttle the clocks on the
854 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_B));
857 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_B), data);
859 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING));
862 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING), data);
864 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING_2));
867 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING_2), data);
869 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_REG_CLOCK_GATING));
871 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_REG_CLOCK_GATING), data);
873 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL));
874 data |= VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
875 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
876 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
878 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL), data);
880 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_B));
883 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_B), data);
885 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING));
887 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING), data);
889 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING_2));
891 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING_2), data);
893 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_REG_CLOCK_GATING));
895 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_REG_CLOCK_GATING), data);
897 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL));
898 data &= ~(VCE_UENC_DMA_DCLK_CTRL__WRDMCLK_FORCEON_MASK |
899 VCE_UENC_DMA_DCLK_CTRL__RDDMCLK_FORCEON_MASK |
900 VCE_UENC_DMA_DCLK_CTRL__REGCLK_FORCEON_MASK |
902 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_DMA_DCLK_CTRL), data);
904 vce_v4_0_override_vce_clock_gating(adev, false);
907 static void vce_v4_0_set_bypass_mode(struct amdgpu_device *adev, bool enable)
909 u32 tmp = RREG32_SMC(ixGCK_DFS_BYPASS_CNTL);
912 tmp |= GCK_DFS_BYPASS_CNTL__BYPASSECLK_MASK;
914 tmp &= ~GCK_DFS_BYPASS_CNTL__BYPASSECLK_MASK;
916 WREG32_SMC(ixGCK_DFS_BYPASS_CNTL, tmp);
919 static int vce_v4_0_set_clockgating_state(void *handle,
920 enum amd_clockgating_state state)
922 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
923 bool enable = (state == AMD_CG_STATE_GATE);
926 if ((adev->asic_type == CHIP_POLARIS10) ||
927 (adev->asic_type == CHIP_TONGA) ||
928 (adev->asic_type == CHIP_FIJI))
929 vce_v4_0_set_bypass_mode(adev, enable);
931 if (!(adev->cg_flags & AMD_CG_SUPPORT_VCE_MGCG))
934 mutex_lock(&adev->grbm_idx_mutex);
935 for (i = 0; i < 2; i++) {
936 /* Program VCE Instance 0 or 1 if not harvested */
937 if (adev->vce.harvest_config & (1 << i))
940 WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, i);
943 /* initialize VCE_CLOCK_GATING_A: Clock ON/OFF delay */
944 uint32_t data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_A);
945 data &= ~(0xf | 0xff0);
946 data |= ((0x0 << 0) | (0x04 << 4));
947 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_CLOCK_GATING_A, data);
949 /* initialize VCE_UENC_CLOCK_GATING: Clock ON/OFF delay */
950 data = RREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING);
951 data &= ~(0xf | 0xff0);
952 data |= ((0x0 << 0) | (0x04 << 4));
953 WREG32(SOC15_REG_OFFSET(VCE, 0, mmVCE_UENC_CLOCK_GATING, data);
956 vce_v4_0_set_vce_sw_clock_gating(adev, enable);
959 WREG32_FIELD(GRBM_GFX_INDEX, VCE_INSTANCE, 0);
960 mutex_unlock(&adev->grbm_idx_mutex);
966 static int vce_v4_0_set_powergating_state(void *handle,
967 enum amd_powergating_state state)
969 /* This doesn't actually powergate the VCE block.
970 * That's done in the dpm code via the SMC. This
971 * just re-inits the block as necessary. The actual
972 * gating still happens in the dpm code. We should
973 * revisit this when there is a cleaner line between
974 * the smc and the hw blocks
976 struct amdgpu_device *adev = (struct amdgpu_device *)handle;
978 if (state == AMD_PG_STATE_GATE)
979 return vce_v4_0_stop(adev);
981 return vce_v4_0_start(adev);
984 static void vce_v4_0_ring_emit_ib(struct amdgpu_ring *ring, struct amdgpu_job *job,
985 struct amdgpu_ib *ib, uint32_t flags)
987 unsigned vmid = AMDGPU_JOB_GET_VMID(job);
989 amdgpu_ring_write(ring, VCE_CMD_IB_VM);
990 amdgpu_ring_write(ring, vmid);
991 amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
992 amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
993 amdgpu_ring_write(ring, ib->length_dw);
996 static void vce_v4_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
997 u64 seq, unsigned flags)
999 WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
1001 amdgpu_ring_write(ring, VCE_CMD_FENCE);
1002 amdgpu_ring_write(ring, addr);
1003 amdgpu_ring_write(ring, upper_32_bits(addr));
1004 amdgpu_ring_write(ring, seq);
1005 amdgpu_ring_write(ring, VCE_CMD_TRAP);
1008 static void vce_v4_0_ring_insert_end(struct amdgpu_ring *ring)
1010 amdgpu_ring_write(ring, VCE_CMD_END);
1013 static void vce_v4_0_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
1014 uint32_t val, uint32_t mask)
1016 amdgpu_ring_write(ring, VCE_CMD_REG_WAIT);
1017 amdgpu_ring_write(ring, reg << 2);
1018 amdgpu_ring_write(ring, mask);
1019 amdgpu_ring_write(ring, val);
1022 static void vce_v4_0_emit_vm_flush(struct amdgpu_ring *ring,
1023 unsigned int vmid, uint64_t pd_addr)
1025 struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->vm_hub];
1027 pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
1029 /* wait for reg writes */
1030 vce_v4_0_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 +
1031 vmid * hub->ctx_addr_distance,
1032 lower_32_bits(pd_addr), 0xffffffff);
1035 static void vce_v4_0_emit_wreg(struct amdgpu_ring *ring,
1036 uint32_t reg, uint32_t val)
1038 amdgpu_ring_write(ring, VCE_CMD_REG_WRITE);
1039 amdgpu_ring_write(ring, reg << 2);
1040 amdgpu_ring_write(ring, val);
1043 static int vce_v4_0_set_interrupt_state(struct amdgpu_device *adev,
1044 struct amdgpu_irq_src *source,
1046 enum amdgpu_interrupt_state state)
1050 if (!amdgpu_sriov_vf(adev)) {
1051 if (state == AMDGPU_IRQ_STATE_ENABLE)
1052 val |= VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK;
1054 WREG32_P(SOC15_REG_OFFSET(VCE, 0, mmVCE_SYS_INT_EN), val,
1055 ~VCE_SYS_INT_EN__VCE_SYS_INT_TRAP_INTERRUPT_EN_MASK);
1060 static int vce_v4_0_process_interrupt(struct amdgpu_device *adev,
1061 struct amdgpu_irq_src *source,
1062 struct amdgpu_iv_entry *entry)
1064 DRM_DEBUG("IH: VCE\n");
1066 switch (entry->src_data[0]) {
1070 amdgpu_fence_process(&adev->vce.ring[entry->src_data[0]]);
1073 DRM_ERROR("Unhandled interrupt: %d %d\n",
1074 entry->src_id, entry->src_data[0]);
1081 const struct amd_ip_funcs vce_v4_0_ip_funcs = {
1083 .early_init = vce_v4_0_early_init,
1085 .sw_init = vce_v4_0_sw_init,
1086 .sw_fini = vce_v4_0_sw_fini,
1087 .hw_init = vce_v4_0_hw_init,
1088 .hw_fini = vce_v4_0_hw_fini,
1089 .suspend = vce_v4_0_suspend,
1090 .resume = vce_v4_0_resume,
1091 .is_idle = NULL /* vce_v4_0_is_idle */,
1092 .wait_for_idle = NULL /* vce_v4_0_wait_for_idle */,
1093 .check_soft_reset = NULL /* vce_v4_0_check_soft_reset */,
1094 .pre_soft_reset = NULL /* vce_v4_0_pre_soft_reset */,
1095 .soft_reset = NULL /* vce_v4_0_soft_reset */,
1096 .post_soft_reset = NULL /* vce_v4_0_post_soft_reset */,
1097 .set_clockgating_state = vce_v4_0_set_clockgating_state,
1098 .set_powergating_state = vce_v4_0_set_powergating_state,
1101 static const struct amdgpu_ring_funcs vce_v4_0_ring_vm_funcs = {
1102 .type = AMDGPU_RING_TYPE_VCE,
1104 .nop = VCE_CMD_NO_OP,
1105 .support_64bit_ptrs = false,
1106 .no_user_fence = true,
1107 .get_rptr = vce_v4_0_ring_get_rptr,
1108 .get_wptr = vce_v4_0_ring_get_wptr,
1109 .set_wptr = vce_v4_0_ring_set_wptr,
1110 .parse_cs = amdgpu_vce_ring_parse_cs_vm,
1112 SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
1113 SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
1114 4 + /* vce_v4_0_emit_vm_flush */
1115 5 + 5 + /* amdgpu_vce_ring_emit_fence x2 vm fence */
1116 1, /* vce_v4_0_ring_insert_end */
1117 .emit_ib_size = 5, /* vce_v4_0_ring_emit_ib */
1118 .emit_ib = vce_v4_0_ring_emit_ib,
1119 .emit_vm_flush = vce_v4_0_emit_vm_flush,
1120 .emit_fence = vce_v4_0_ring_emit_fence,
1121 .test_ring = amdgpu_vce_ring_test_ring,
1122 .test_ib = amdgpu_vce_ring_test_ib,
1123 .insert_nop = amdgpu_ring_insert_nop,
1124 .insert_end = vce_v4_0_ring_insert_end,
1125 .pad_ib = amdgpu_ring_generic_pad_ib,
1126 .begin_use = amdgpu_vce_ring_begin_use,
1127 .end_use = amdgpu_vce_ring_end_use,
1128 .emit_wreg = vce_v4_0_emit_wreg,
1129 .emit_reg_wait = vce_v4_0_emit_reg_wait,
1130 .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
1133 static void vce_v4_0_set_ring_funcs(struct amdgpu_device *adev)
1137 for (i = 0; i < adev->vce.num_rings; i++) {
1138 adev->vce.ring[i].funcs = &vce_v4_0_ring_vm_funcs;
1139 adev->vce.ring[i].me = i;
1141 DRM_INFO("VCE enabled in VM mode\n");
1144 static const struct amdgpu_irq_src_funcs vce_v4_0_irq_funcs = {
1145 .set = vce_v4_0_set_interrupt_state,
1146 .process = vce_v4_0_process_interrupt,
1149 static void vce_v4_0_set_irq_funcs(struct amdgpu_device *adev)
1151 adev->vce.irq.num_types = 1;
1152 adev->vce.irq.funcs = &vce_v4_0_irq_funcs;
1155 const struct amdgpu_ip_block_version vce_v4_0_ip_block =
1157 .type = AMD_IP_BLOCK_TYPE_VCE,
1161 .funcs = &vce_v4_0_ip_funcs,