1 // SPDX-License-Identifier: GPL-2.0
5 * Copyright (C) 2013 Ideas On Board SPRL
6 * Copyright (C) 2015 Glider bvba
11 #include <linux/clk.h>
12 #include <linux/clk-provider.h>
13 #include <linux/clkdev.h>
14 #include <linux/clk/renesas.h>
15 #include <linux/device.h>
18 #include <linux/of_address.h>
19 #include <linux/pm_clock.h>
20 #include <linux/pm_domain.h>
21 #include <linux/spinlock.h>
24 * MSTP clocks. We can't use standard gate clocks as we need to poll on the
25 * status register when enabling the clock.
28 #define MSTP_MAX_CLOCKS 32
31 * struct mstp_clock_group - MSTP gating clocks group
33 * @data: clocks in this group
34 * @smstpcr: module stop control register
35 * @mstpsr: module stop status register (optional)
36 * @lock: protects writes to SMSTPCR
37 * @width_8bit: registers are 8-bit, not 32-bit
39 struct mstp_clock_group {
40 struct clk_onecell_data data;
41 void __iomem *smstpcr;
48 * struct mstp_clock - MSTP gating clock
49 * @hw: handle between common and hardware-specific interfaces
50 * @bit_index: control bit index
51 * @group: MSTP clocks group
56 struct mstp_clock_group *group;
59 #define to_mstp_clock(_hw) container_of(_hw, struct mstp_clock, hw)
61 static inline u32 cpg_mstp_read(struct mstp_clock_group *group,
64 return group->width_8bit ? readb(reg) : readl(reg);
67 static inline void cpg_mstp_write(struct mstp_clock_group *group, u32 val,
70 group->width_8bit ? writeb(val, reg) : writel(val, reg);
73 static int cpg_mstp_clock_endisable(struct clk_hw *hw, bool enable)
75 struct mstp_clock *clock = to_mstp_clock(hw);
76 struct mstp_clock_group *group = clock->group;
77 u32 bitmask = BIT(clock->bit_index);
82 spin_lock_irqsave(&group->lock, flags);
84 value = cpg_mstp_read(group, group->smstpcr);
89 cpg_mstp_write(group, value, group->smstpcr);
92 /* dummy read to ensure write has completed */
93 cpg_mstp_read(group, group->smstpcr);
94 barrier_data(group->smstpcr);
97 spin_unlock_irqrestore(&group->lock, flags);
99 if (!enable || !group->mstpsr)
102 for (i = 1000; i > 0; --i) {
103 if (!(cpg_mstp_read(group, group->mstpsr) & bitmask))
109 pr_err("%s: failed to enable %p[%d]\n", __func__,
110 group->smstpcr, clock->bit_index);
117 static int cpg_mstp_clock_enable(struct clk_hw *hw)
119 return cpg_mstp_clock_endisable(hw, true);
122 static void cpg_mstp_clock_disable(struct clk_hw *hw)
124 cpg_mstp_clock_endisable(hw, false);
127 static int cpg_mstp_clock_is_enabled(struct clk_hw *hw)
129 struct mstp_clock *clock = to_mstp_clock(hw);
130 struct mstp_clock_group *group = clock->group;
134 value = cpg_mstp_read(group, group->mstpsr);
136 value = cpg_mstp_read(group, group->smstpcr);
138 return !(value & BIT(clock->bit_index));
141 static const struct clk_ops cpg_mstp_clock_ops = {
142 .enable = cpg_mstp_clock_enable,
143 .disable = cpg_mstp_clock_disable,
144 .is_enabled = cpg_mstp_clock_is_enabled,
147 static struct clk * __init cpg_mstp_clock_register(const char *name,
148 const char *parent_name, unsigned int index,
149 struct mstp_clock_group *group)
151 struct clk_init_data init;
152 struct mstp_clock *clock;
155 clock = kzalloc(sizeof(*clock), GFP_KERNEL);
157 return ERR_PTR(-ENOMEM);
160 init.ops = &cpg_mstp_clock_ops;
161 init.flags = CLK_SET_RATE_PARENT;
162 /* INTC-SYS is the module clock of the GIC, and must not be disabled */
163 if (!strcmp(name, "intc-sys")) {
164 pr_debug("MSTP %s setting CLK_IS_CRITICAL\n", name);
165 init.flags |= CLK_IS_CRITICAL;
167 init.parent_names = &parent_name;
168 init.num_parents = 1;
170 clock->bit_index = index;
171 clock->group = group;
172 clock->hw.init = &init;
174 clk = clk_register(NULL, &clock->hw);
182 static void __init cpg_mstp_clocks_init(struct device_node *np)
184 struct mstp_clock_group *group;
189 group = kzalloc(sizeof(*group), GFP_KERNEL);
190 clks = kmalloc_array(MSTP_MAX_CLOCKS, sizeof(*clks), GFP_KERNEL);
191 if (group == NULL || clks == NULL) {
197 spin_lock_init(&group->lock);
198 group->data.clks = clks;
200 group->smstpcr = of_iomap(np, 0);
201 group->mstpsr = of_iomap(np, 1);
203 if (group->smstpcr == NULL) {
204 pr_err("%s: failed to remap SMSTPCR\n", __func__);
210 if (of_device_is_compatible(np, "renesas,r7s72100-mstp-clocks"))
211 group->width_8bit = true;
213 for (i = 0; i < MSTP_MAX_CLOCKS; ++i)
214 clks[i] = ERR_PTR(-ENOENT);
216 if (of_find_property(np, "clock-indices", &i))
217 idxname = "clock-indices";
219 idxname = "renesas,clock-indices";
221 for (i = 0; i < MSTP_MAX_CLOCKS; ++i) {
222 const char *parent_name;
227 /* Skip clocks with no name. */
228 ret = of_property_read_string_index(np, "clock-output-names",
230 if (ret < 0 || strlen(name) == 0)
233 parent_name = of_clk_get_parent_name(np, i);
234 ret = of_property_read_u32_index(np, idxname, i, &clkidx);
235 if (parent_name == NULL || ret < 0)
238 if (clkidx >= MSTP_MAX_CLOCKS) {
239 pr_err("%s: invalid clock %pOFn %s index %u\n",
240 __func__, np, name, clkidx);
244 clks[clkidx] = cpg_mstp_clock_register(name, parent_name,
246 if (!IS_ERR(clks[clkidx])) {
247 group->data.clk_num = max(group->data.clk_num,
250 * Register a clkdev to let board code retrieve the
251 * clock by name and register aliases for non-DT
254 * FIXME: Remove this when all devices that require a
255 * clock will be instantiated from DT.
257 clk_register_clkdev(clks[clkidx], name, NULL);
259 pr_err("%s: failed to register %pOFn %s clock (%ld)\n",
260 __func__, np, name, PTR_ERR(clks[clkidx]));
264 of_clk_add_provider(np, of_clk_src_onecell_get, &group->data);
266 CLK_OF_DECLARE(cpg_mstp_clks, "renesas,cpg-mstp-clocks", cpg_mstp_clocks_init);
268 int cpg_mstp_attach_dev(struct generic_pm_domain *unused, struct device *dev)
270 struct device_node *np = dev->of_node;
271 struct of_phandle_args clkspec;
276 while (!of_parse_phandle_with_args(np, "clocks", "#clock-cells", i,
278 if (of_device_is_compatible(clkspec.np,
279 "renesas,cpg-mstp-clocks"))
282 /* BSC on r8a73a4/sh73a0 uses zb_clk instead of an mstp clock */
283 if (of_node_name_eq(clkspec.np, "zb_clk"))
286 of_node_put(clkspec.np);
293 clk = of_clk_get_from_provider(&clkspec);
294 of_node_put(clkspec.np);
299 error = pm_clk_create(dev);
301 dev_err(dev, "pm_clk_create failed %d\n", error);
305 error = pm_clk_add_clk(dev, clk);
307 dev_err(dev, "pm_clk_add_clk %pC failed %d\n", clk, error);
320 void cpg_mstp_detach_dev(struct generic_pm_domain *unused, struct device *dev)
322 if (!pm_clk_no_clocks(dev))
326 void __init cpg_mstp_add_clk_domain(struct device_node *np)
328 struct generic_pm_domain *pd;
331 if (of_property_read_u32(np, "#power-domain-cells", &ncells)) {
332 pr_warn("%pOF lacks #power-domain-cells\n", np);
336 pd = kzalloc(sizeof(*pd), GFP_KERNEL);
341 pd->flags = GENPD_FLAG_PM_CLK | GENPD_FLAG_ACTIVE_WAKEUP;
342 pd->attach_dev = cpg_mstp_attach_dev;
343 pd->detach_dev = cpg_mstp_detach_dev;
344 pm_genpd_init(pd, &pm_domain_always_on_gov, false);
346 of_genpd_add_provider_simple(np, pd);