2 * Copyright (C) 2013, NVIDIA Corporation. All rights reserved.
4 * Permission is hereby granted, free of charge, to any person obtaining a
5 * copy of this software and associated documentation files (the "Software"),
6 * to deal in the Software without restriction, including without limitation
7 * the rights to use, copy, modify, merge, publish, distribute, sub license,
8 * and/or sell copies of the Software, and to permit persons to whom the
9 * Software is furnished to do so, subject to the following conditions:
11 * The above copyright notice and this permission notice (including the
12 * next paragraph) shall be included in all copies or substantial portions
15 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
16 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
17 * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
18 * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
19 * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
20 * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
21 * DEALINGS IN THE SOFTWARE.
24 #include <linux/delay.h>
25 #include <linux/gpio/consumer.h>
26 #include <linux/iopoll.h>
27 #include <linux/module.h>
28 #include <linux/of_platform.h>
29 #include <linux/platform_device.h>
30 #include <linux/regulator/consumer.h>
32 #include <video/display_timing.h>
33 #include <video/of_display_timing.h>
34 #include <video/videomode.h>
36 #include <drm/drm_crtc.h>
37 #include <drm/drm_device.h>
38 #include <drm/drm_mipi_dsi.h>
39 #include <drm/drm_panel.h>
42 * struct panel_desc - Describes a simple panel.
46 * @modes: Pointer to array of fixed modes appropriate for this panel.
48 * If only one mode then this can just be the address of the mode.
49 * NOTE: cannot be used with "timings" and also if this is specified
50 * then you cannot override the mode in the device tree.
52 const struct drm_display_mode *modes;
54 /** @num_modes: Number of elements in modes array. */
55 unsigned int num_modes;
58 * @timings: Pointer to array of display timings
60 * NOTE: cannot be used with "modes" and also these will be used to
61 * validate a device tree override if one is present.
63 const struct display_timing *timings;
65 /** @num_timings: Number of elements in timings array. */
66 unsigned int num_timings;
68 /** @bpc: Bits per color. */
71 /** @size: Structure containing the physical size of this panel. */
74 * @size.width: Width (in mm) of the active display area.
79 * @size.height: Height (in mm) of the active display area.
84 /** @delay: Structure containing various delay values for this panel. */
87 * @delay.prepare: Time for the panel to become ready.
89 * The time (in milliseconds) that it takes for the panel to
90 * become ready and start receiving video data
95 * @delay.hpd_absent_delay: Time to wait if HPD isn't hooked up.
97 * Add this to the prepare delay if we know Hot Plug Detect
100 unsigned int hpd_absent_delay;
103 * @delay.prepare_to_enable: Time between prepare and enable.
105 * The minimum time, in milliseconds, that needs to have passed
106 * between when prepare finished and enable may begin. If at
107 * enable time less time has passed since prepare finished,
108 * the driver waits for the remaining time.
110 * If a fixed enable delay is also specified, we'll start
111 * counting before delaying for the fixed delay.
113 * If a fixed prepare delay is also specified, we won't start
114 * counting until after the fixed delay. We can't overlap this
115 * fixed delay with the min time because the fixed delay
116 * doesn't happen at the end of the function if a HPD GPIO was
122 * // do fixed prepare delay
123 * // wait for HPD GPIO if applicable
124 * // start counting for prepare_to_enable
127 * // do fixed enable delay
128 * // enforce prepare_to_enable min time
130 unsigned int prepare_to_enable;
133 * @delay.enable: Time for the panel to display a valid frame.
135 * The time (in milliseconds) that it takes for the panel to
136 * display the first valid frame after starting to receive
142 * @delay.disable: Time for the panel to turn the display off.
144 * The time (in milliseconds) that it takes for the panel to
145 * turn the display off (no content is visible).
147 unsigned int disable;
150 * @delay.unprepare: Time to power down completely.
152 * The time (in milliseconds) that it takes for the panel
153 * to power itself down completely.
155 * This time is used to prevent a future "prepare" from
156 * starting until at least this many milliseconds has passed.
157 * If at prepare time less time has passed since unprepare
158 * finished, the driver waits for the remaining time.
160 unsigned int unprepare;
163 /** @bus_format: See MEDIA_BUS_FMT_... defines. */
166 /** @bus_flags: See DRM_BUS_FLAG_... defines. */
169 /** @connector_type: LVDS, eDP, DSI, DPI, etc. */
173 struct panel_simple {
174 struct drm_panel base;
178 ktime_t prepared_time;
179 ktime_t unprepared_time;
181 const struct panel_desc *desc;
183 struct regulator *supply;
184 struct i2c_adapter *ddc;
186 struct gpio_desc *enable_gpio;
187 struct gpio_desc *hpd_gpio;
189 struct drm_display_mode override_mode;
191 enum drm_panel_orientation orientation;
194 static inline struct panel_simple *to_panel_simple(struct drm_panel *panel)
196 return container_of(panel, struct panel_simple, base);
199 static unsigned int panel_simple_get_timings_modes(struct panel_simple *panel,
200 struct drm_connector *connector)
202 struct drm_display_mode *mode;
203 unsigned int i, num = 0;
205 for (i = 0; i < panel->desc->num_timings; i++) {
206 const struct display_timing *dt = &panel->desc->timings[i];
209 videomode_from_timing(dt, &vm);
210 mode = drm_mode_create(connector->dev);
212 dev_err(panel->base.dev, "failed to add mode %ux%u\n",
213 dt->hactive.typ, dt->vactive.typ);
217 drm_display_mode_from_videomode(&vm, mode);
219 mode->type |= DRM_MODE_TYPE_DRIVER;
221 if (panel->desc->num_timings == 1)
222 mode->type |= DRM_MODE_TYPE_PREFERRED;
224 drm_mode_probed_add(connector, mode);
231 static unsigned int panel_simple_get_display_modes(struct panel_simple *panel,
232 struct drm_connector *connector)
234 struct drm_display_mode *mode;
235 unsigned int i, num = 0;
237 for (i = 0; i < panel->desc->num_modes; i++) {
238 const struct drm_display_mode *m = &panel->desc->modes[i];
240 mode = drm_mode_duplicate(connector->dev, m);
242 dev_err(panel->base.dev, "failed to add mode %ux%u@%u\n",
243 m->hdisplay, m->vdisplay,
244 drm_mode_vrefresh(m));
248 mode->type |= DRM_MODE_TYPE_DRIVER;
250 if (panel->desc->num_modes == 1)
251 mode->type |= DRM_MODE_TYPE_PREFERRED;
253 drm_mode_set_name(mode);
255 drm_mode_probed_add(connector, mode);
262 static int panel_simple_get_non_edid_modes(struct panel_simple *panel,
263 struct drm_connector *connector)
265 struct drm_display_mode *mode;
266 bool has_override = panel->override_mode.type;
267 unsigned int num = 0;
273 mode = drm_mode_duplicate(connector->dev,
274 &panel->override_mode);
276 drm_mode_probed_add(connector, mode);
279 dev_err(panel->base.dev, "failed to add override mode\n");
283 /* Only add timings if override was not there or failed to validate */
284 if (num == 0 && panel->desc->num_timings)
285 num = panel_simple_get_timings_modes(panel, connector);
288 * Only add fixed modes if timings/override added no mode.
290 * We should only ever have either the display timings specified
291 * or a fixed mode. Anything else is rather bogus.
293 WARN_ON(panel->desc->num_timings && panel->desc->num_modes);
295 num = panel_simple_get_display_modes(panel, connector);
297 connector->display_info.bpc = panel->desc->bpc;
298 connector->display_info.width_mm = panel->desc->size.width;
299 connector->display_info.height_mm = panel->desc->size.height;
300 if (panel->desc->bus_format)
301 drm_display_info_set_bus_formats(&connector->display_info,
302 &panel->desc->bus_format, 1);
303 connector->display_info.bus_flags = panel->desc->bus_flags;
308 static void panel_simple_wait(ktime_t start_ktime, unsigned int min_ms)
310 ktime_t now_ktime, min_ktime;
315 min_ktime = ktime_add(start_ktime, ms_to_ktime(min_ms));
316 now_ktime = ktime_get();
318 if (ktime_before(now_ktime, min_ktime))
319 msleep(ktime_to_ms(ktime_sub(min_ktime, now_ktime)) + 1);
322 static int panel_simple_disable(struct drm_panel *panel)
324 struct panel_simple *p = to_panel_simple(panel);
329 if (p->desc->delay.disable)
330 msleep(p->desc->delay.disable);
337 static int panel_simple_unprepare(struct drm_panel *panel)
339 struct panel_simple *p = to_panel_simple(panel);
341 if (p->prepared_time == 0)
344 gpiod_set_value_cansleep(p->enable_gpio, 0);
346 regulator_disable(p->supply);
348 p->prepared_time = 0;
349 p->unprepared_time = ktime_get();
354 static int panel_simple_get_hpd_gpio(struct device *dev,
355 struct panel_simple *p, bool from_probe)
359 p->hpd_gpio = devm_gpiod_get_optional(dev, "hpd", GPIOD_IN);
360 if (IS_ERR(p->hpd_gpio)) {
361 err = PTR_ERR(p->hpd_gpio);
364 * If we're called from probe we won't consider '-EPROBE_DEFER'
365 * to be an error--we'll leave the error code in "hpd_gpio".
366 * When we try to use it we'll try again. This allows for
367 * circular dependencies where the component providing the
368 * hpd gpio needs the panel to init before probing.
370 if (err != -EPROBE_DEFER || !from_probe) {
371 dev_err(dev, "failed to get 'hpd' GPIO: %d\n", err);
379 static int panel_simple_prepare_once(struct drm_panel *panel)
381 struct panel_simple *p = to_panel_simple(panel);
385 unsigned long hpd_wait_us;
387 if (p->prepared_time != 0)
390 panel_simple_wait(p->unprepared_time, p->desc->delay.unprepare);
392 err = regulator_enable(p->supply);
394 dev_err(panel->dev, "failed to enable supply: %d\n", err);
398 gpiod_set_value_cansleep(p->enable_gpio, 1);
400 delay = p->desc->delay.prepare;
402 delay += p->desc->delay.hpd_absent_delay;
407 if (IS_ERR(p->hpd_gpio)) {
408 err = panel_simple_get_hpd_gpio(panel->dev, p, false);
413 if (p->desc->delay.hpd_absent_delay)
414 hpd_wait_us = p->desc->delay.hpd_absent_delay * 1000UL;
416 hpd_wait_us = 2000000;
418 err = readx_poll_timeout(gpiod_get_value_cansleep, p->hpd_gpio,
419 hpd_asserted, hpd_asserted,
421 if (hpd_asserted < 0)
425 if (err != -ETIMEDOUT)
427 "error waiting for hpd GPIO: %d\n", err);
432 p->prepared_time = ktime_get();
437 gpiod_set_value_cansleep(p->enable_gpio, 0);
438 regulator_disable(p->supply);
439 p->unprepared_time = ktime_get();
445 * Some panels simply don't always come up and need to be power cycled to
446 * work properly. We'll allow for a handful of retries.
448 #define MAX_PANEL_PREPARE_TRIES 5
450 static int panel_simple_prepare(struct drm_panel *panel)
455 for (try = 0; try < MAX_PANEL_PREPARE_TRIES; try++) {
456 ret = panel_simple_prepare_once(panel);
457 if (ret != -ETIMEDOUT)
461 if (ret == -ETIMEDOUT)
462 dev_err(panel->dev, "Prepare timeout after %d tries\n", try);
464 dev_warn(panel->dev, "Prepare needed %d retries\n", try);
469 static int panel_simple_enable(struct drm_panel *panel)
471 struct panel_simple *p = to_panel_simple(panel);
476 if (p->desc->delay.enable)
477 msleep(p->desc->delay.enable);
479 panel_simple_wait(p->prepared_time, p->desc->delay.prepare_to_enable);
486 static int panel_simple_get_modes(struct drm_panel *panel,
487 struct drm_connector *connector)
489 struct panel_simple *p = to_panel_simple(panel);
492 /* probe EDID if a DDC bus is available */
494 struct edid *edid = drm_get_edid(connector, p->ddc);
496 drm_connector_update_edid_property(connector, edid);
498 num += drm_add_edid_modes(connector, edid);
503 /* add hard-coded panel modes */
504 num += panel_simple_get_non_edid_modes(p, connector);
506 /* set up connector's "panel orientation" property */
507 drm_connector_set_panel_orientation(connector, p->orientation);
512 static int panel_simple_get_timings(struct drm_panel *panel,
513 unsigned int num_timings,
514 struct display_timing *timings)
516 struct panel_simple *p = to_panel_simple(panel);
519 if (p->desc->num_timings < num_timings)
520 num_timings = p->desc->num_timings;
523 for (i = 0; i < num_timings; i++)
524 timings[i] = p->desc->timings[i];
526 return p->desc->num_timings;
529 static const struct drm_panel_funcs panel_simple_funcs = {
530 .disable = panel_simple_disable,
531 .unprepare = panel_simple_unprepare,
532 .prepare = panel_simple_prepare,
533 .enable = panel_simple_enable,
534 .get_modes = panel_simple_get_modes,
535 .get_timings = panel_simple_get_timings,
538 static struct panel_desc panel_dpi;
540 static int panel_dpi_probe(struct device *dev,
541 struct panel_simple *panel)
543 struct display_timing *timing;
544 const struct device_node *np;
545 struct panel_desc *desc;
546 unsigned int bus_flags;
551 desc = devm_kzalloc(dev, sizeof(*desc), GFP_KERNEL);
555 timing = devm_kzalloc(dev, sizeof(*timing), GFP_KERNEL);
559 ret = of_get_display_timing(np, "panel-timing", timing);
561 dev_err(dev, "%pOF: no panel-timing node found for \"panel-dpi\" binding\n",
566 desc->timings = timing;
567 desc->num_timings = 1;
569 of_property_read_u32(np, "width-mm", &desc->size.width);
570 of_property_read_u32(np, "height-mm", &desc->size.height);
572 /* Extract bus_flags from display_timing */
574 vm.flags = timing->flags;
575 drm_bus_flags_from_videomode(&vm, &bus_flags);
576 desc->bus_flags = bus_flags;
578 /* We do not know the connector for the DT node, so guess it */
579 desc->connector_type = DRM_MODE_CONNECTOR_DPI;
586 #define PANEL_SIMPLE_BOUNDS_CHECK(to_check, bounds, field) \
587 (to_check->field.typ >= bounds->field.min && \
588 to_check->field.typ <= bounds->field.max)
589 static void panel_simple_parse_panel_timing_node(struct device *dev,
590 struct panel_simple *panel,
591 const struct display_timing *ot)
593 const struct panel_desc *desc = panel->desc;
597 if (WARN_ON(desc->num_modes)) {
598 dev_err(dev, "Reject override mode: panel has a fixed mode\n");
601 if (WARN_ON(!desc->num_timings)) {
602 dev_err(dev, "Reject override mode: no timings specified\n");
606 for (i = 0; i < panel->desc->num_timings; i++) {
607 const struct display_timing *dt = &panel->desc->timings[i];
609 if (!PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hactive) ||
610 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hfront_porch) ||
611 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hback_porch) ||
612 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, hsync_len) ||
613 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vactive) ||
614 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vfront_porch) ||
615 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vback_porch) ||
616 !PANEL_SIMPLE_BOUNDS_CHECK(ot, dt, vsync_len))
619 if (ot->flags != dt->flags)
622 videomode_from_timing(ot, &vm);
623 drm_display_mode_from_videomode(&vm, &panel->override_mode);
624 panel->override_mode.type |= DRM_MODE_TYPE_DRIVER |
625 DRM_MODE_TYPE_PREFERRED;
629 if (WARN_ON(!panel->override_mode.type))
630 dev_err(dev, "Reject override mode: No display_timing found\n");
633 static int panel_simple_probe(struct device *dev, const struct panel_desc *desc)
635 struct panel_simple *panel;
636 struct display_timing dt;
637 struct device_node *ddc;
642 panel = devm_kzalloc(dev, sizeof(*panel), GFP_KERNEL);
646 panel->enabled = false;
647 panel->prepared_time = 0;
650 panel->no_hpd = of_property_read_bool(dev->of_node, "no-hpd");
651 if (!panel->no_hpd) {
652 err = panel_simple_get_hpd_gpio(dev, panel, true);
657 panel->supply = devm_regulator_get(dev, "power");
658 if (IS_ERR(panel->supply))
659 return PTR_ERR(panel->supply);
661 panel->enable_gpio = devm_gpiod_get_optional(dev, "enable",
663 if (IS_ERR(panel->enable_gpio)) {
664 err = PTR_ERR(panel->enable_gpio);
665 if (err != -EPROBE_DEFER)
666 dev_err(dev, "failed to request GPIO: %d\n", err);
670 err = of_drm_get_panel_orientation(dev->of_node, &panel->orientation);
672 dev_err(dev, "%pOF: failed to get orientation %d\n", dev->of_node, err);
676 ddc = of_parse_phandle(dev->of_node, "ddc-i2c-bus", 0);
678 panel->ddc = of_find_i2c_adapter_by_node(ddc);
682 return -EPROBE_DEFER;
685 if (desc == &panel_dpi) {
686 /* Handle the generic panel-dpi binding */
687 err = panel_dpi_probe(dev, panel);
691 if (!of_get_display_timing(dev->of_node, "panel-timing", &dt))
692 panel_simple_parse_panel_timing_node(dev, panel, &dt);
695 connector_type = desc->connector_type;
696 /* Catch common mistakes for panels. */
697 switch (connector_type) {
699 dev_warn(dev, "Specify missing connector_type\n");
700 connector_type = DRM_MODE_CONNECTOR_DPI;
702 case DRM_MODE_CONNECTOR_LVDS:
703 WARN_ON(desc->bus_flags &
704 ~(DRM_BUS_FLAG_DE_LOW |
705 DRM_BUS_FLAG_DE_HIGH |
706 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
707 DRM_BUS_FLAG_DATA_LSB_TO_MSB));
708 WARN_ON(desc->bus_format != MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
709 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_SPWG &&
710 desc->bus_format != MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA);
711 WARN_ON(desc->bus_format == MEDIA_BUS_FMT_RGB666_1X7X3_SPWG &&
713 WARN_ON((desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_SPWG ||
714 desc->bus_format == MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA) &&
717 case DRM_MODE_CONNECTOR_eDP:
718 if (desc->bus_format == 0)
719 dev_warn(dev, "Specify missing bus_format\n");
720 if (desc->bpc != 6 && desc->bpc != 8)
721 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
723 case DRM_MODE_CONNECTOR_DSI:
724 if (desc->bpc != 6 && desc->bpc != 8)
725 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
727 case DRM_MODE_CONNECTOR_DPI:
728 bus_flags = DRM_BUS_FLAG_DE_LOW |
729 DRM_BUS_FLAG_DE_HIGH |
730 DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE |
731 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
732 DRM_BUS_FLAG_DATA_MSB_TO_LSB |
733 DRM_BUS_FLAG_DATA_LSB_TO_MSB |
734 DRM_BUS_FLAG_SYNC_SAMPLE_POSEDGE |
735 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE;
736 if (desc->bus_flags & ~bus_flags)
737 dev_warn(dev, "Unexpected bus_flags(%d)\n", desc->bus_flags & ~bus_flags);
738 if (!(desc->bus_flags & bus_flags))
739 dev_warn(dev, "Specify missing bus_flags\n");
740 if (desc->bus_format == 0)
741 dev_warn(dev, "Specify missing bus_format\n");
742 if (desc->bpc != 6 && desc->bpc != 8)
743 dev_warn(dev, "Expected bpc in {6,8} but got: %u\n", desc->bpc);
746 dev_warn(dev, "Specify a valid connector_type: %d\n", desc->connector_type);
747 connector_type = DRM_MODE_CONNECTOR_DPI;
751 drm_panel_init(&panel->base, dev, &panel_simple_funcs, connector_type);
753 err = drm_panel_of_backlight(&panel->base);
757 drm_panel_add(&panel->base);
759 dev_set_drvdata(dev, panel);
765 put_device(&panel->ddc->dev);
770 static int panel_simple_remove(struct device *dev)
772 struct panel_simple *panel = dev_get_drvdata(dev);
774 drm_panel_remove(&panel->base);
775 drm_panel_disable(&panel->base);
776 drm_panel_unprepare(&panel->base);
779 put_device(&panel->ddc->dev);
784 static void panel_simple_shutdown(struct device *dev)
786 struct panel_simple *panel = dev_get_drvdata(dev);
788 drm_panel_disable(&panel->base);
789 drm_panel_unprepare(&panel->base);
792 static const struct drm_display_mode ampire_am_1280800n3tzqw_t00h_mode = {
795 .hsync_start = 1280 + 40,
796 .hsync_end = 1280 + 40 + 80,
797 .htotal = 1280 + 40 + 80 + 40,
799 .vsync_start = 800 + 3,
800 .vsync_end = 800 + 3 + 10,
801 .vtotal = 800 + 3 + 10 + 10,
802 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
805 static const struct panel_desc ampire_am_1280800n3tzqw_t00h = {
806 .modes = &ire_am_1280800n3tzqw_t00h_mode,
813 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
814 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
815 .connector_type = DRM_MODE_CONNECTOR_LVDS,
818 static const struct drm_display_mode ampire_am_480272h3tmqw_t01h_mode = {
821 .hsync_start = 480 + 2,
822 .hsync_end = 480 + 2 + 41,
823 .htotal = 480 + 2 + 41 + 2,
825 .vsync_start = 272 + 2,
826 .vsync_end = 272 + 2 + 10,
827 .vtotal = 272 + 2 + 10 + 2,
828 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
831 static const struct panel_desc ampire_am_480272h3tmqw_t01h = {
832 .modes = &ire_am_480272h3tmqw_t01h_mode,
839 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
842 static const struct drm_display_mode ampire_am800480r3tmqwa1h_mode = {
845 .hsync_start = 800 + 0,
846 .hsync_end = 800 + 0 + 255,
847 .htotal = 800 + 0 + 255 + 0,
849 .vsync_start = 480 + 2,
850 .vsync_end = 480 + 2 + 45,
851 .vtotal = 480 + 2 + 45 + 0,
852 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
855 static const struct panel_desc ampire_am800480r3tmqwa1h = {
856 .modes = &ire_am800480r3tmqwa1h_mode,
863 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
866 static const struct display_timing santek_st0700i5y_rbslw_f_timing = {
867 .pixelclock = { 26400000, 33300000, 46800000 },
868 .hactive = { 800, 800, 800 },
869 .hfront_porch = { 16, 210, 354 },
870 .hback_porch = { 45, 36, 6 },
871 .hsync_len = { 1, 10, 40 },
872 .vactive = { 480, 480, 480 },
873 .vfront_porch = { 7, 22, 147 },
874 .vback_porch = { 22, 13, 3 },
875 .vsync_len = { 1, 10, 20 },
876 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
877 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE
880 static const struct panel_desc armadeus_st0700_adapt = {
881 .timings = &santek_st0700i5y_rbslw_f_timing,
888 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
889 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
892 static const struct drm_display_mode auo_b101aw03_mode = {
895 .hsync_start = 1024 + 156,
896 .hsync_end = 1024 + 156 + 8,
897 .htotal = 1024 + 156 + 8 + 156,
899 .vsync_start = 600 + 16,
900 .vsync_end = 600 + 16 + 6,
901 .vtotal = 600 + 16 + 6 + 16,
904 static const struct panel_desc auo_b101aw03 = {
905 .modes = &auo_b101aw03_mode,
912 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
913 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
914 .connector_type = DRM_MODE_CONNECTOR_LVDS,
917 static const struct display_timing auo_b101ean01_timing = {
918 .pixelclock = { 65300000, 72500000, 75000000 },
919 .hactive = { 1280, 1280, 1280 },
920 .hfront_porch = { 18, 119, 119 },
921 .hback_porch = { 21, 21, 21 },
922 .hsync_len = { 32, 32, 32 },
923 .vactive = { 800, 800, 800 },
924 .vfront_porch = { 4, 4, 4 },
925 .vback_porch = { 8, 8, 8 },
926 .vsync_len = { 18, 20, 20 },
929 static const struct panel_desc auo_b101ean01 = {
930 .timings = &auo_b101ean01_timing,
939 static const struct drm_display_mode auo_b101xtn01_mode = {
942 .hsync_start = 1366 + 20,
943 .hsync_end = 1366 + 20 + 70,
944 .htotal = 1366 + 20 + 70,
946 .vsync_start = 768 + 14,
947 .vsync_end = 768 + 14 + 42,
948 .vtotal = 768 + 14 + 42,
949 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
952 static const struct panel_desc auo_b101xtn01 = {
953 .modes = &auo_b101xtn01_mode,
962 static const struct drm_display_mode auo_b116xak01_mode = {
965 .hsync_start = 1366 + 48,
966 .hsync_end = 1366 + 48 + 32,
967 .htotal = 1366 + 48 + 32 + 10,
969 .vsync_start = 768 + 4,
970 .vsync_end = 768 + 4 + 6,
971 .vtotal = 768 + 4 + 6 + 15,
972 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
975 static const struct panel_desc auo_b116xak01 = {
976 .modes = &auo_b116xak01_mode,
984 .hpd_absent_delay = 200,
986 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
987 .connector_type = DRM_MODE_CONNECTOR_eDP,
990 static const struct drm_display_mode auo_b116xw03_mode = {
993 .hsync_start = 1366 + 40,
994 .hsync_end = 1366 + 40 + 40,
995 .htotal = 1366 + 40 + 40 + 32,
997 .vsync_start = 768 + 10,
998 .vsync_end = 768 + 10 + 12,
999 .vtotal = 768 + 10 + 12 + 6,
1000 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1003 static const struct panel_desc auo_b116xw03 = {
1004 .modes = &auo_b116xw03_mode,
1014 .bus_flags = DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
1015 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1016 .connector_type = DRM_MODE_CONNECTOR_eDP,
1019 static const struct drm_display_mode auo_b133xtn01_mode = {
1022 .hsync_start = 1366 + 48,
1023 .hsync_end = 1366 + 48 + 32,
1024 .htotal = 1366 + 48 + 32 + 20,
1026 .vsync_start = 768 + 3,
1027 .vsync_end = 768 + 3 + 6,
1028 .vtotal = 768 + 3 + 6 + 13,
1031 static const struct panel_desc auo_b133xtn01 = {
1032 .modes = &auo_b133xtn01_mode,
1041 static const struct drm_display_mode auo_b133htn01_mode = {
1044 .hsync_start = 1920 + 172,
1045 .hsync_end = 1920 + 172 + 80,
1046 .htotal = 1920 + 172 + 80 + 60,
1048 .vsync_start = 1080 + 25,
1049 .vsync_end = 1080 + 25 + 10,
1050 .vtotal = 1080 + 25 + 10 + 10,
1053 static const struct panel_desc auo_b133htn01 = {
1054 .modes = &auo_b133htn01_mode,
1068 static const struct display_timing auo_g070vvn01_timings = {
1069 .pixelclock = { 33300000, 34209000, 45000000 },
1070 .hactive = { 800, 800, 800 },
1071 .hfront_porch = { 20, 40, 200 },
1072 .hback_porch = { 87, 40, 1 },
1073 .hsync_len = { 1, 48, 87 },
1074 .vactive = { 480, 480, 480 },
1075 .vfront_porch = { 5, 13, 200 },
1076 .vback_porch = { 31, 31, 29 },
1077 .vsync_len = { 1, 1, 3 },
1080 static const struct panel_desc auo_g070vvn01 = {
1081 .timings = &auo_g070vvn01_timings,
1096 static const struct drm_display_mode auo_g101evn010_mode = {
1099 .hsync_start = 1280 + 82,
1100 .hsync_end = 1280 + 82 + 2,
1101 .htotal = 1280 + 82 + 2 + 84,
1103 .vsync_start = 800 + 8,
1104 .vsync_end = 800 + 8 + 2,
1105 .vtotal = 800 + 8 + 2 + 6,
1108 static const struct panel_desc auo_g101evn010 = {
1109 .modes = &auo_g101evn010_mode,
1116 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1117 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1120 static const struct drm_display_mode auo_g104sn02_mode = {
1123 .hsync_start = 800 + 40,
1124 .hsync_end = 800 + 40 + 216,
1125 .htotal = 800 + 40 + 216 + 128,
1127 .vsync_start = 600 + 10,
1128 .vsync_end = 600 + 10 + 35,
1129 .vtotal = 600 + 10 + 35 + 2,
1132 static const struct panel_desc auo_g104sn02 = {
1133 .modes = &auo_g104sn02_mode,
1142 static const struct drm_display_mode auo_g121ean01_mode = {
1145 .hsync_start = 1280 + 58,
1146 .hsync_end = 1280 + 58 + 8,
1147 .htotal = 1280 + 58 + 8 + 70,
1149 .vsync_start = 800 + 6,
1150 .vsync_end = 800 + 6 + 4,
1151 .vtotal = 800 + 6 + 4 + 10,
1154 static const struct panel_desc auo_g121ean01 = {
1155 .modes = &auo_g121ean01_mode,
1162 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1163 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1166 static const struct display_timing auo_g133han01_timings = {
1167 .pixelclock = { 134000000, 141200000, 149000000 },
1168 .hactive = { 1920, 1920, 1920 },
1169 .hfront_porch = { 39, 58, 77 },
1170 .hback_porch = { 59, 88, 117 },
1171 .hsync_len = { 28, 42, 56 },
1172 .vactive = { 1080, 1080, 1080 },
1173 .vfront_porch = { 3, 8, 11 },
1174 .vback_porch = { 5, 14, 19 },
1175 .vsync_len = { 4, 14, 19 },
1178 static const struct panel_desc auo_g133han01 = {
1179 .timings = &auo_g133han01_timings,
1192 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
1193 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1196 static const struct drm_display_mode auo_g156xtn01_mode = {
1199 .hsync_start = 1366 + 33,
1200 .hsync_end = 1366 + 33 + 67,
1203 .vsync_start = 768 + 4,
1204 .vsync_end = 768 + 4 + 4,
1208 static const struct panel_desc auo_g156xtn01 = {
1209 .modes = &auo_g156xtn01_mode,
1216 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1217 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1220 static const struct display_timing auo_g185han01_timings = {
1221 .pixelclock = { 120000000, 144000000, 175000000 },
1222 .hactive = { 1920, 1920, 1920 },
1223 .hfront_porch = { 36, 120, 148 },
1224 .hback_porch = { 24, 88, 108 },
1225 .hsync_len = { 20, 48, 64 },
1226 .vactive = { 1080, 1080, 1080 },
1227 .vfront_porch = { 6, 10, 40 },
1228 .vback_porch = { 2, 5, 20 },
1229 .vsync_len = { 2, 5, 20 },
1232 static const struct panel_desc auo_g185han01 = {
1233 .timings = &auo_g185han01_timings,
1246 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1247 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1250 static const struct display_timing auo_g190ean01_timings = {
1251 .pixelclock = { 90000000, 108000000, 135000000 },
1252 .hactive = { 1280, 1280, 1280 },
1253 .hfront_porch = { 126, 184, 1266 },
1254 .hback_porch = { 84, 122, 844 },
1255 .hsync_len = { 70, 102, 704 },
1256 .vactive = { 1024, 1024, 1024 },
1257 .vfront_porch = { 4, 26, 76 },
1258 .vback_porch = { 2, 8, 25 },
1259 .vsync_len = { 2, 8, 25 },
1262 static const struct panel_desc auo_g190ean01 = {
1263 .timings = &auo_g190ean01_timings,
1276 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1277 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1280 static const struct display_timing auo_p320hvn03_timings = {
1281 .pixelclock = { 106000000, 148500000, 164000000 },
1282 .hactive = { 1920, 1920, 1920 },
1283 .hfront_porch = { 25, 50, 130 },
1284 .hback_porch = { 25, 50, 130 },
1285 .hsync_len = { 20, 40, 105 },
1286 .vactive = { 1080, 1080, 1080 },
1287 .vfront_porch = { 8, 17, 150 },
1288 .vback_porch = { 8, 17, 150 },
1289 .vsync_len = { 4, 11, 100 },
1292 static const struct panel_desc auo_p320hvn03 = {
1293 .timings = &auo_p320hvn03_timings,
1305 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1306 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1309 static const struct drm_display_mode auo_t215hvn01_mode = {
1312 .hsync_start = 1920 + 88,
1313 .hsync_end = 1920 + 88 + 44,
1314 .htotal = 1920 + 88 + 44 + 148,
1316 .vsync_start = 1080 + 4,
1317 .vsync_end = 1080 + 4 + 5,
1318 .vtotal = 1080 + 4 + 5 + 36,
1321 static const struct panel_desc auo_t215hvn01 = {
1322 .modes = &auo_t215hvn01_mode,
1335 static const struct drm_display_mode avic_tm070ddh03_mode = {
1338 .hsync_start = 1024 + 160,
1339 .hsync_end = 1024 + 160 + 4,
1340 .htotal = 1024 + 160 + 4 + 156,
1342 .vsync_start = 600 + 17,
1343 .vsync_end = 600 + 17 + 1,
1344 .vtotal = 600 + 17 + 1 + 17,
1347 static const struct panel_desc avic_tm070ddh03 = {
1348 .modes = &avic_tm070ddh03_mode,
1362 static const struct drm_display_mode bananapi_s070wv20_ct16_mode = {
1365 .hsync_start = 800 + 40,
1366 .hsync_end = 800 + 40 + 48,
1367 .htotal = 800 + 40 + 48 + 40,
1369 .vsync_start = 480 + 13,
1370 .vsync_end = 480 + 13 + 3,
1371 .vtotal = 480 + 13 + 3 + 29,
1374 static const struct panel_desc bananapi_s070wv20_ct16 = {
1375 .modes = &bananapi_s070wv20_ct16_mode,
1384 static const struct drm_display_mode boe_hv070wsa_mode = {
1387 .hsync_start = 1024 + 30,
1388 .hsync_end = 1024 + 30 + 30,
1389 .htotal = 1024 + 30 + 30 + 30,
1391 .vsync_start = 600 + 10,
1392 .vsync_end = 600 + 10 + 10,
1393 .vtotal = 600 + 10 + 10 + 10,
1396 static const struct panel_desc boe_hv070wsa = {
1397 .modes = &boe_hv070wsa_mode,
1404 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1405 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1406 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1409 static const struct drm_display_mode boe_nv101wxmn51_modes[] = {
1413 .hsync_start = 1280 + 48,
1414 .hsync_end = 1280 + 48 + 32,
1415 .htotal = 1280 + 48 + 32 + 80,
1417 .vsync_start = 800 + 3,
1418 .vsync_end = 800 + 3 + 5,
1419 .vtotal = 800 + 3 + 5 + 24,
1424 .hsync_start = 1280 + 48,
1425 .hsync_end = 1280 + 48 + 32,
1426 .htotal = 1280 + 48 + 32 + 80,
1428 .vsync_start = 800 + 3,
1429 .vsync_end = 800 + 3 + 5,
1430 .vtotal = 800 + 3 + 5 + 24,
1434 static const struct panel_desc boe_nv101wxmn51 = {
1435 .modes = boe_nv101wxmn51_modes,
1436 .num_modes = ARRAY_SIZE(boe_nv101wxmn51_modes),
1449 static const struct drm_display_mode boe_nv110wtm_n61_modes[] = {
1453 .hsync_start = 2160 + 48,
1454 .hsync_end = 2160 + 48 + 32,
1455 .htotal = 2160 + 48 + 32 + 100,
1457 .vsync_start = 1440 + 3,
1458 .vsync_end = 1440 + 3 + 6,
1459 .vtotal = 1440 + 3 + 6 + 31,
1460 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1465 .hsync_start = 2160 + 48,
1466 .hsync_end = 2160 + 48 + 32,
1467 .htotal = 2160 + 48 + 32 + 100,
1469 .vsync_start = 1440 + 3,
1470 .vsync_end = 1440 + 3 + 6,
1471 .vtotal = 1440 + 3 + 6 + 31,
1472 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1476 static const struct panel_desc boe_nv110wtm_n61 = {
1477 .modes = boe_nv110wtm_n61_modes,
1478 .num_modes = ARRAY_SIZE(boe_nv110wtm_n61_modes),
1485 .hpd_absent_delay = 200,
1486 .prepare_to_enable = 80,
1490 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1491 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
1492 .connector_type = DRM_MODE_CONNECTOR_eDP,
1495 /* Also used for boe_nv133fhm_n62 */
1496 static const struct drm_display_mode boe_nv133fhm_n61_modes = {
1499 .hsync_start = 1920 + 48,
1500 .hsync_end = 1920 + 48 + 32,
1501 .htotal = 1920 + 48 + 32 + 200,
1503 .vsync_start = 1080 + 3,
1504 .vsync_end = 1080 + 3 + 6,
1505 .vtotal = 1080 + 3 + 6 + 31,
1506 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
1509 /* Also used for boe_nv133fhm_n62 */
1510 static const struct panel_desc boe_nv133fhm_n61 = {
1511 .modes = &boe_nv133fhm_n61_modes,
1520 * When power is first given to the panel there's a short
1521 * spike on the HPD line. It was explained that this spike
1522 * was until the TCON data download was complete. On
1523 * one system this was measured at 8 ms. We'll put 15 ms
1524 * in the prepare delay just to be safe and take it away
1525 * from the hpd_absent_delay (which would otherwise be 200 ms)
1526 * to handle this. That means:
1527 * - If HPD isn't hooked up you still have 200 ms delay.
1528 * - If HPD is hooked up we won't try to look at it for the
1532 .hpd_absent_delay = 185,
1536 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1537 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
1538 .connector_type = DRM_MODE_CONNECTOR_eDP,
1541 static const struct drm_display_mode boe_nv140fhmn49_modes[] = {
1545 .hsync_start = 1920 + 48,
1546 .hsync_end = 1920 + 48 + 32,
1549 .vsync_start = 1080 + 3,
1550 .vsync_end = 1080 + 3 + 5,
1555 static const struct panel_desc boe_nv140fhmn49 = {
1556 .modes = boe_nv140fhmn49_modes,
1557 .num_modes = ARRAY_SIZE(boe_nv140fhmn49_modes),
1568 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1569 .connector_type = DRM_MODE_CONNECTOR_eDP,
1572 static const struct drm_display_mode cdtech_s043wq26h_ct7_mode = {
1575 .hsync_start = 480 + 5,
1576 .hsync_end = 480 + 5 + 5,
1577 .htotal = 480 + 5 + 5 + 40,
1579 .vsync_start = 272 + 8,
1580 .vsync_end = 272 + 8 + 8,
1581 .vtotal = 272 + 8 + 8 + 8,
1582 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1585 static const struct panel_desc cdtech_s043wq26h_ct7 = {
1586 .modes = &cdtech_s043wq26h_ct7_mode,
1593 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1596 /* S070PWS19HP-FC21 2017/04/22 */
1597 static const struct drm_display_mode cdtech_s070pws19hp_fc21_mode = {
1600 .hsync_start = 1024 + 160,
1601 .hsync_end = 1024 + 160 + 20,
1602 .htotal = 1024 + 160 + 20 + 140,
1604 .vsync_start = 600 + 12,
1605 .vsync_end = 600 + 12 + 3,
1606 .vtotal = 600 + 12 + 3 + 20,
1607 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1610 static const struct panel_desc cdtech_s070pws19hp_fc21 = {
1611 .modes = &cdtech_s070pws19hp_fc21_mode,
1618 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1619 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1620 .connector_type = DRM_MODE_CONNECTOR_DPI,
1623 /* S070SWV29HG-DC44 2017/09/21 */
1624 static const struct drm_display_mode cdtech_s070swv29hg_dc44_mode = {
1627 .hsync_start = 800 + 210,
1628 .hsync_end = 800 + 210 + 2,
1629 .htotal = 800 + 210 + 2 + 44,
1631 .vsync_start = 480 + 22,
1632 .vsync_end = 480 + 22 + 2,
1633 .vtotal = 480 + 22 + 2 + 21,
1634 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1637 static const struct panel_desc cdtech_s070swv29hg_dc44 = {
1638 .modes = &cdtech_s070swv29hg_dc44_mode,
1645 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1646 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
1647 .connector_type = DRM_MODE_CONNECTOR_DPI,
1650 static const struct drm_display_mode cdtech_s070wv95_ct16_mode = {
1653 .hsync_start = 800 + 40,
1654 .hsync_end = 800 + 40 + 40,
1655 .htotal = 800 + 40 + 40 + 48,
1657 .vsync_start = 480 + 29,
1658 .vsync_end = 480 + 29 + 13,
1659 .vtotal = 480 + 29 + 13 + 3,
1660 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1663 static const struct panel_desc cdtech_s070wv95_ct16 = {
1664 .modes = &cdtech_s070wv95_ct16_mode,
1673 static const struct display_timing chefree_ch101olhlwh_002_timing = {
1674 .pixelclock = { 68900000, 71100000, 73400000 },
1675 .hactive = { 1280, 1280, 1280 },
1676 .hfront_porch = { 65, 80, 95 },
1677 .hback_porch = { 64, 79, 94 },
1678 .hsync_len = { 1, 1, 1 },
1679 .vactive = { 800, 800, 800 },
1680 .vfront_porch = { 7, 11, 14 },
1681 .vback_porch = { 7, 11, 14 },
1682 .vsync_len = { 1, 1, 1 },
1683 .flags = DISPLAY_FLAGS_DE_HIGH,
1686 static const struct panel_desc chefree_ch101olhlwh_002 = {
1687 .timings = &chefree_ch101olhlwh_002_timing,
1698 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1699 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1700 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1703 static const struct drm_display_mode chunghwa_claa070wp03xg_mode = {
1706 .hsync_start = 800 + 49,
1707 .hsync_end = 800 + 49 + 33,
1708 .htotal = 800 + 49 + 33 + 17,
1710 .vsync_start = 1280 + 1,
1711 .vsync_end = 1280 + 1 + 7,
1712 .vtotal = 1280 + 1 + 7 + 15,
1713 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1716 static const struct panel_desc chunghwa_claa070wp03xg = {
1717 .modes = &chunghwa_claa070wp03xg_mode,
1724 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1725 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1726 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1729 static const struct drm_display_mode chunghwa_claa101wa01a_mode = {
1732 .hsync_start = 1366 + 58,
1733 .hsync_end = 1366 + 58 + 58,
1734 .htotal = 1366 + 58 + 58 + 58,
1736 .vsync_start = 768 + 4,
1737 .vsync_end = 768 + 4 + 4,
1738 .vtotal = 768 + 4 + 4 + 4,
1741 static const struct panel_desc chunghwa_claa101wa01a = {
1742 .modes = &chunghwa_claa101wa01a_mode,
1749 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1750 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1751 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1754 static const struct drm_display_mode chunghwa_claa101wb01_mode = {
1757 .hsync_start = 1366 + 48,
1758 .hsync_end = 1366 + 48 + 32,
1759 .htotal = 1366 + 48 + 32 + 20,
1761 .vsync_start = 768 + 16,
1762 .vsync_end = 768 + 16 + 8,
1763 .vtotal = 768 + 16 + 8 + 16,
1766 static const struct panel_desc chunghwa_claa101wb01 = {
1767 .modes = &chunghwa_claa101wb01_mode,
1774 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1775 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
1776 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1779 static const struct drm_display_mode dataimage_scf0700c48ggu18_mode = {
1782 .hsync_start = 800 + 40,
1783 .hsync_end = 800 + 40 + 128,
1784 .htotal = 800 + 40 + 128 + 88,
1786 .vsync_start = 480 + 10,
1787 .vsync_end = 480 + 10 + 2,
1788 .vtotal = 480 + 10 + 2 + 33,
1789 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1792 static const struct panel_desc dataimage_scf0700c48ggu18 = {
1793 .modes = &dataimage_scf0700c48ggu18_mode,
1800 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1801 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
1804 static const struct display_timing dlc_dlc0700yzg_1_timing = {
1805 .pixelclock = { 45000000, 51200000, 57000000 },
1806 .hactive = { 1024, 1024, 1024 },
1807 .hfront_porch = { 100, 106, 113 },
1808 .hback_porch = { 100, 106, 113 },
1809 .hsync_len = { 100, 108, 114 },
1810 .vactive = { 600, 600, 600 },
1811 .vfront_porch = { 8, 11, 15 },
1812 .vback_porch = { 8, 11, 15 },
1813 .vsync_len = { 9, 13, 15 },
1814 .flags = DISPLAY_FLAGS_DE_HIGH,
1817 static const struct panel_desc dlc_dlc0700yzg_1 = {
1818 .timings = &dlc_dlc0700yzg_1_timing,
1830 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
1831 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1834 static const struct display_timing dlc_dlc1010gig_timing = {
1835 .pixelclock = { 68900000, 71100000, 73400000 },
1836 .hactive = { 1280, 1280, 1280 },
1837 .hfront_porch = { 43, 53, 63 },
1838 .hback_porch = { 43, 53, 63 },
1839 .hsync_len = { 44, 54, 64 },
1840 .vactive = { 800, 800, 800 },
1841 .vfront_porch = { 5, 8, 11 },
1842 .vback_porch = { 5, 8, 11 },
1843 .vsync_len = { 5, 7, 11 },
1844 .flags = DISPLAY_FLAGS_DE_HIGH,
1847 static const struct panel_desc dlc_dlc1010gig = {
1848 .timings = &dlc_dlc1010gig_timing,
1861 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
1862 .connector_type = DRM_MODE_CONNECTOR_LVDS,
1865 static const struct drm_display_mode edt_et035012dm6_mode = {
1868 .hsync_start = 320 + 20,
1869 .hsync_end = 320 + 20 + 30,
1870 .htotal = 320 + 20 + 68,
1872 .vsync_start = 240 + 4,
1873 .vsync_end = 240 + 4 + 4,
1874 .vtotal = 240 + 4 + 4 + 14,
1875 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1878 static const struct panel_desc edt_et035012dm6 = {
1879 .modes = &edt_et035012dm6_mode,
1886 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
1887 .bus_flags = DRM_BUS_FLAG_DE_LOW | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
1890 static const struct drm_display_mode edt_etm043080dh6gp_mode = {
1893 .hsync_start = 480 + 8,
1894 .hsync_end = 480 + 8 + 4,
1895 .htotal = 480 + 8 + 4 + 41,
1898 * IWG22M: Y resolution changed for "dc_linuxfb" module crashing while
1903 .vsync_start = 288 + 2,
1904 .vsync_end = 288 + 2 + 4,
1905 .vtotal = 288 + 2 + 4 + 10,
1908 static const struct panel_desc edt_etm043080dh6gp = {
1909 .modes = &edt_etm043080dh6gp_mode,
1916 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1917 .connector_type = DRM_MODE_CONNECTOR_DPI,
1920 static const struct drm_display_mode edt_etm0430g0dh6_mode = {
1923 .hsync_start = 480 + 2,
1924 .hsync_end = 480 + 2 + 41,
1925 .htotal = 480 + 2 + 41 + 2,
1927 .vsync_start = 272 + 2,
1928 .vsync_end = 272 + 2 + 10,
1929 .vtotal = 272 + 2 + 10 + 2,
1930 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1933 static const struct panel_desc edt_etm0430g0dh6 = {
1934 .modes = &edt_etm0430g0dh6_mode,
1943 static const struct drm_display_mode edt_et057090dhu_mode = {
1946 .hsync_start = 640 + 16,
1947 .hsync_end = 640 + 16 + 30,
1948 .htotal = 640 + 16 + 30 + 114,
1950 .vsync_start = 480 + 10,
1951 .vsync_end = 480 + 10 + 3,
1952 .vtotal = 480 + 10 + 3 + 32,
1953 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
1956 static const struct panel_desc edt_et057090dhu = {
1957 .modes = &edt_et057090dhu_mode,
1964 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1965 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1966 .connector_type = DRM_MODE_CONNECTOR_DPI,
1969 static const struct drm_display_mode edt_etm0700g0dh6_mode = {
1972 .hsync_start = 800 + 40,
1973 .hsync_end = 800 + 40 + 128,
1974 .htotal = 800 + 40 + 128 + 88,
1976 .vsync_start = 480 + 10,
1977 .vsync_end = 480 + 10 + 2,
1978 .vtotal = 480 + 10 + 2 + 33,
1979 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
1982 static const struct panel_desc edt_etm0700g0dh6 = {
1983 .modes = &edt_etm0700g0dh6_mode,
1990 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
1991 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
1992 .connector_type = DRM_MODE_CONNECTOR_DPI,
1995 static const struct panel_desc edt_etm0700g0bdh6 = {
1996 .modes = &edt_etm0700g0dh6_mode,
2003 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2004 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2007 static const struct display_timing evervision_vgg804821_timing = {
2008 .pixelclock = { 27600000, 33300000, 50000000 },
2009 .hactive = { 800, 800, 800 },
2010 .hfront_porch = { 40, 66, 70 },
2011 .hback_porch = { 40, 67, 70 },
2012 .hsync_len = { 40, 67, 70 },
2013 .vactive = { 480, 480, 480 },
2014 .vfront_porch = { 6, 10, 10 },
2015 .vback_porch = { 7, 11, 11 },
2016 .vsync_len = { 7, 11, 11 },
2017 .flags = DISPLAY_FLAGS_HSYNC_HIGH | DISPLAY_FLAGS_VSYNC_HIGH |
2018 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
2019 DISPLAY_FLAGS_SYNC_NEGEDGE,
2022 static const struct panel_desc evervision_vgg804821 = {
2023 .timings = &evervision_vgg804821_timing,
2030 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2031 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2034 static const struct drm_display_mode foxlink_fl500wvr00_a0t_mode = {
2037 .hsync_start = 800 + 168,
2038 .hsync_end = 800 + 168 + 64,
2039 .htotal = 800 + 168 + 64 + 88,
2041 .vsync_start = 480 + 37,
2042 .vsync_end = 480 + 37 + 2,
2043 .vtotal = 480 + 37 + 2 + 8,
2046 static const struct panel_desc foxlink_fl500wvr00_a0t = {
2047 .modes = &foxlink_fl500wvr00_a0t_mode,
2054 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2057 static const struct drm_display_mode frida_frd350h54004_modes[] = {
2061 .hsync_start = 320 + 44,
2062 .hsync_end = 320 + 44 + 16,
2063 .htotal = 320 + 44 + 16 + 20,
2065 .vsync_start = 240 + 2,
2066 .vsync_end = 240 + 2 + 6,
2067 .vtotal = 240 + 2 + 6 + 2,
2068 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2073 .hsync_start = 320 + 56,
2074 .hsync_end = 320 + 56 + 16,
2075 .htotal = 320 + 56 + 16 + 40,
2077 .vsync_start = 240 + 2,
2078 .vsync_end = 240 + 2 + 6,
2079 .vtotal = 240 + 2 + 6 + 2,
2080 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2084 static const struct panel_desc frida_frd350h54004 = {
2085 .modes = frida_frd350h54004_modes,
2086 .num_modes = ARRAY_SIZE(frida_frd350h54004_modes),
2092 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2093 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
2094 .connector_type = DRM_MODE_CONNECTOR_DPI,
2097 static const struct drm_display_mode friendlyarm_hd702e_mode = {
2100 .hsync_start = 800 + 20,
2101 .hsync_end = 800 + 20 + 24,
2102 .htotal = 800 + 20 + 24 + 20,
2104 .vsync_start = 1280 + 4,
2105 .vsync_end = 1280 + 4 + 8,
2106 .vtotal = 1280 + 4 + 8 + 4,
2107 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2110 static const struct panel_desc friendlyarm_hd702e = {
2111 .modes = &friendlyarm_hd702e_mode,
2119 static const struct drm_display_mode giantplus_gpg482739qs5_mode = {
2122 .hsync_start = 480 + 5,
2123 .hsync_end = 480 + 5 + 1,
2124 .htotal = 480 + 5 + 1 + 40,
2126 .vsync_start = 272 + 8,
2127 .vsync_end = 272 + 8 + 1,
2128 .vtotal = 272 + 8 + 1 + 8,
2131 static const struct panel_desc giantplus_gpg482739qs5 = {
2132 .modes = &giantplus_gpg482739qs5_mode,
2139 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2142 static const struct display_timing giantplus_gpm940b0_timing = {
2143 .pixelclock = { 13500000, 27000000, 27500000 },
2144 .hactive = { 320, 320, 320 },
2145 .hfront_porch = { 14, 686, 718 },
2146 .hback_porch = { 50, 70, 255 },
2147 .hsync_len = { 1, 1, 1 },
2148 .vactive = { 240, 240, 240 },
2149 .vfront_porch = { 1, 1, 179 },
2150 .vback_porch = { 1, 21, 31 },
2151 .vsync_len = { 1, 1, 6 },
2152 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
2155 static const struct panel_desc giantplus_gpm940b0 = {
2156 .timings = &giantplus_gpm940b0_timing,
2163 .bus_format = MEDIA_BUS_FMT_RGB888_3X8,
2164 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
2167 static const struct display_timing hannstar_hsd070pww1_timing = {
2168 .pixelclock = { 64300000, 71100000, 82000000 },
2169 .hactive = { 1280, 1280, 1280 },
2170 .hfront_porch = { 1, 1, 10 },
2171 .hback_porch = { 1, 1, 10 },
2173 * According to the data sheet, the minimum horizontal blanking interval
2174 * is 54 clocks (1 + 52 + 1), but tests with a Nitrogen6X have shown the
2175 * minimum working horizontal blanking interval to be 60 clocks.
2177 .hsync_len = { 58, 158, 661 },
2178 .vactive = { 800, 800, 800 },
2179 .vfront_porch = { 1, 1, 10 },
2180 .vback_porch = { 1, 1, 10 },
2181 .vsync_len = { 1, 21, 203 },
2182 .flags = DISPLAY_FLAGS_DE_HIGH,
2185 static const struct panel_desc hannstar_hsd070pww1 = {
2186 .timings = &hannstar_hsd070pww1_timing,
2193 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2194 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2197 static const struct display_timing hannstar_hsd100pxn1_timing = {
2198 .pixelclock = { 55000000, 65000000, 75000000 },
2199 .hactive = { 1024, 1024, 1024 },
2200 .hfront_porch = { 40, 40, 40 },
2201 .hback_porch = { 220, 220, 220 },
2202 .hsync_len = { 20, 60, 100 },
2203 .vactive = { 768, 768, 768 },
2204 .vfront_porch = { 7, 7, 7 },
2205 .vback_porch = { 21, 21, 21 },
2206 .vsync_len = { 10, 10, 10 },
2207 .flags = DISPLAY_FLAGS_DE_HIGH,
2210 static const struct panel_desc hannstar_hsd100pxn1 = {
2211 .timings = &hannstar_hsd100pxn1_timing,
2218 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2219 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2222 static const struct drm_display_mode hitachi_tx23d38vm0caa_mode = {
2225 .hsync_start = 800 + 85,
2226 .hsync_end = 800 + 85 + 86,
2227 .htotal = 800 + 85 + 86 + 85,
2229 .vsync_start = 480 + 16,
2230 .vsync_end = 480 + 16 + 13,
2231 .vtotal = 480 + 16 + 13 + 16,
2234 static const struct panel_desc hitachi_tx23d38vm0caa = {
2235 .modes = &hitachi_tx23d38vm0caa_mode,
2248 static const struct drm_display_mode innolux_at043tn24_mode = {
2251 .hsync_start = 480 + 2,
2252 .hsync_end = 480 + 2 + 41,
2253 .htotal = 480 + 2 + 41 + 2,
2255 .vsync_start = 272 + 2,
2256 .vsync_end = 272 + 2 + 10,
2257 .vtotal = 272 + 2 + 10 + 2,
2258 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2261 static const struct panel_desc innolux_at043tn24 = {
2262 .modes = &innolux_at043tn24_mode,
2269 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2270 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
2273 static const struct drm_display_mode innolux_at070tn92_mode = {
2276 .hsync_start = 800 + 210,
2277 .hsync_end = 800 + 210 + 20,
2278 .htotal = 800 + 210 + 20 + 46,
2280 .vsync_start = 480 + 22,
2281 .vsync_end = 480 + 22 + 10,
2282 .vtotal = 480 + 22 + 23 + 10,
2285 static const struct panel_desc innolux_at070tn92 = {
2286 .modes = &innolux_at070tn92_mode,
2292 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2295 static const struct display_timing innolux_g070y2_l01_timing = {
2296 .pixelclock = { 28000000, 29500000, 32000000 },
2297 .hactive = { 800, 800, 800 },
2298 .hfront_porch = { 61, 91, 141 },
2299 .hback_porch = { 60, 90, 140 },
2300 .hsync_len = { 12, 12, 12 },
2301 .vactive = { 480, 480, 480 },
2302 .vfront_porch = { 4, 9, 30 },
2303 .vback_porch = { 4, 8, 28 },
2304 .vsync_len = { 2, 2, 2 },
2305 .flags = DISPLAY_FLAGS_DE_HIGH,
2308 static const struct panel_desc innolux_g070y2_l01 = {
2309 .timings = &innolux_g070y2_l01_timing,
2322 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2323 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2326 static const struct display_timing innolux_g101ice_l01_timing = {
2327 .pixelclock = { 60400000, 71100000, 74700000 },
2328 .hactive = { 1280, 1280, 1280 },
2329 .hfront_porch = { 41, 80, 100 },
2330 .hback_porch = { 40, 79, 99 },
2331 .hsync_len = { 1, 1, 1 },
2332 .vactive = { 800, 800, 800 },
2333 .vfront_porch = { 5, 11, 14 },
2334 .vback_porch = { 4, 11, 14 },
2335 .vsync_len = { 1, 1, 1 },
2336 .flags = DISPLAY_FLAGS_DE_HIGH,
2339 static const struct panel_desc innolux_g101ice_l01 = {
2340 .timings = &innolux_g101ice_l01_timing,
2351 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2352 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2355 static const struct display_timing innolux_g121i1_l01_timing = {
2356 .pixelclock = { 67450000, 71000000, 74550000 },
2357 .hactive = { 1280, 1280, 1280 },
2358 .hfront_porch = { 40, 80, 160 },
2359 .hback_porch = { 39, 79, 159 },
2360 .hsync_len = { 1, 1, 1 },
2361 .vactive = { 800, 800, 800 },
2362 .vfront_porch = { 5, 11, 100 },
2363 .vback_porch = { 4, 11, 99 },
2364 .vsync_len = { 1, 1, 1 },
2367 static const struct panel_desc innolux_g121i1_l01 = {
2368 .timings = &innolux_g121i1_l01_timing,
2379 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2380 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2383 static const struct drm_display_mode innolux_g121x1_l03_mode = {
2386 .hsync_start = 1024 + 0,
2387 .hsync_end = 1024 + 1,
2388 .htotal = 1024 + 0 + 1 + 320,
2390 .vsync_start = 768 + 38,
2391 .vsync_end = 768 + 38 + 1,
2392 .vtotal = 768 + 38 + 1 + 0,
2393 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2396 static const struct panel_desc innolux_g121x1_l03 = {
2397 .modes = &innolux_g121x1_l03_mode,
2411 static const struct drm_display_mode innolux_n116bca_ea1_mode = {
2414 .hsync_start = 1366 + 136,
2415 .hsync_end = 1366 + 136 + 30,
2416 .htotal = 1366 + 136 + 30 + 60,
2418 .vsync_start = 768 + 8,
2419 .vsync_end = 768 + 8 + 12,
2420 .vtotal = 768 + 8 + 12 + 12,
2421 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2424 static const struct panel_desc innolux_n116bca_ea1 = {
2425 .modes = &innolux_n116bca_ea1_mode,
2433 .hpd_absent_delay = 200,
2434 .prepare_to_enable = 80,
2437 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2438 .connector_type = DRM_MODE_CONNECTOR_eDP,
2442 * Datasheet specifies that at 60 Hz refresh rate:
2443 * - total horizontal time: { 1506, 1592, 1716 }
2444 * - total vertical time: { 788, 800, 868 }
2446 * ...but doesn't go into exactly how that should be split into a front
2447 * porch, back porch, or sync length. For now we'll leave a single setting
2448 * here which allows a bit of tweaking of the pixel clock at the expense of
2451 static const struct display_timing innolux_n116bge_timing = {
2452 .pixelclock = { 72600000, 76420000, 80240000 },
2453 .hactive = { 1366, 1366, 1366 },
2454 .hfront_porch = { 136, 136, 136 },
2455 .hback_porch = { 60, 60, 60 },
2456 .hsync_len = { 30, 30, 30 },
2457 .vactive = { 768, 768, 768 },
2458 .vfront_porch = { 8, 8, 8 },
2459 .vback_porch = { 12, 12, 12 },
2460 .vsync_len = { 12, 12, 12 },
2461 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
2464 static const struct panel_desc innolux_n116bge = {
2465 .timings = &innolux_n116bge_timing,
2472 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2473 .connector_type = DRM_MODE_CONNECTOR_eDP,
2476 static const struct drm_display_mode innolux_n125hce_gn1_mode = {
2479 .hsync_start = 1920 + 40,
2480 .hsync_end = 1920 + 40 + 40,
2481 .htotal = 1920 + 40 + 40 + 80,
2483 .vsync_start = 1080 + 4,
2484 .vsync_end = 1080 + 4 + 4,
2485 .vtotal = 1080 + 4 + 4 + 24,
2488 static const struct panel_desc innolux_n125hce_gn1 = {
2489 .modes = &innolux_n125hce_gn1_mode,
2496 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2497 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
2498 .connector_type = DRM_MODE_CONNECTOR_eDP,
2501 static const struct drm_display_mode innolux_n156bge_l21_mode = {
2504 .hsync_start = 1366 + 16,
2505 .hsync_end = 1366 + 16 + 34,
2506 .htotal = 1366 + 16 + 34 + 50,
2508 .vsync_start = 768 + 2,
2509 .vsync_end = 768 + 2 + 6,
2510 .vtotal = 768 + 2 + 6 + 12,
2513 static const struct panel_desc innolux_n156bge_l21 = {
2514 .modes = &innolux_n156bge_l21_mode,
2521 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2522 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2523 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2526 static const struct drm_display_mode innolux_p120zdg_bf1_mode = {
2529 .hsync_start = 2160 + 48,
2530 .hsync_end = 2160 + 48 + 32,
2531 .htotal = 2160 + 48 + 32 + 80,
2533 .vsync_start = 1440 + 3,
2534 .vsync_end = 1440 + 3 + 10,
2535 .vtotal = 1440 + 3 + 10 + 27,
2536 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2539 static const struct panel_desc innolux_p120zdg_bf1 = {
2540 .modes = &innolux_p120zdg_bf1_mode,
2548 .hpd_absent_delay = 200,
2553 static const struct drm_display_mode innolux_zj070na_01p_mode = {
2556 .hsync_start = 1024 + 128,
2557 .hsync_end = 1024 + 128 + 64,
2558 .htotal = 1024 + 128 + 64 + 128,
2560 .vsync_start = 600 + 16,
2561 .vsync_end = 600 + 16 + 4,
2562 .vtotal = 600 + 16 + 4 + 16,
2565 static const struct panel_desc innolux_zj070na_01p = {
2566 .modes = &innolux_zj070na_01p_mode,
2575 static const struct drm_display_mode ivo_m133nwf4_r0_mode = {
2578 .hsync_start = 1920 + 24,
2579 .hsync_end = 1920 + 24 + 48,
2580 .htotal = 1920 + 24 + 48 + 88,
2582 .vsync_start = 1080 + 3,
2583 .vsync_end = 1080 + 3 + 12,
2584 .vtotal = 1080 + 3 + 12 + 17,
2585 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2588 static const struct panel_desc ivo_m133nwf4_r0 = {
2589 .modes = &ivo_m133nwf4_r0_mode,
2597 .hpd_absent_delay = 200,
2600 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2601 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
2602 .connector_type = DRM_MODE_CONNECTOR_eDP,
2605 static const struct drm_display_mode kingdisplay_kd116n21_30nv_a010_mode = {
2608 .hsync_start = 1366 + 40,
2609 .hsync_end = 1366 + 40 + 32,
2610 .htotal = 1366 + 40 + 32 + 62,
2612 .vsync_start = 768 + 5,
2613 .vsync_end = 768 + 5 + 5,
2614 .vtotal = 768 + 5 + 5 + 122,
2615 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2618 static const struct panel_desc kingdisplay_kd116n21_30nv_a010 = {
2619 .modes = &kingdisplay_kd116n21_30nv_a010_mode,
2627 .hpd_absent_delay = 200,
2629 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2630 .connector_type = DRM_MODE_CONNECTOR_eDP,
2633 static const struct display_timing koe_tx14d24vm1bpa_timing = {
2634 .pixelclock = { 5580000, 5850000, 6200000 },
2635 .hactive = { 320, 320, 320 },
2636 .hfront_porch = { 30, 30, 30 },
2637 .hback_porch = { 30, 30, 30 },
2638 .hsync_len = { 1, 5, 17 },
2639 .vactive = { 240, 240, 240 },
2640 .vfront_porch = { 6, 6, 6 },
2641 .vback_porch = { 5, 5, 5 },
2642 .vsync_len = { 1, 2, 11 },
2643 .flags = DISPLAY_FLAGS_DE_HIGH,
2646 static const struct panel_desc koe_tx14d24vm1bpa = {
2647 .timings = &koe_tx14d24vm1bpa_timing,
2656 static const struct display_timing koe_tx26d202vm0bwa_timing = {
2657 .pixelclock = { 151820000, 156720000, 159780000 },
2658 .hactive = { 1920, 1920, 1920 },
2659 .hfront_porch = { 105, 130, 142 },
2660 .hback_porch = { 45, 70, 82 },
2661 .hsync_len = { 30, 30, 30 },
2662 .vactive = { 1200, 1200, 1200},
2663 .vfront_porch = { 3, 5, 10 },
2664 .vback_porch = { 2, 5, 10 },
2665 .vsync_len = { 5, 5, 5 },
2668 static const struct panel_desc koe_tx26d202vm0bwa = {
2669 .timings = &koe_tx26d202vm0bwa_timing,
2682 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2683 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2684 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2687 static const struct display_timing koe_tx31d200vm0baa_timing = {
2688 .pixelclock = { 39600000, 43200000, 48000000 },
2689 .hactive = { 1280, 1280, 1280 },
2690 .hfront_porch = { 16, 36, 56 },
2691 .hback_porch = { 16, 36, 56 },
2692 .hsync_len = { 8, 8, 8 },
2693 .vactive = { 480, 480, 480 },
2694 .vfront_porch = { 6, 21, 33 },
2695 .vback_porch = { 6, 21, 33 },
2696 .vsync_len = { 8, 8, 8 },
2697 .flags = DISPLAY_FLAGS_DE_HIGH,
2700 static const struct panel_desc koe_tx31d200vm0baa = {
2701 .timings = &koe_tx31d200vm0baa_timing,
2708 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
2709 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2712 static const struct display_timing kyo_tcg121xglp_timing = {
2713 .pixelclock = { 52000000, 65000000, 71000000 },
2714 .hactive = { 1024, 1024, 1024 },
2715 .hfront_porch = { 2, 2, 2 },
2716 .hback_porch = { 2, 2, 2 },
2717 .hsync_len = { 86, 124, 244 },
2718 .vactive = { 768, 768, 768 },
2719 .vfront_porch = { 2, 2, 2 },
2720 .vback_porch = { 2, 2, 2 },
2721 .vsync_len = { 6, 34, 73 },
2722 .flags = DISPLAY_FLAGS_DE_HIGH,
2725 static const struct panel_desc kyo_tcg121xglp = {
2726 .timings = &kyo_tcg121xglp_timing,
2733 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2734 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2737 static const struct drm_display_mode lemaker_bl035_rgb_002_mode = {
2740 .hsync_start = 320 + 20,
2741 .hsync_end = 320 + 20 + 30,
2742 .htotal = 320 + 20 + 30 + 38,
2744 .vsync_start = 240 + 4,
2745 .vsync_end = 240 + 4 + 3,
2746 .vtotal = 240 + 4 + 3 + 15,
2749 static const struct panel_desc lemaker_bl035_rgb_002 = {
2750 .modes = &lemaker_bl035_rgb_002_mode,
2756 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2757 .bus_flags = DRM_BUS_FLAG_DE_LOW,
2760 static const struct drm_display_mode lg_lb070wv8_mode = {
2763 .hsync_start = 800 + 88,
2764 .hsync_end = 800 + 88 + 80,
2765 .htotal = 800 + 88 + 80 + 88,
2767 .vsync_start = 480 + 10,
2768 .vsync_end = 480 + 10 + 25,
2769 .vtotal = 480 + 10 + 25 + 10,
2772 static const struct panel_desc lg_lb070wv8 = {
2773 .modes = &lg_lb070wv8_mode,
2780 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2781 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2784 static const struct drm_display_mode lg_lp079qx1_sp0v_mode = {
2787 .hsync_start = 1536 + 12,
2788 .hsync_end = 1536 + 12 + 16,
2789 .htotal = 1536 + 12 + 16 + 48,
2791 .vsync_start = 2048 + 8,
2792 .vsync_end = 2048 + 8 + 4,
2793 .vtotal = 2048 + 8 + 4 + 8,
2794 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
2797 static const struct panel_desc lg_lp079qx1_sp0v = {
2798 .modes = &lg_lp079qx1_sp0v_mode,
2806 static const struct drm_display_mode lg_lp097qx1_spa1_mode = {
2809 .hsync_start = 2048 + 150,
2810 .hsync_end = 2048 + 150 + 5,
2811 .htotal = 2048 + 150 + 5 + 5,
2813 .vsync_start = 1536 + 3,
2814 .vsync_end = 1536 + 3 + 1,
2815 .vtotal = 1536 + 3 + 1 + 9,
2818 static const struct panel_desc lg_lp097qx1_spa1 = {
2819 .modes = &lg_lp097qx1_spa1_mode,
2827 static const struct drm_display_mode lg_lp120up1_mode = {
2830 .hsync_start = 1920 + 40,
2831 .hsync_end = 1920 + 40 + 40,
2832 .htotal = 1920 + 40 + 40+ 80,
2834 .vsync_start = 1280 + 4,
2835 .vsync_end = 1280 + 4 + 4,
2836 .vtotal = 1280 + 4 + 4 + 12,
2839 static const struct panel_desc lg_lp120up1 = {
2840 .modes = &lg_lp120up1_mode,
2847 .connector_type = DRM_MODE_CONNECTOR_eDP,
2850 static const struct drm_display_mode lg_lp129qe_mode = {
2853 .hsync_start = 2560 + 48,
2854 .hsync_end = 2560 + 48 + 32,
2855 .htotal = 2560 + 48 + 32 + 80,
2857 .vsync_start = 1700 + 3,
2858 .vsync_end = 1700 + 3 + 10,
2859 .vtotal = 1700 + 3 + 10 + 36,
2862 static const struct panel_desc lg_lp129qe = {
2863 .modes = &lg_lp129qe_mode,
2872 static const struct display_timing logictechno_lt161010_2nh_timing = {
2873 .pixelclock = { 26400000, 33300000, 46800000 },
2874 .hactive = { 800, 800, 800 },
2875 .hfront_porch = { 16, 210, 354 },
2876 .hback_porch = { 46, 46, 46 },
2877 .hsync_len = { 1, 20, 40 },
2878 .vactive = { 480, 480, 480 },
2879 .vfront_porch = { 7, 22, 147 },
2880 .vback_porch = { 23, 23, 23 },
2881 .vsync_len = { 1, 10, 20 },
2882 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2883 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2884 DISPLAY_FLAGS_SYNC_POSEDGE,
2887 static const struct panel_desc logictechno_lt161010_2nh = {
2888 .timings = &logictechno_lt161010_2nh_timing,
2894 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
2895 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
2896 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
2897 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
2898 .connector_type = DRM_MODE_CONNECTOR_DPI,
2901 static const struct display_timing logictechno_lt170410_2whc_timing = {
2902 .pixelclock = { 68900000, 71100000, 73400000 },
2903 .hactive = { 1280, 1280, 1280 },
2904 .hfront_porch = { 23, 60, 71 },
2905 .hback_porch = { 23, 60, 71 },
2906 .hsync_len = { 15, 40, 47 },
2907 .vactive = { 800, 800, 800 },
2908 .vfront_porch = { 5, 7, 10 },
2909 .vback_porch = { 5, 7, 10 },
2910 .vsync_len = { 6, 9, 12 },
2911 .flags = DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW |
2912 DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_POSEDGE |
2913 DISPLAY_FLAGS_SYNC_POSEDGE,
2916 static const struct panel_desc logictechno_lt170410_2whc = {
2917 .timings = &logictechno_lt170410_2whc_timing,
2923 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2924 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2925 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2928 static const struct drm_display_mode mitsubishi_aa070mc01_mode = {
2931 .hsync_start = 800 + 0,
2932 .hsync_end = 800 + 1,
2933 .htotal = 800 + 0 + 1 + 160,
2935 .vsync_start = 480 + 0,
2936 .vsync_end = 480 + 48 + 1,
2937 .vtotal = 480 + 48 + 1 + 0,
2938 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
2941 static const struct drm_display_mode logicpd_type_28_mode = {
2944 .hsync_start = 480 + 3,
2945 .hsync_end = 480 + 3 + 42,
2946 .htotal = 480 + 3 + 42 + 2,
2949 .vsync_start = 272 + 2,
2950 .vsync_end = 272 + 2 + 11,
2951 .vtotal = 272 + 2 + 11 + 3,
2952 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
2955 static const struct panel_desc logicpd_type_28 = {
2956 .modes = &logicpd_type_28_mode,
2969 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
2970 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
2971 DRM_BUS_FLAG_SYNC_DRIVE_NEGEDGE,
2972 .connector_type = DRM_MODE_CONNECTOR_DPI,
2975 static const struct panel_desc mitsubishi_aa070mc01 = {
2976 .modes = &mitsubishi_aa070mc01_mode,
2989 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
2990 .connector_type = DRM_MODE_CONNECTOR_LVDS,
2991 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
2994 static const struct display_timing nec_nl12880bc20_05_timing = {
2995 .pixelclock = { 67000000, 71000000, 75000000 },
2996 .hactive = { 1280, 1280, 1280 },
2997 .hfront_porch = { 2, 30, 30 },
2998 .hback_porch = { 6, 100, 100 },
2999 .hsync_len = { 2, 30, 30 },
3000 .vactive = { 800, 800, 800 },
3001 .vfront_porch = { 5, 5, 5 },
3002 .vback_porch = { 11, 11, 11 },
3003 .vsync_len = { 7, 7, 7 },
3006 static const struct panel_desc nec_nl12880bc20_05 = {
3007 .timings = &nec_nl12880bc20_05_timing,
3018 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3019 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3022 static const struct drm_display_mode nec_nl4827hc19_05b_mode = {
3025 .hsync_start = 480 + 2,
3026 .hsync_end = 480 + 2 + 41,
3027 .htotal = 480 + 2 + 41 + 2,
3029 .vsync_start = 272 + 2,
3030 .vsync_end = 272 + 2 + 4,
3031 .vtotal = 272 + 2 + 4 + 2,
3032 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3035 static const struct panel_desc nec_nl4827hc19_05b = {
3036 .modes = &nec_nl4827hc19_05b_mode,
3043 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3044 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3047 static const struct drm_display_mode netron_dy_e231732_mode = {
3050 .hsync_start = 1024 + 160,
3051 .hsync_end = 1024 + 160 + 70,
3052 .htotal = 1024 + 160 + 70 + 90,
3054 .vsync_start = 600 + 127,
3055 .vsync_end = 600 + 127 + 20,
3056 .vtotal = 600 + 127 + 20 + 3,
3059 static const struct panel_desc netron_dy_e231732 = {
3060 .modes = &netron_dy_e231732_mode,
3066 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3069 static const struct drm_display_mode neweast_wjfh116008a_modes[] = {
3073 .hsync_start = 1920 + 48,
3074 .hsync_end = 1920 + 48 + 32,
3075 .htotal = 1920 + 48 + 32 + 80,
3077 .vsync_start = 1080 + 3,
3078 .vsync_end = 1080 + 3 + 5,
3079 .vtotal = 1080 + 3 + 5 + 23,
3080 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3084 .hsync_start = 1920 + 48,
3085 .hsync_end = 1920 + 48 + 32,
3086 .htotal = 1920 + 48 + 32 + 80,
3088 .vsync_start = 1080 + 3,
3089 .vsync_end = 1080 + 3 + 5,
3090 .vtotal = 1080 + 3 + 5 + 23,
3091 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3095 static const struct panel_desc neweast_wjfh116008a = {
3096 .modes = neweast_wjfh116008a_modes,
3108 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3109 .connector_type = DRM_MODE_CONNECTOR_eDP,
3112 static const struct drm_display_mode newhaven_nhd_43_480272ef_atxl_mode = {
3115 .hsync_start = 480 + 2,
3116 .hsync_end = 480 + 2 + 41,
3117 .htotal = 480 + 2 + 41 + 2,
3119 .vsync_start = 272 + 2,
3120 .vsync_end = 272 + 2 + 10,
3121 .vtotal = 272 + 2 + 10 + 2,
3122 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3125 static const struct panel_desc newhaven_nhd_43_480272ef_atxl = {
3126 .modes = &newhaven_nhd_43_480272ef_atxl_mode,
3133 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3134 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3135 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3136 .connector_type = DRM_MODE_CONNECTOR_DPI,
3139 static const struct display_timing nlt_nl192108ac18_02d_timing = {
3140 .pixelclock = { 130000000, 148350000, 163000000 },
3141 .hactive = { 1920, 1920, 1920 },
3142 .hfront_porch = { 80, 100, 100 },
3143 .hback_porch = { 100, 120, 120 },
3144 .hsync_len = { 50, 60, 60 },
3145 .vactive = { 1080, 1080, 1080 },
3146 .vfront_porch = { 12, 30, 30 },
3147 .vback_porch = { 4, 10, 10 },
3148 .vsync_len = { 4, 5, 5 },
3151 static const struct panel_desc nlt_nl192108ac18_02d = {
3152 .timings = &nlt_nl192108ac18_02d_timing,
3162 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3163 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3166 static const struct drm_display_mode nvd_9128_mode = {
3169 .hsync_start = 800 + 130,
3170 .hsync_end = 800 + 130 + 98,
3171 .htotal = 800 + 0 + 130 + 98,
3173 .vsync_start = 480 + 10,
3174 .vsync_end = 480 + 10 + 50,
3175 .vtotal = 480 + 0 + 10 + 50,
3178 static const struct panel_desc nvd_9128 = {
3179 .modes = &nvd_9128_mode,
3186 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3187 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3190 static const struct display_timing okaya_rs800480t_7x0gp_timing = {
3191 .pixelclock = { 30000000, 30000000, 40000000 },
3192 .hactive = { 800, 800, 800 },
3193 .hfront_porch = { 40, 40, 40 },
3194 .hback_porch = { 40, 40, 40 },
3195 .hsync_len = { 1, 48, 48 },
3196 .vactive = { 480, 480, 480 },
3197 .vfront_porch = { 13, 13, 13 },
3198 .vback_porch = { 29, 29, 29 },
3199 .vsync_len = { 3, 3, 3 },
3200 .flags = DISPLAY_FLAGS_DE_HIGH,
3203 static const struct panel_desc okaya_rs800480t_7x0gp = {
3204 .timings = &okaya_rs800480t_7x0gp_timing,
3217 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3220 static const struct drm_display_mode olimex_lcd_olinuxino_43ts_mode = {
3223 .hsync_start = 480 + 5,
3224 .hsync_end = 480 + 5 + 30,
3225 .htotal = 480 + 5 + 30 + 10,
3227 .vsync_start = 272 + 8,
3228 .vsync_end = 272 + 8 + 5,
3229 .vtotal = 272 + 8 + 5 + 3,
3232 static const struct panel_desc olimex_lcd_olinuxino_43ts = {
3233 .modes = &olimex_lcd_olinuxino_43ts_mode,
3239 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3243 * 800x480 CVT. The panel appears to be quite accepting, at least as far as
3244 * pixel clocks, but this is the timing that was being used in the Adafruit
3245 * installation instructions.
3247 static const struct drm_display_mode ontat_yx700wv03_mode = {
3257 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3262 * https://www.adafruit.com/images/product-files/2406/c3163.pdf
3264 static const struct panel_desc ontat_yx700wv03 = {
3265 .modes = &ontat_yx700wv03_mode,
3272 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3275 static const struct drm_display_mode ortustech_com37h3m_mode = {
3278 .hsync_start = 480 + 40,
3279 .hsync_end = 480 + 40 + 10,
3280 .htotal = 480 + 40 + 10 + 40,
3282 .vsync_start = 640 + 4,
3283 .vsync_end = 640 + 4 + 2,
3284 .vtotal = 640 + 4 + 2 + 4,
3285 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3288 static const struct panel_desc ortustech_com37h3m = {
3289 .modes = &ortustech_com37h3m_mode,
3293 .width = 56, /* 56.16mm */
3294 .height = 75, /* 74.88mm */
3296 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3297 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3298 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3301 static const struct drm_display_mode ortustech_com43h4m85ulc_mode = {
3304 .hsync_start = 480 + 10,
3305 .hsync_end = 480 + 10 + 10,
3306 .htotal = 480 + 10 + 10 + 15,
3308 .vsync_start = 800 + 3,
3309 .vsync_end = 800 + 3 + 3,
3310 .vtotal = 800 + 3 + 3 + 3,
3313 static const struct panel_desc ortustech_com43h4m85ulc = {
3314 .modes = &ortustech_com43h4m85ulc_mode,
3321 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3322 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
3323 .connector_type = DRM_MODE_CONNECTOR_DPI,
3326 static const struct drm_display_mode osddisplays_osd070t1718_19ts_mode = {
3329 .hsync_start = 800 + 210,
3330 .hsync_end = 800 + 210 + 30,
3331 .htotal = 800 + 210 + 30 + 16,
3333 .vsync_start = 480 + 22,
3334 .vsync_end = 480 + 22 + 13,
3335 .vtotal = 480 + 22 + 13 + 10,
3336 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3339 static const struct panel_desc osddisplays_osd070t1718_19ts = {
3340 .modes = &osddisplays_osd070t1718_19ts_mode,
3347 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3348 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE |
3349 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3350 .connector_type = DRM_MODE_CONNECTOR_DPI,
3353 static const struct drm_display_mode pda_91_00156_a0_mode = {
3356 .hsync_start = 800 + 1,
3357 .hsync_end = 800 + 1 + 64,
3358 .htotal = 800 + 1 + 64 + 64,
3360 .vsync_start = 480 + 1,
3361 .vsync_end = 480 + 1 + 23,
3362 .vtotal = 480 + 1 + 23 + 22,
3365 static const struct panel_desc pda_91_00156_a0 = {
3366 .modes = &pda_91_00156_a0_mode,
3372 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3375 static const struct drm_display_mode powertip_ph800480t013_idf02_mode = {
3378 .hsync_start = 800 + 54,
3379 .hsync_end = 800 + 54 + 2,
3380 .htotal = 800 + 54 + 2 + 44,
3382 .vsync_start = 480 + 49,
3383 .vsync_end = 480 + 49 + 2,
3384 .vtotal = 480 + 49 + 2 + 22,
3387 static const struct panel_desc powertip_ph800480t013_idf02 = {
3388 .modes = &powertip_ph800480t013_idf02_mode,
3394 .bus_flags = DRM_BUS_FLAG_DE_HIGH |
3395 DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3396 DRM_BUS_FLAG_SYNC_SAMPLE_NEGEDGE,
3397 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3398 .connector_type = DRM_MODE_CONNECTOR_DPI,
3401 static const struct drm_display_mode qd43003c0_40_mode = {
3404 .hsync_start = 480 + 8,
3405 .hsync_end = 480 + 8 + 4,
3406 .htotal = 480 + 8 + 4 + 39,
3408 .vsync_start = 272 + 4,
3409 .vsync_end = 272 + 4 + 10,
3410 .vtotal = 272 + 4 + 10 + 2,
3413 static const struct panel_desc qd43003c0_40 = {
3414 .modes = &qd43003c0_40_mode,
3421 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3424 static const struct display_timing rocktech_rk070er9427_timing = {
3425 .pixelclock = { 26400000, 33300000, 46800000 },
3426 .hactive = { 800, 800, 800 },
3427 .hfront_porch = { 16, 210, 354 },
3428 .hback_porch = { 46, 46, 46 },
3429 .hsync_len = { 1, 1, 1 },
3430 .vactive = { 480, 480, 480 },
3431 .vfront_porch = { 7, 22, 147 },
3432 .vback_porch = { 23, 23, 23 },
3433 .vsync_len = { 1, 1, 1 },
3434 .flags = DISPLAY_FLAGS_DE_HIGH,
3437 static const struct panel_desc rocktech_rk070er9427 = {
3438 .timings = &rocktech_rk070er9427_timing,
3451 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3454 static const struct drm_display_mode rocktech_rk101ii01d_ct_mode = {
3457 .hsync_start = 1280 + 48,
3458 .hsync_end = 1280 + 48 + 32,
3459 .htotal = 1280 + 48 + 32 + 80,
3461 .vsync_start = 800 + 2,
3462 .vsync_end = 800 + 2 + 5,
3463 .vtotal = 800 + 2 + 5 + 16,
3466 static const struct panel_desc rocktech_rk101ii01d_ct = {
3467 .modes = &rocktech_rk101ii01d_ct_mode,
3477 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3478 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3479 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3482 static const struct drm_display_mode samsung_lsn122dl01_c01_mode = {
3485 .hsync_start = 2560 + 48,
3486 .hsync_end = 2560 + 48 + 32,
3487 .htotal = 2560 + 48 + 32 + 80,
3489 .vsync_start = 1600 + 2,
3490 .vsync_end = 1600 + 2 + 5,
3491 .vtotal = 1600 + 2 + 5 + 57,
3494 static const struct panel_desc samsung_lsn122dl01_c01 = {
3495 .modes = &samsung_lsn122dl01_c01_mode,
3503 static const struct drm_display_mode samsung_ltn101nt05_mode = {
3506 .hsync_start = 1024 + 24,
3507 .hsync_end = 1024 + 24 + 136,
3508 .htotal = 1024 + 24 + 136 + 160,
3510 .vsync_start = 600 + 3,
3511 .vsync_end = 600 + 3 + 6,
3512 .vtotal = 600 + 3 + 6 + 61,
3515 static const struct panel_desc samsung_ltn101nt05 = {
3516 .modes = &samsung_ltn101nt05_mode,
3523 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
3524 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3525 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3528 static const struct drm_display_mode samsung_ltn140at29_301_mode = {
3531 .hsync_start = 1366 + 64,
3532 .hsync_end = 1366 + 64 + 48,
3533 .htotal = 1366 + 64 + 48 + 128,
3535 .vsync_start = 768 + 2,
3536 .vsync_end = 768 + 2 + 5,
3537 .vtotal = 768 + 2 + 5 + 17,
3540 static const struct panel_desc samsung_ltn140at29_301 = {
3541 .modes = &samsung_ltn140at29_301_mode,
3550 static const struct display_timing satoz_sat050at40h12r2_timing = {
3551 .pixelclock = {33300000, 33300000, 50000000},
3552 .hactive = {800, 800, 800},
3553 .hfront_porch = {16, 210, 354},
3554 .hback_porch = {46, 46, 46},
3555 .hsync_len = {1, 1, 40},
3556 .vactive = {480, 480, 480},
3557 .vfront_porch = {7, 22, 147},
3558 .vback_porch = {23, 23, 23},
3559 .vsync_len = {1, 1, 20},
3562 static const struct panel_desc satoz_sat050at40h12r2 = {
3563 .timings = &satoz_sat050at40h12r2_timing,
3570 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3571 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3574 static const struct drm_display_mode sharp_ld_d5116z01b_mode = {
3577 .hsync_start = 1920 + 48,
3578 .hsync_end = 1920 + 48 + 32,
3579 .htotal = 1920 + 48 + 32 + 80,
3581 .vsync_start = 1280 + 3,
3582 .vsync_end = 1280 + 3 + 10,
3583 .vtotal = 1280 + 3 + 10 + 57,
3584 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3587 static const struct panel_desc sharp_ld_d5116z01b = {
3588 .modes = &sharp_ld_d5116z01b_mode,
3595 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3596 .bus_flags = DRM_BUS_FLAG_DATA_MSB_TO_LSB,
3599 static const struct drm_display_mode sharp_lq070y3dg3b_mode = {
3602 .hsync_start = 800 + 64,
3603 .hsync_end = 800 + 64 + 128,
3604 .htotal = 800 + 64 + 128 + 64,
3606 .vsync_start = 480 + 8,
3607 .vsync_end = 480 + 8 + 2,
3608 .vtotal = 480 + 8 + 2 + 35,
3609 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3612 static const struct panel_desc sharp_lq070y3dg3b = {
3613 .modes = &sharp_lq070y3dg3b_mode,
3617 .width = 152, /* 152.4mm */
3618 .height = 91, /* 91.4mm */
3620 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3621 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE |
3622 DRM_BUS_FLAG_SYNC_DRIVE_POSEDGE,
3625 static const struct drm_display_mode sharp_lq035q7db03_mode = {
3628 .hsync_start = 240 + 16,
3629 .hsync_end = 240 + 16 + 7,
3630 .htotal = 240 + 16 + 7 + 5,
3632 .vsync_start = 320 + 9,
3633 .vsync_end = 320 + 9 + 1,
3634 .vtotal = 320 + 9 + 1 + 7,
3637 static const struct panel_desc sharp_lq035q7db03 = {
3638 .modes = &sharp_lq035q7db03_mode,
3645 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3648 static const struct display_timing sharp_lq101k1ly04_timing = {
3649 .pixelclock = { 60000000, 65000000, 80000000 },
3650 .hactive = { 1280, 1280, 1280 },
3651 .hfront_porch = { 20, 20, 20 },
3652 .hback_porch = { 20, 20, 20 },
3653 .hsync_len = { 10, 10, 10 },
3654 .vactive = { 800, 800, 800 },
3655 .vfront_porch = { 4, 4, 4 },
3656 .vback_porch = { 4, 4, 4 },
3657 .vsync_len = { 4, 4, 4 },
3658 .flags = DISPLAY_FLAGS_PIXDATA_POSEDGE,
3661 static const struct panel_desc sharp_lq101k1ly04 = {
3662 .timings = &sharp_lq101k1ly04_timing,
3669 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
3670 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3673 static const struct display_timing sharp_lq123p1jx31_timing = {
3674 .pixelclock = { 252750000, 252750000, 266604720 },
3675 .hactive = { 2400, 2400, 2400 },
3676 .hfront_porch = { 48, 48, 48 },
3677 .hback_porch = { 80, 80, 84 },
3678 .hsync_len = { 32, 32, 32 },
3679 .vactive = { 1600, 1600, 1600 },
3680 .vfront_porch = { 3, 3, 3 },
3681 .vback_porch = { 33, 33, 120 },
3682 .vsync_len = { 10, 10, 10 },
3683 .flags = DISPLAY_FLAGS_VSYNC_LOW | DISPLAY_FLAGS_HSYNC_LOW,
3686 static const struct panel_desc sharp_lq123p1jx31 = {
3687 .timings = &sharp_lq123p1jx31_timing,
3701 static const struct drm_display_mode sharp_ls020b1dd01d_modes[] = {
3705 .hsync_start = 240 + 58,
3706 .hsync_end = 240 + 58 + 1,
3707 .htotal = 240 + 58 + 1 + 1,
3709 .vsync_start = 160 + 24,
3710 .vsync_end = 160 + 24 + 10,
3711 .vtotal = 160 + 24 + 10 + 6,
3712 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3717 .hsync_start = 240 + 8,
3718 .hsync_end = 240 + 8 + 1,
3719 .htotal = 240 + 8 + 1 + 1,
3721 .vsync_start = 160 + 24,
3722 .vsync_end = 160 + 24 + 10,
3723 .vtotal = 160 + 24 + 10 + 6,
3724 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_NVSYNC,
3728 static const struct panel_desc sharp_ls020b1dd01d = {
3729 .modes = sharp_ls020b1dd01d_modes,
3730 .num_modes = ARRAY_SIZE(sharp_ls020b1dd01d_modes),
3736 .bus_format = MEDIA_BUS_FMT_RGB565_1X16,
3737 .bus_flags = DRM_BUS_FLAG_DE_HIGH
3738 | DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE
3739 | DRM_BUS_FLAG_SHARP_SIGNALS,
3742 static const struct drm_display_mode shelly_sca07010_bfn_lnn_mode = {
3745 .hsync_start = 800 + 1,
3746 .hsync_end = 800 + 1 + 64,
3747 .htotal = 800 + 1 + 64 + 64,
3749 .vsync_start = 480 + 1,
3750 .vsync_end = 480 + 1 + 23,
3751 .vtotal = 480 + 1 + 23 + 22,
3754 static const struct panel_desc shelly_sca07010_bfn_lnn = {
3755 .modes = &shelly_sca07010_bfn_lnn_mode,
3761 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
3764 static const struct drm_display_mode starry_kr070pe2t_mode = {
3767 .hsync_start = 800 + 209,
3768 .hsync_end = 800 + 209 + 1,
3769 .htotal = 800 + 209 + 1 + 45,
3771 .vsync_start = 480 + 22,
3772 .vsync_end = 480 + 22 + 1,
3773 .vtotal = 480 + 22 + 1 + 22,
3776 static const struct panel_desc starry_kr070pe2t = {
3777 .modes = &starry_kr070pe2t_mode,
3784 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3785 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_DRIVE_NEGEDGE,
3786 .connector_type = DRM_MODE_CONNECTOR_DPI,
3789 static const struct drm_display_mode starry_kr122ea0sra_mode = {
3792 .hsync_start = 1920 + 16,
3793 .hsync_end = 1920 + 16 + 16,
3794 .htotal = 1920 + 16 + 16 + 32,
3796 .vsync_start = 1200 + 15,
3797 .vsync_end = 1200 + 15 + 2,
3798 .vtotal = 1200 + 15 + 2 + 18,
3799 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3802 static const struct panel_desc starry_kr122ea0sra = {
3803 .modes = &starry_kr122ea0sra_mode,
3810 .prepare = 10 + 200,
3812 .unprepare = 10 + 500,
3816 static const struct drm_display_mode tfc_s9700rtwv43tr_01b_mode = {
3819 .hsync_start = 800 + 39,
3820 .hsync_end = 800 + 39 + 47,
3821 .htotal = 800 + 39 + 47 + 39,
3823 .vsync_start = 480 + 13,
3824 .vsync_end = 480 + 13 + 2,
3825 .vtotal = 480 + 13 + 2 + 29,
3828 static const struct panel_desc tfc_s9700rtwv43tr_01b = {
3829 .modes = &tfc_s9700rtwv43tr_01b_mode,
3836 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3837 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3840 static const struct display_timing tianma_tm070jdhg30_timing = {
3841 .pixelclock = { 62600000, 68200000, 78100000 },
3842 .hactive = { 1280, 1280, 1280 },
3843 .hfront_porch = { 15, 64, 159 },
3844 .hback_porch = { 5, 5, 5 },
3845 .hsync_len = { 1, 1, 256 },
3846 .vactive = { 800, 800, 800 },
3847 .vfront_porch = { 3, 40, 99 },
3848 .vback_porch = { 2, 2, 2 },
3849 .vsync_len = { 1, 1, 128 },
3850 .flags = DISPLAY_FLAGS_DE_HIGH,
3853 static const struct panel_desc tianma_tm070jdhg30 = {
3854 .timings = &tianma_tm070jdhg30_timing,
3861 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3862 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3865 static const struct panel_desc tianma_tm070jvhg33 = {
3866 .timings = &tianma_tm070jdhg30_timing,
3873 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3874 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3877 static const struct display_timing tianma_tm070rvhg71_timing = {
3878 .pixelclock = { 27700000, 29200000, 39600000 },
3879 .hactive = { 800, 800, 800 },
3880 .hfront_porch = { 12, 40, 212 },
3881 .hback_porch = { 88, 88, 88 },
3882 .hsync_len = { 1, 1, 40 },
3883 .vactive = { 480, 480, 480 },
3884 .vfront_porch = { 1, 13, 88 },
3885 .vback_porch = { 32, 32, 32 },
3886 .vsync_len = { 1, 1, 3 },
3887 .flags = DISPLAY_FLAGS_DE_HIGH,
3890 static const struct panel_desc tianma_tm070rvhg71 = {
3891 .timings = &tianma_tm070rvhg71_timing,
3898 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
3899 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3902 static const struct drm_display_mode ti_nspire_cx_lcd_mode[] = {
3906 .hsync_start = 320 + 50,
3907 .hsync_end = 320 + 50 + 6,
3908 .htotal = 320 + 50 + 6 + 38,
3910 .vsync_start = 240 + 3,
3911 .vsync_end = 240 + 3 + 1,
3912 .vtotal = 240 + 3 + 1 + 17,
3913 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
3917 static const struct panel_desc ti_nspire_cx_lcd_panel = {
3918 .modes = ti_nspire_cx_lcd_mode,
3925 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
3926 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_POSEDGE,
3929 static const struct drm_display_mode ti_nspire_classic_lcd_mode[] = {
3933 .hsync_start = 320 + 6,
3934 .hsync_end = 320 + 6 + 6,
3935 .htotal = 320 + 6 + 6 + 6,
3937 .vsync_start = 240 + 0,
3938 .vsync_end = 240 + 0 + 1,
3939 .vtotal = 240 + 0 + 1 + 0,
3940 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
3944 static const struct panel_desc ti_nspire_classic_lcd_panel = {
3945 .modes = ti_nspire_classic_lcd_mode,
3947 /* The grayscale panel has 8 bit for the color .. Y (black) */
3953 /* This is the grayscale bus format */
3954 .bus_format = MEDIA_BUS_FMT_Y8_1X8,
3955 .bus_flags = DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
3958 static const struct drm_display_mode toshiba_lt089ac29000_mode = {
3961 .hsync_start = 1280 + 192,
3962 .hsync_end = 1280 + 192 + 128,
3963 .htotal = 1280 + 192 + 128 + 64,
3965 .vsync_start = 768 + 20,
3966 .vsync_end = 768 + 20 + 7,
3967 .vtotal = 768 + 20 + 7 + 3,
3970 static const struct panel_desc toshiba_lt089ac29000 = {
3971 .modes = &toshiba_lt089ac29000_mode,
3977 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA,
3978 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
3979 .connector_type = DRM_MODE_CONNECTOR_LVDS,
3982 static const struct drm_display_mode tpk_f07a_0102_mode = {
3985 .hsync_start = 800 + 40,
3986 .hsync_end = 800 + 40 + 128,
3987 .htotal = 800 + 40 + 128 + 88,
3989 .vsync_start = 480 + 10,
3990 .vsync_end = 480 + 10 + 2,
3991 .vtotal = 480 + 10 + 2 + 33,
3994 static const struct panel_desc tpk_f07a_0102 = {
3995 .modes = &tpk_f07a_0102_mode,
4001 .bus_flags = DRM_BUS_FLAG_PIXDATA_DRIVE_POSEDGE,
4004 static const struct drm_display_mode tpk_f10a_0102_mode = {
4007 .hsync_start = 1024 + 176,
4008 .hsync_end = 1024 + 176 + 5,
4009 .htotal = 1024 + 176 + 5 + 88,
4011 .vsync_start = 600 + 20,
4012 .vsync_end = 600 + 20 + 5,
4013 .vtotal = 600 + 20 + 5 + 25,
4016 static const struct panel_desc tpk_f10a_0102 = {
4017 .modes = &tpk_f10a_0102_mode,
4025 static const struct display_timing urt_umsh_8596md_timing = {
4026 .pixelclock = { 33260000, 33260000, 33260000 },
4027 .hactive = { 800, 800, 800 },
4028 .hfront_porch = { 41, 41, 41 },
4029 .hback_porch = { 216 - 128, 216 - 128, 216 - 128 },
4030 .hsync_len = { 71, 128, 128 },
4031 .vactive = { 480, 480, 480 },
4032 .vfront_porch = { 10, 10, 10 },
4033 .vback_porch = { 35 - 2, 35 - 2, 35 - 2 },
4034 .vsync_len = { 2, 2, 2 },
4035 .flags = DISPLAY_FLAGS_DE_HIGH | DISPLAY_FLAGS_PIXDATA_NEGEDGE |
4036 DISPLAY_FLAGS_HSYNC_LOW | DISPLAY_FLAGS_VSYNC_LOW,
4039 static const struct panel_desc urt_umsh_8596md_lvds = {
4040 .timings = &urt_umsh_8596md_timing,
4047 .bus_format = MEDIA_BUS_FMT_RGB666_1X7X3_SPWG,
4048 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4051 static const struct panel_desc urt_umsh_8596md_parallel = {
4052 .timings = &urt_umsh_8596md_timing,
4059 .bus_format = MEDIA_BUS_FMT_RGB666_1X18,
4062 static const struct drm_display_mode vl050_8048nt_c01_mode = {
4065 .hsync_start = 800 + 210,
4066 .hsync_end = 800 + 210 + 20,
4067 .htotal = 800 + 210 + 20 + 46,
4069 .vsync_start = 480 + 22,
4070 .vsync_end = 480 + 22 + 10,
4071 .vtotal = 480 + 22 + 10 + 23,
4072 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4075 static const struct panel_desc vl050_8048nt_c01 = {
4076 .modes = &vl050_8048nt_c01_mode,
4083 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4084 .bus_flags = DRM_BUS_FLAG_DE_HIGH | DRM_BUS_FLAG_PIXDATA_SAMPLE_NEGEDGE,
4087 static const struct drm_display_mode winstar_wf35ltiacd_mode = {
4090 .hsync_start = 320 + 20,
4091 .hsync_end = 320 + 20 + 30,
4092 .htotal = 320 + 20 + 30 + 38,
4094 .vsync_start = 240 + 4,
4095 .vsync_end = 240 + 4 + 3,
4096 .vtotal = 240 + 4 + 3 + 15,
4097 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4100 static const struct panel_desc winstar_wf35ltiacd = {
4101 .modes = &winstar_wf35ltiacd_mode,
4108 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4111 static const struct drm_display_mode yes_optoelectronics_ytc700tlag_05_201c_mode = {
4114 .hsync_start = 1024 + 100,
4115 .hsync_end = 1024 + 100 + 100,
4116 .htotal = 1024 + 100 + 100 + 120,
4118 .vsync_start = 600 + 10,
4119 .vsync_end = 600 + 10 + 10,
4120 .vtotal = 600 + 10 + 10 + 15,
4121 .flags = DRM_MODE_FLAG_PHSYNC | DRM_MODE_FLAG_PVSYNC,
4124 static const struct panel_desc yes_optoelectronics_ytc700tlag_05_201c = {
4125 .modes = &yes_optoelectronics_ytc700tlag_05_201c_mode,
4132 .bus_flags = DRM_BUS_FLAG_DE_HIGH,
4133 .bus_format = MEDIA_BUS_FMT_RGB888_1X7X4_SPWG,
4134 .connector_type = DRM_MODE_CONNECTOR_LVDS,
4137 static const struct drm_display_mode arm_rtsm_mode[] = {
4141 .hsync_start = 1024 + 24,
4142 .hsync_end = 1024 + 24 + 136,
4143 .htotal = 1024 + 24 + 136 + 160,
4145 .vsync_start = 768 + 3,
4146 .vsync_end = 768 + 3 + 6,
4147 .vtotal = 768 + 3 + 6 + 29,
4148 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4152 static const struct panel_desc arm_rtsm = {
4153 .modes = arm_rtsm_mode,
4160 .bus_format = MEDIA_BUS_FMT_RGB888_1X24,
4163 static const struct of_device_id platform_of_match[] = {
4165 .compatible = "ampire,am-1280800n3tzqw-t00h",
4166 .data = &ire_am_1280800n3tzqw_t00h,
4168 .compatible = "ampire,am-480272h3tmqw-t01h",
4169 .data = &ire_am_480272h3tmqw_t01h,
4171 .compatible = "ampire,am800480r3tmqwa1h",
4172 .data = &ire_am800480r3tmqwa1h,
4174 .compatible = "arm,rtsm-display",
4177 .compatible = "armadeus,st0700-adapt",
4178 .data = &armadeus_st0700_adapt,
4180 .compatible = "auo,b101aw03",
4181 .data = &auo_b101aw03,
4183 .compatible = "auo,b101ean01",
4184 .data = &auo_b101ean01,
4186 .compatible = "auo,b101xtn01",
4187 .data = &auo_b101xtn01,
4189 .compatible = "auo,b116xa01",
4190 .data = &auo_b116xak01,
4192 .compatible = "auo,b116xw03",
4193 .data = &auo_b116xw03,
4195 .compatible = "auo,b133htn01",
4196 .data = &auo_b133htn01,
4198 .compatible = "auo,b133xtn01",
4199 .data = &auo_b133xtn01,
4201 .compatible = "auo,g070vvn01",
4202 .data = &auo_g070vvn01,
4204 .compatible = "auo,g101evn010",
4205 .data = &auo_g101evn010,
4207 .compatible = "auo,g104sn02",
4208 .data = &auo_g104sn02,
4210 .compatible = "auo,g121ean01",
4211 .data = &auo_g121ean01,
4213 .compatible = "auo,g133han01",
4214 .data = &auo_g133han01,
4216 .compatible = "auo,g156xtn01",
4217 .data = &auo_g156xtn01,
4219 .compatible = "auo,g185han01",
4220 .data = &auo_g185han01,
4222 .compatible = "auo,g190ean01",
4223 .data = &auo_g190ean01,
4225 .compatible = "auo,p320hvn03",
4226 .data = &auo_p320hvn03,
4228 .compatible = "auo,t215hvn01",
4229 .data = &auo_t215hvn01,
4231 .compatible = "avic,tm070ddh03",
4232 .data = &avic_tm070ddh03,
4234 .compatible = "bananapi,s070wv20-ct16",
4235 .data = &bananapi_s070wv20_ct16,
4237 .compatible = "boe,hv070wsa-100",
4238 .data = &boe_hv070wsa
4240 .compatible = "boe,nv101wxmn51",
4241 .data = &boe_nv101wxmn51,
4243 .compatible = "boe,nv110wtm-n61",
4244 .data = &boe_nv110wtm_n61,
4246 .compatible = "boe,nv133fhm-n61",
4247 .data = &boe_nv133fhm_n61,
4249 .compatible = "boe,nv133fhm-n62",
4250 .data = &boe_nv133fhm_n61,
4252 .compatible = "boe,nv140fhmn49",
4253 .data = &boe_nv140fhmn49,
4255 .compatible = "cdtech,s043wq26h-ct7",
4256 .data = &cdtech_s043wq26h_ct7,
4258 .compatible = "cdtech,s070pws19hp-fc21",
4259 .data = &cdtech_s070pws19hp_fc21,
4261 .compatible = "cdtech,s070swv29hg-dc44",
4262 .data = &cdtech_s070swv29hg_dc44,
4264 .compatible = "cdtech,s070wv95-ct16",
4265 .data = &cdtech_s070wv95_ct16,
4267 .compatible = "chefree,ch101olhlwh-002",
4268 .data = &chefree_ch101olhlwh_002,
4270 .compatible = "chunghwa,claa070wp03xg",
4271 .data = &chunghwa_claa070wp03xg,
4273 .compatible = "chunghwa,claa101wa01a",
4274 .data = &chunghwa_claa101wa01a
4276 .compatible = "chunghwa,claa101wb01",
4277 .data = &chunghwa_claa101wb01
4279 .compatible = "dataimage,scf0700c48ggu18",
4280 .data = &dataimage_scf0700c48ggu18,
4282 .compatible = "dlc,dlc0700yzg-1",
4283 .data = &dlc_dlc0700yzg_1,
4285 .compatible = "dlc,dlc1010gig",
4286 .data = &dlc_dlc1010gig,
4288 .compatible = "edt,et035012dm6",
4289 .data = &edt_et035012dm6,
4291 .compatible = "edt,etm043080dh6gp",
4292 .data = &edt_etm043080dh6gp,
4294 .compatible = "edt,etm0430g0dh6",
4295 .data = &edt_etm0430g0dh6,
4297 .compatible = "edt,et057090dhu",
4298 .data = &edt_et057090dhu,
4300 .compatible = "edt,et070080dh6",
4301 .data = &edt_etm0700g0dh6,
4303 .compatible = "edt,etm0700g0dh6",
4304 .data = &edt_etm0700g0dh6,
4306 .compatible = "edt,etm0700g0bdh6",
4307 .data = &edt_etm0700g0bdh6,
4309 .compatible = "edt,etm0700g0edh6",
4310 .data = &edt_etm0700g0bdh6,
4312 .compatible = "evervision,vgg804821",
4313 .data = &evervision_vgg804821,
4315 .compatible = "foxlink,fl500wvr00-a0t",
4316 .data = &foxlink_fl500wvr00_a0t,
4318 .compatible = "frida,frd350h54004",
4319 .data = &frida_frd350h54004,
4321 .compatible = "friendlyarm,hd702e",
4322 .data = &friendlyarm_hd702e,
4324 .compatible = "giantplus,gpg482739qs5",
4325 .data = &giantplus_gpg482739qs5
4327 .compatible = "giantplus,gpm940b0",
4328 .data = &giantplus_gpm940b0,
4330 .compatible = "hannstar,hsd070pww1",
4331 .data = &hannstar_hsd070pww1,
4333 .compatible = "hannstar,hsd100pxn1",
4334 .data = &hannstar_hsd100pxn1,
4336 .compatible = "hit,tx23d38vm0caa",
4337 .data = &hitachi_tx23d38vm0caa
4339 .compatible = "innolux,at043tn24",
4340 .data = &innolux_at043tn24,
4342 .compatible = "innolux,at070tn92",
4343 .data = &innolux_at070tn92,
4345 .compatible = "innolux,g070y2-l01",
4346 .data = &innolux_g070y2_l01,
4348 .compatible = "innolux,g101ice-l01",
4349 .data = &innolux_g101ice_l01
4351 .compatible = "innolux,g121i1-l01",
4352 .data = &innolux_g121i1_l01
4354 .compatible = "innolux,g121x1-l03",
4355 .data = &innolux_g121x1_l03,
4357 .compatible = "innolux,n116bca-ea1",
4358 .data = &innolux_n116bca_ea1,
4360 .compatible = "innolux,n116bge",
4361 .data = &innolux_n116bge,
4363 .compatible = "innolux,n125hce-gn1",
4364 .data = &innolux_n125hce_gn1,
4366 .compatible = "innolux,n156bge-l21",
4367 .data = &innolux_n156bge_l21,
4369 .compatible = "innolux,p120zdg-bf1",
4370 .data = &innolux_p120zdg_bf1,
4372 .compatible = "innolux,zj070na-01p",
4373 .data = &innolux_zj070na_01p,
4375 .compatible = "ivo,m133nwf4-r0",
4376 .data = &ivo_m133nwf4_r0,
4378 .compatible = "kingdisplay,kd116n21-30nv-a010",
4379 .data = &kingdisplay_kd116n21_30nv_a010,
4381 .compatible = "koe,tx14d24vm1bpa",
4382 .data = &koe_tx14d24vm1bpa,
4384 .compatible = "koe,tx26d202vm0bwa",
4385 .data = &koe_tx26d202vm0bwa,
4387 .compatible = "koe,tx31d200vm0baa",
4388 .data = &koe_tx31d200vm0baa,
4390 .compatible = "kyo,tcg121xglp",
4391 .data = &kyo_tcg121xglp,
4393 .compatible = "lemaker,bl035-rgb-002",
4394 .data = &lemaker_bl035_rgb_002,
4396 .compatible = "lg,lb070wv8",
4397 .data = &lg_lb070wv8,
4399 .compatible = "lg,lp079qx1-sp0v",
4400 .data = &lg_lp079qx1_sp0v,
4402 .compatible = "lg,lp097qx1-spa1",
4403 .data = &lg_lp097qx1_spa1,
4405 .compatible = "lg,lp120up1",
4406 .data = &lg_lp120up1,
4408 .compatible = "lg,lp129qe",
4409 .data = &lg_lp129qe,
4411 .compatible = "logicpd,type28",
4412 .data = &logicpd_type_28,
4414 .compatible = "logictechno,lt161010-2nhc",
4415 .data = &logictechno_lt161010_2nh,
4417 .compatible = "logictechno,lt161010-2nhr",
4418 .data = &logictechno_lt161010_2nh,
4420 .compatible = "logictechno,lt170410-2whc",
4421 .data = &logictechno_lt170410_2whc,
4423 .compatible = "mitsubishi,aa070mc01-ca1",
4424 .data = &mitsubishi_aa070mc01,
4426 .compatible = "nec,nl12880bc20-05",
4427 .data = &nec_nl12880bc20_05,
4429 .compatible = "nec,nl4827hc19-05b",
4430 .data = &nec_nl4827hc19_05b,
4432 .compatible = "netron-dy,e231732",
4433 .data = &netron_dy_e231732,
4435 .compatible = "neweast,wjfh116008a",
4436 .data = &neweast_wjfh116008a,
4438 .compatible = "newhaven,nhd-4.3-480272ef-atxl",
4439 .data = &newhaven_nhd_43_480272ef_atxl,
4441 .compatible = "nlt,nl192108ac18-02d",
4442 .data = &nlt_nl192108ac18_02d,
4444 .compatible = "nvd,9128",
4447 .compatible = "okaya,rs800480t-7x0gp",
4448 .data = &okaya_rs800480t_7x0gp,
4450 .compatible = "olimex,lcd-olinuxino-43-ts",
4451 .data = &olimex_lcd_olinuxino_43ts,
4453 .compatible = "ontat,yx700wv03",
4454 .data = &ontat_yx700wv03,
4456 .compatible = "ortustech,com37h3m05dtc",
4457 .data = &ortustech_com37h3m,
4459 .compatible = "ortustech,com37h3m99dtc",
4460 .data = &ortustech_com37h3m,
4462 .compatible = "ortustech,com43h4m85ulc",
4463 .data = &ortustech_com43h4m85ulc,
4465 .compatible = "osddisplays,osd070t1718-19ts",
4466 .data = &osddisplays_osd070t1718_19ts,
4468 .compatible = "pda,91-00156-a0",
4469 .data = &pda_91_00156_a0,
4471 .compatible = "powertip,ph800480t013-idf02",
4472 .data = &powertip_ph800480t013_idf02,
4474 .compatible = "qiaodian,qd43003c0-40",
4475 .data = &qd43003c0_40,
4477 .compatible = "rocktech,rk070er9427",
4478 .data = &rocktech_rk070er9427,
4480 .compatible = "rocktech,rk101ii01d-ct",
4481 .data = &rocktech_rk101ii01d_ct,
4483 .compatible = "samsung,lsn122dl01-c01",
4484 .data = &samsung_lsn122dl01_c01,
4486 .compatible = "samsung,ltn101nt05",
4487 .data = &samsung_ltn101nt05,
4489 .compatible = "samsung,ltn140at29-301",
4490 .data = &samsung_ltn140at29_301,
4492 .compatible = "satoz,sat050at40h12r2",
4493 .data = &satoz_sat050at40h12r2,
4495 .compatible = "sharp,ld-d5116z01b",
4496 .data = &sharp_ld_d5116z01b,
4498 .compatible = "sharp,lq035q7db03",
4499 .data = &sharp_lq035q7db03,
4501 .compatible = "sharp,lq070y3dg3b",
4502 .data = &sharp_lq070y3dg3b,
4504 .compatible = "sharp,lq101k1ly04",
4505 .data = &sharp_lq101k1ly04,
4507 .compatible = "sharp,lq123p1jx31",
4508 .data = &sharp_lq123p1jx31,
4510 .compatible = "sharp,ls020b1dd01d",
4511 .data = &sharp_ls020b1dd01d,
4513 .compatible = "shelly,sca07010-bfn-lnn",
4514 .data = &shelly_sca07010_bfn_lnn,
4516 .compatible = "starry,kr070pe2t",
4517 .data = &starry_kr070pe2t,
4519 .compatible = "starry,kr122ea0sra",
4520 .data = &starry_kr122ea0sra,
4522 .compatible = "tfc,s9700rtwv43tr-01b",
4523 .data = &tfc_s9700rtwv43tr_01b,
4525 .compatible = "tianma,tm070jdhg30",
4526 .data = &tianma_tm070jdhg30,
4528 .compatible = "tianma,tm070jvhg33",
4529 .data = &tianma_tm070jvhg33,
4531 .compatible = "tianma,tm070rvhg71",
4532 .data = &tianma_tm070rvhg71,
4534 .compatible = "ti,nspire-cx-lcd-panel",
4535 .data = &ti_nspire_cx_lcd_panel,
4537 .compatible = "ti,nspire-classic-lcd-panel",
4538 .data = &ti_nspire_classic_lcd_panel,
4540 .compatible = "toshiba,lt089ac29000",
4541 .data = &toshiba_lt089ac29000,
4543 .compatible = "tpk,f07a-0102",
4544 .data = &tpk_f07a_0102,
4546 .compatible = "tpk,f10a-0102",
4547 .data = &tpk_f10a_0102,
4549 .compatible = "urt,umsh-8596md-t",
4550 .data = &urt_umsh_8596md_parallel,
4552 .compatible = "urt,umsh-8596md-1t",
4553 .data = &urt_umsh_8596md_parallel,
4555 .compatible = "urt,umsh-8596md-7t",
4556 .data = &urt_umsh_8596md_parallel,
4558 .compatible = "urt,umsh-8596md-11t",
4559 .data = &urt_umsh_8596md_lvds,
4561 .compatible = "urt,umsh-8596md-19t",
4562 .data = &urt_umsh_8596md_lvds,
4564 .compatible = "urt,umsh-8596md-20t",
4565 .data = &urt_umsh_8596md_parallel,
4567 .compatible = "vxt,vl050-8048nt-c01",
4568 .data = &vl050_8048nt_c01,
4570 .compatible = "winstar,wf35ltiacd",
4571 .data = &winstar_wf35ltiacd,
4573 .compatible = "yes-optoelectronics,ytc700tlag-05-201c",
4574 .data = &yes_optoelectronics_ytc700tlag_05_201c,
4576 /* Must be the last entry */
4577 .compatible = "panel-dpi",
4583 MODULE_DEVICE_TABLE(of, platform_of_match);
4585 static int panel_simple_platform_probe(struct platform_device *pdev)
4587 const struct of_device_id *id;
4589 id = of_match_node(platform_of_match, pdev->dev.of_node);
4593 return panel_simple_probe(&pdev->dev, id->data);
4596 static int panel_simple_platform_remove(struct platform_device *pdev)
4598 return panel_simple_remove(&pdev->dev);
4601 static void panel_simple_platform_shutdown(struct platform_device *pdev)
4603 panel_simple_shutdown(&pdev->dev);
4606 static struct platform_driver panel_simple_platform_driver = {
4608 .name = "panel-simple",
4609 .of_match_table = platform_of_match,
4611 .probe = panel_simple_platform_probe,
4612 .remove = panel_simple_platform_remove,
4613 .shutdown = panel_simple_platform_shutdown,
4616 struct panel_desc_dsi {
4617 struct panel_desc desc;
4619 unsigned long flags;
4620 enum mipi_dsi_pixel_format format;
4624 static const struct drm_display_mode auo_b080uan01_mode = {
4627 .hsync_start = 1200 + 62,
4628 .hsync_end = 1200 + 62 + 4,
4629 .htotal = 1200 + 62 + 4 + 62,
4631 .vsync_start = 1920 + 9,
4632 .vsync_end = 1920 + 9 + 2,
4633 .vtotal = 1920 + 9 + 2 + 8,
4636 static const struct panel_desc_dsi auo_b080uan01 = {
4638 .modes = &auo_b080uan01_mode,
4645 .connector_type = DRM_MODE_CONNECTOR_DSI,
4647 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4648 .format = MIPI_DSI_FMT_RGB888,
4652 static const struct drm_display_mode boe_tv080wum_nl0_mode = {
4655 .hsync_start = 1200 + 120,
4656 .hsync_end = 1200 + 120 + 20,
4657 .htotal = 1200 + 120 + 20 + 21,
4659 .vsync_start = 1920 + 21,
4660 .vsync_end = 1920 + 21 + 3,
4661 .vtotal = 1920 + 21 + 3 + 18,
4662 .flags = DRM_MODE_FLAG_NVSYNC | DRM_MODE_FLAG_NHSYNC,
4665 static const struct panel_desc_dsi boe_tv080wum_nl0 = {
4667 .modes = &boe_tv080wum_nl0_mode,
4673 .connector_type = DRM_MODE_CONNECTOR_DSI,
4675 .flags = MIPI_DSI_MODE_VIDEO |
4676 MIPI_DSI_MODE_VIDEO_BURST |
4677 MIPI_DSI_MODE_VIDEO_SYNC_PULSE,
4678 .format = MIPI_DSI_FMT_RGB888,
4682 static const struct drm_display_mode lg_ld070wx3_sl01_mode = {
4685 .hsync_start = 800 + 32,
4686 .hsync_end = 800 + 32 + 1,
4687 .htotal = 800 + 32 + 1 + 57,
4689 .vsync_start = 1280 + 28,
4690 .vsync_end = 1280 + 28 + 1,
4691 .vtotal = 1280 + 28 + 1 + 14,
4694 static const struct panel_desc_dsi lg_ld070wx3_sl01 = {
4696 .modes = &lg_ld070wx3_sl01_mode,
4703 .connector_type = DRM_MODE_CONNECTOR_DSI,
4705 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_CLOCK_NON_CONTINUOUS,
4706 .format = MIPI_DSI_FMT_RGB888,
4710 static const struct drm_display_mode lg_lh500wx1_sd03_mode = {
4713 .hsync_start = 720 + 12,
4714 .hsync_end = 720 + 12 + 4,
4715 .htotal = 720 + 12 + 4 + 112,
4717 .vsync_start = 1280 + 8,
4718 .vsync_end = 1280 + 8 + 4,
4719 .vtotal = 1280 + 8 + 4 + 12,
4722 static const struct panel_desc_dsi lg_lh500wx1_sd03 = {
4724 .modes = &lg_lh500wx1_sd03_mode,
4731 .connector_type = DRM_MODE_CONNECTOR_DSI,
4733 .flags = MIPI_DSI_MODE_VIDEO,
4734 .format = MIPI_DSI_FMT_RGB888,
4738 static const struct drm_display_mode panasonic_vvx10f004b00_mode = {
4741 .hsync_start = 1920 + 154,
4742 .hsync_end = 1920 + 154 + 16,
4743 .htotal = 1920 + 154 + 16 + 32,
4745 .vsync_start = 1200 + 17,
4746 .vsync_end = 1200 + 17 + 2,
4747 .vtotal = 1200 + 17 + 2 + 16,
4750 static const struct panel_desc_dsi panasonic_vvx10f004b00 = {
4752 .modes = &panasonic_vvx10f004b00_mode,
4759 .connector_type = DRM_MODE_CONNECTOR_DSI,
4761 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4762 MIPI_DSI_CLOCK_NON_CONTINUOUS,
4763 .format = MIPI_DSI_FMT_RGB888,
4767 static const struct drm_display_mode lg_acx467akm_7_mode = {
4770 .hsync_start = 1080 + 2,
4771 .hsync_end = 1080 + 2 + 2,
4772 .htotal = 1080 + 2 + 2 + 2,
4774 .vsync_start = 1920 + 2,
4775 .vsync_end = 1920 + 2 + 2,
4776 .vtotal = 1920 + 2 + 2 + 2,
4779 static const struct panel_desc_dsi lg_acx467akm_7 = {
4781 .modes = &lg_acx467akm_7_mode,
4788 .connector_type = DRM_MODE_CONNECTOR_DSI,
4791 .format = MIPI_DSI_FMT_RGB888,
4795 static const struct drm_display_mode osd101t2045_53ts_mode = {
4798 .hsync_start = 1920 + 112,
4799 .hsync_end = 1920 + 112 + 16,
4800 .htotal = 1920 + 112 + 16 + 32,
4802 .vsync_start = 1200 + 16,
4803 .vsync_end = 1200 + 16 + 2,
4804 .vtotal = 1200 + 16 + 2 + 16,
4805 .flags = DRM_MODE_FLAG_NHSYNC | DRM_MODE_FLAG_NVSYNC,
4808 static const struct panel_desc_dsi osd101t2045_53ts = {
4810 .modes = &osd101t2045_53ts_mode,
4817 .connector_type = DRM_MODE_CONNECTOR_DSI,
4819 .flags = MIPI_DSI_MODE_VIDEO | MIPI_DSI_MODE_VIDEO_BURST |
4820 MIPI_DSI_MODE_VIDEO_SYNC_PULSE |
4821 MIPI_DSI_MODE_EOT_PACKET,
4822 .format = MIPI_DSI_FMT_RGB888,
4826 static const struct of_device_id dsi_of_match[] = {
4828 .compatible = "auo,b080uan01",
4829 .data = &auo_b080uan01
4831 .compatible = "boe,tv080wum-nl0",
4832 .data = &boe_tv080wum_nl0
4834 .compatible = "lg,ld070wx3-sl01",
4835 .data = &lg_ld070wx3_sl01
4837 .compatible = "lg,lh500wx1-sd03",
4838 .data = &lg_lh500wx1_sd03
4840 .compatible = "panasonic,vvx10f004b00",
4841 .data = &panasonic_vvx10f004b00
4843 .compatible = "lg,acx467akm-7",
4844 .data = &lg_acx467akm_7
4846 .compatible = "osddisplays,osd101t2045-53ts",
4847 .data = &osd101t2045_53ts
4852 MODULE_DEVICE_TABLE(of, dsi_of_match);
4854 static int panel_simple_dsi_probe(struct mipi_dsi_device *dsi)
4856 const struct panel_desc_dsi *desc;
4857 const struct of_device_id *id;
4860 id = of_match_node(dsi_of_match, dsi->dev.of_node);
4866 err = panel_simple_probe(&dsi->dev, &desc->desc);
4870 dsi->mode_flags = desc->flags;
4871 dsi->format = desc->format;
4872 dsi->lanes = desc->lanes;
4874 err = mipi_dsi_attach(dsi);
4876 struct panel_simple *panel = mipi_dsi_get_drvdata(dsi);
4878 drm_panel_remove(&panel->base);
4884 static int panel_simple_dsi_remove(struct mipi_dsi_device *dsi)
4888 err = mipi_dsi_detach(dsi);
4890 dev_err(&dsi->dev, "failed to detach from DSI host: %d\n", err);
4892 return panel_simple_remove(&dsi->dev);
4895 static void panel_simple_dsi_shutdown(struct mipi_dsi_device *dsi)
4897 panel_simple_shutdown(&dsi->dev);
4900 static struct mipi_dsi_driver panel_simple_dsi_driver = {
4902 .name = "panel-simple-dsi",
4903 .of_match_table = dsi_of_match,
4905 .probe = panel_simple_dsi_probe,
4906 .remove = panel_simple_dsi_remove,
4907 .shutdown = panel_simple_dsi_shutdown,
4910 static int __init panel_simple_init(void)
4914 err = platform_driver_register(&panel_simple_platform_driver);
4918 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI)) {
4919 err = mipi_dsi_driver_register(&panel_simple_dsi_driver);
4921 platform_driver_unregister(&panel_simple_platform_driver);
4928 module_init(panel_simple_init);
4930 static void __exit panel_simple_exit(void)
4932 if (IS_ENABLED(CONFIG_DRM_MIPI_DSI))
4933 mipi_dsi_driver_unregister(&panel_simple_dsi_driver);
4935 platform_driver_unregister(&panel_simple_platform_driver);
4937 module_exit(panel_simple_exit);
4940 MODULE_DESCRIPTION("DRM Driver for Simple Panels");
4941 MODULE_LICENSE("GPL and additional rights");