2 * Copyright 2008 Advanced Micro Devices, Inc.
3 * Copyright 2008 Red Hat Inc.
4 * Copyright 2009 Jerome Glisse.
6 * Permission is hereby granted, free of charge, to any person obtaining a
7 * copy of this software and associated documentation files (the "Software"),
8 * to deal in the Software without restriction, including without limitation
9 * the rights to use, copy, modify, merge, publish, distribute, sublicense,
10 * and/or sell copies of the Software, and to permit persons to whom the
11 * Software is furnished to do so, subject to the following conditions:
13 * The above copyright notice and this permission notice shall be included in
14 * all copies or substantial portions of the Software.
16 * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
17 * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
18 * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
19 * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
20 * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
21 * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
22 * OTHER DEALINGS IN THE SOFTWARE.
24 * Authors: Dave Airlie
28 #ifndef __AMDGPU_OBJECT_H__
29 #define __AMDGPU_OBJECT_H__
31 #include <drm/amdgpu_drm.h>
34 #define AMDGPU_BO_INVALID_OFFSET LONG_MAX
36 /* bo virtual addresses in a vm */
37 struct amdgpu_bo_va_mapping {
38 struct list_head list;
42 uint64_t __subtree_last;
47 /* User space allocated BO in a VM */
49 struct amdgpu_vm_bo_base base;
51 /* protected by bo being reserved */
54 /* all other members protected by the VM PD being reserved */
55 struct dma_fence *last_pt_update;
57 /* mappings for this bo_va */
58 struct list_head invalids;
59 struct list_head valids;
61 /* If the mappings are cleared or filled */
66 /* Protected by tbo.reserved */
67 u32 preferred_domains;
69 struct ttm_place placements[AMDGPU_GEM_DOMAIN_MAX + 1];
70 struct ttm_placement placement;
71 struct ttm_buffer_object tbo;
72 struct ttm_bo_kmap_obj kmap;
79 unsigned prime_shared_count;
80 /* list of all virtual address to which this bo is associated to */
82 /* Constant after initialization */
83 struct drm_gem_object gem_base;
84 struct amdgpu_bo *parent;
85 struct amdgpu_bo *shadow;
87 struct ttm_bo_kmap_obj dma_buf_vmap;
91 struct list_head mn_list;
92 struct list_head shadow_list;
97 * amdgpu_mem_type_to_domain - return domain corresponding to mem_type
98 * @mem_type: ttm memory type
100 * Returns corresponding domain of the ttm mem_type
102 static inline unsigned amdgpu_mem_type_to_domain(u32 mem_type)
106 return AMDGPU_GEM_DOMAIN_VRAM;
108 return AMDGPU_GEM_DOMAIN_GTT;
110 return AMDGPU_GEM_DOMAIN_CPU;
112 return AMDGPU_GEM_DOMAIN_GDS;
114 return AMDGPU_GEM_DOMAIN_GWS;
116 return AMDGPU_GEM_DOMAIN_OA;
124 * amdgpu_bo_reserve - reserve bo
126 * @no_intr: don't return -ERESTARTSYS on pending signal
129 * -ERESTARTSYS: A wait for the buffer to become unreserved was interrupted by
130 * a signal. Release all buffer reservations and return to user-space.
132 static inline int amdgpu_bo_reserve(struct amdgpu_bo *bo, bool no_intr)
134 struct amdgpu_device *adev = amdgpu_ttm_adev(bo->tbo.bdev);
137 r = ttm_bo_reserve(&bo->tbo, !no_intr, false, NULL);
138 if (unlikely(r != 0)) {
139 if (r != -ERESTARTSYS)
140 dev_err(adev->dev, "%p reserve failed\n", bo);
146 static inline void amdgpu_bo_unreserve(struct amdgpu_bo *bo)
148 ttm_bo_unreserve(&bo->tbo);
151 static inline unsigned long amdgpu_bo_size(struct amdgpu_bo *bo)
153 return bo->tbo.num_pages << PAGE_SHIFT;
156 static inline unsigned amdgpu_bo_ngpu_pages(struct amdgpu_bo *bo)
158 return (bo->tbo.num_pages << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
161 static inline unsigned amdgpu_bo_gpu_page_alignment(struct amdgpu_bo *bo)
163 return (bo->tbo.mem.page_alignment << PAGE_SHIFT) / AMDGPU_GPU_PAGE_SIZE;
167 * amdgpu_bo_mmap_offset - return mmap offset of bo
168 * @bo: amdgpu object for which we query the offset
170 * Returns mmap offset of the object.
172 static inline u64 amdgpu_bo_mmap_offset(struct amdgpu_bo *bo)
174 return drm_vma_node_offset_addr(&bo->tbo.vma_node);
178 * amdgpu_bo_gpu_accessible - return whether the bo is currently in memory that
179 * is accessible to the GPU.
181 static inline bool amdgpu_bo_gpu_accessible(struct amdgpu_bo *bo)
183 switch (bo->tbo.mem.mem_type) {
184 case TTM_PL_TT: return amdgpu_ttm_is_bound(bo->tbo.ttm);
185 case TTM_PL_VRAM: return true;
186 default: return false;
190 int amdgpu_bo_create(struct amdgpu_device *adev,
191 unsigned long size, int byte_align,
192 bool kernel, u32 domain, u64 flags,
194 struct reservation_object *resv,
196 struct amdgpu_bo **bo_ptr);
197 int amdgpu_bo_create_restricted(struct amdgpu_device *adev,
198 unsigned long size, int byte_align,
199 bool kernel, u32 domain, u64 flags,
201 struct ttm_placement *placement,
202 struct reservation_object *resv,
204 struct amdgpu_bo **bo_ptr);
205 int amdgpu_bo_create_reserved(struct amdgpu_device *adev,
206 unsigned long size, int align,
207 u32 domain, struct amdgpu_bo **bo_ptr,
208 u64 *gpu_addr, void **cpu_addr);
209 int amdgpu_bo_create_kernel(struct amdgpu_device *adev,
210 unsigned long size, int align,
211 u32 domain, struct amdgpu_bo **bo_ptr,
212 u64 *gpu_addr, void **cpu_addr);
213 void amdgpu_bo_free_kernel(struct amdgpu_bo **bo, u64 *gpu_addr,
215 int amdgpu_bo_kmap(struct amdgpu_bo *bo, void **ptr);
216 void *amdgpu_bo_kptr(struct amdgpu_bo *bo);
217 void amdgpu_bo_kunmap(struct amdgpu_bo *bo);
218 struct amdgpu_bo *amdgpu_bo_ref(struct amdgpu_bo *bo);
219 void amdgpu_bo_unref(struct amdgpu_bo **bo);
220 int amdgpu_bo_pin(struct amdgpu_bo *bo, u32 domain, u64 *gpu_addr);
221 int amdgpu_bo_pin_restricted(struct amdgpu_bo *bo, u32 domain,
222 u64 min_offset, u64 max_offset,
224 int amdgpu_bo_unpin(struct amdgpu_bo *bo);
225 int amdgpu_bo_evict_vram(struct amdgpu_device *adev);
226 int amdgpu_bo_init(struct amdgpu_device *adev);
227 void amdgpu_bo_fini(struct amdgpu_device *adev);
228 int amdgpu_bo_fbdev_mmap(struct amdgpu_bo *bo,
229 struct vm_area_struct *vma);
230 int amdgpu_bo_set_tiling_flags(struct amdgpu_bo *bo, u64 tiling_flags);
231 void amdgpu_bo_get_tiling_flags(struct amdgpu_bo *bo, u64 *tiling_flags);
232 int amdgpu_bo_set_metadata (struct amdgpu_bo *bo, void *metadata,
233 uint32_t metadata_size, uint64_t flags);
234 int amdgpu_bo_get_metadata(struct amdgpu_bo *bo, void *buffer,
235 size_t buffer_size, uint32_t *metadata_size,
237 void amdgpu_bo_move_notify(struct ttm_buffer_object *bo,
239 struct ttm_mem_reg *new_mem);
240 int amdgpu_bo_fault_reserve_notify(struct ttm_buffer_object *bo);
241 void amdgpu_bo_fence(struct amdgpu_bo *bo, struct dma_fence *fence,
243 u64 amdgpu_bo_gpu_offset(struct amdgpu_bo *bo);
244 int amdgpu_bo_backup_to_shadow(struct amdgpu_device *adev,
245 struct amdgpu_ring *ring,
246 struct amdgpu_bo *bo,
247 struct reservation_object *resv,
248 struct dma_fence **fence, bool direct);
249 int amdgpu_bo_validate(struct amdgpu_bo *bo);
250 int amdgpu_bo_restore_from_shadow(struct amdgpu_device *adev,
251 struct amdgpu_ring *ring,
252 struct amdgpu_bo *bo,
253 struct reservation_object *resv,
254 struct dma_fence **fence,
262 static inline uint64_t amdgpu_sa_bo_gpu_addr(struct amdgpu_sa_bo *sa_bo)
264 return sa_bo->manager->gpu_addr + sa_bo->soffset;
267 static inline void * amdgpu_sa_bo_cpu_addr(struct amdgpu_sa_bo *sa_bo)
269 return sa_bo->manager->cpu_ptr + sa_bo->soffset;
272 int amdgpu_sa_bo_manager_init(struct amdgpu_device *adev,
273 struct amdgpu_sa_manager *sa_manager,
274 unsigned size, u32 align, u32 domain);
275 void amdgpu_sa_bo_manager_fini(struct amdgpu_device *adev,
276 struct amdgpu_sa_manager *sa_manager);
277 int amdgpu_sa_bo_manager_start(struct amdgpu_device *adev,
278 struct amdgpu_sa_manager *sa_manager);
279 int amdgpu_sa_bo_manager_suspend(struct amdgpu_device *adev,
280 struct amdgpu_sa_manager *sa_manager);
281 int amdgpu_sa_bo_new(struct amdgpu_sa_manager *sa_manager,
282 struct amdgpu_sa_bo **sa_bo,
283 unsigned size, unsigned align);
284 void amdgpu_sa_bo_free(struct amdgpu_device *adev,
285 struct amdgpu_sa_bo **sa_bo,
286 struct dma_fence *fence);
287 #if defined(CONFIG_DEBUG_FS)
288 void amdgpu_sa_bo_dump_debug_info(struct amdgpu_sa_manager *sa_manager,