]> Git Repo - linux.git/blob - drivers/gpu/drm/amd/amdgpu/amdgpu_pm.c
drm/amd/powerplay: implement pwm1 hwmon interface for SMU11 (v2)
[linux.git] / drivers / gpu / drm / amd / amdgpu / amdgpu_pm.c
1 /*
2  * Copyright 2017 Advanced Micro Devices, Inc.
3  *
4  * Permission is hereby granted, free of charge, to any person obtaining a
5  * copy of this software and associated documentation files (the "Software"),
6  * to deal in the Software without restriction, including without limitation
7  * the rights to use, copy, modify, merge, publish, distribute, sublicense,
8  * and/or sell copies of the Software, and to permit persons to whom the
9  * Software is furnished to do so, subject to the following conditions:
10  *
11  * The above copyright notice and this permission notice shall be included in
12  * all copies or substantial portions of the Software.
13  *
14  * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
15  * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
16  * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.  IN NO EVENT SHALL
17  * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
18  * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
19  * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
20  * OTHER DEALINGS IN THE SOFTWARE.
21  *
22  * Authors: Rafał Miłecki <[email protected]>
23  *          Alex Deucher <[email protected]>
24  */
25 #include <drm/drmP.h>
26 #include "amdgpu.h"
27 #include "amdgpu_drv.h"
28 #include "amdgpu_pm.h"
29 #include "amdgpu_dpm.h"
30 #include "amdgpu_display.h"
31 #include "amdgpu_smu.h"
32 #include "atom.h"
33 #include <linux/power_supply.h>
34 #include <linux/hwmon.h>
35 #include <linux/hwmon-sysfs.h>
36 #include <linux/nospec.h>
37 #include "hwmgr.h"
38 #define WIDTH_4K 3840
39
40 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev);
41
42 static const struct cg_flag_name clocks[] = {
43         {AMD_CG_SUPPORT_GFX_MGCG, "Graphics Medium Grain Clock Gating"},
44         {AMD_CG_SUPPORT_GFX_MGLS, "Graphics Medium Grain memory Light Sleep"},
45         {AMD_CG_SUPPORT_GFX_CGCG, "Graphics Coarse Grain Clock Gating"},
46         {AMD_CG_SUPPORT_GFX_CGLS, "Graphics Coarse Grain memory Light Sleep"},
47         {AMD_CG_SUPPORT_GFX_CGTS, "Graphics Coarse Grain Tree Shader Clock Gating"},
48         {AMD_CG_SUPPORT_GFX_CGTS_LS, "Graphics Coarse Grain Tree Shader Light Sleep"},
49         {AMD_CG_SUPPORT_GFX_CP_LS, "Graphics Command Processor Light Sleep"},
50         {AMD_CG_SUPPORT_GFX_RLC_LS, "Graphics Run List Controller Light Sleep"},
51         {AMD_CG_SUPPORT_GFX_3D_CGCG, "Graphics 3D Coarse Grain Clock Gating"},
52         {AMD_CG_SUPPORT_GFX_3D_CGLS, "Graphics 3D Coarse Grain memory Light Sleep"},
53         {AMD_CG_SUPPORT_MC_LS, "Memory Controller Light Sleep"},
54         {AMD_CG_SUPPORT_MC_MGCG, "Memory Controller Medium Grain Clock Gating"},
55         {AMD_CG_SUPPORT_SDMA_LS, "System Direct Memory Access Light Sleep"},
56         {AMD_CG_SUPPORT_SDMA_MGCG, "System Direct Memory Access Medium Grain Clock Gating"},
57         {AMD_CG_SUPPORT_BIF_MGCG, "Bus Interface Medium Grain Clock Gating"},
58         {AMD_CG_SUPPORT_BIF_LS, "Bus Interface Light Sleep"},
59         {AMD_CG_SUPPORT_UVD_MGCG, "Unified Video Decoder Medium Grain Clock Gating"},
60         {AMD_CG_SUPPORT_VCE_MGCG, "Video Compression Engine Medium Grain Clock Gating"},
61         {AMD_CG_SUPPORT_HDP_LS, "Host Data Path Light Sleep"},
62         {AMD_CG_SUPPORT_HDP_MGCG, "Host Data Path Medium Grain Clock Gating"},
63         {AMD_CG_SUPPORT_DRM_MGCG, "Digital Right Management Medium Grain Clock Gating"},
64         {AMD_CG_SUPPORT_DRM_LS, "Digital Right Management Light Sleep"},
65         {AMD_CG_SUPPORT_ROM_MGCG, "Rom Medium Grain Clock Gating"},
66         {AMD_CG_SUPPORT_DF_MGCG, "Data Fabric Medium Grain Clock Gating"},
67         {0, NULL},
68 };
69
70 void amdgpu_pm_acpi_event_handler(struct amdgpu_device *adev)
71 {
72         if (adev->pm.dpm_enabled) {
73                 mutex_lock(&adev->pm.mutex);
74                 if (power_supply_is_system_supplied() > 0)
75                         adev->pm.ac_power = true;
76                 else
77                         adev->pm.ac_power = false;
78                 if (adev->powerplay.pp_funcs->enable_bapm)
79                         amdgpu_dpm_enable_bapm(adev, adev->pm.ac_power);
80                 mutex_unlock(&adev->pm.mutex);
81         }
82 }
83
84 int amdgpu_dpm_read_sensor(struct amdgpu_device *adev, enum amd_pp_sensors sensor,
85                            void *data, uint32_t *size)
86 {
87         int ret = 0;
88
89         if (!data || !size)
90                 return -EINVAL;
91
92         if (is_support_sw_smu(adev))
93                 ret = smu_read_sensor(&adev->smu, sensor, data, size);
94         else {
95                 if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->read_sensor)
96                         ret = adev->powerplay.pp_funcs->read_sensor((adev)->powerplay.pp_handle,
97                                                                     sensor, data, size);
98                 else
99                         ret = -EINVAL;
100         }
101
102         return ret;
103 }
104
105 /**
106  * DOC: power_dpm_state
107  *
108  * The power_dpm_state file is a legacy interface and is only provided for
109  * backwards compatibility. The amdgpu driver provides a sysfs API for adjusting
110  * certain power related parameters.  The file power_dpm_state is used for this.
111  * It accepts the following arguments:
112  *
113  * - battery
114  *
115  * - balanced
116  *
117  * - performance
118  *
119  * battery
120  *
121  * On older GPUs, the vbios provided a special power state for battery
122  * operation.  Selecting battery switched to this state.  This is no
123  * longer provided on newer GPUs so the option does nothing in that case.
124  *
125  * balanced
126  *
127  * On older GPUs, the vbios provided a special power state for balanced
128  * operation.  Selecting balanced switched to this state.  This is no
129  * longer provided on newer GPUs so the option does nothing in that case.
130  *
131  * performance
132  *
133  * On older GPUs, the vbios provided a special power state for performance
134  * operation.  Selecting performance switched to this state.  This is no
135  * longer provided on newer GPUs so the option does nothing in that case.
136  *
137  */
138
139 static ssize_t amdgpu_get_dpm_state(struct device *dev,
140                                     struct device_attribute *attr,
141                                     char *buf)
142 {
143         struct drm_device *ddev = dev_get_drvdata(dev);
144         struct amdgpu_device *adev = ddev->dev_private;
145         enum amd_pm_state_type pm;
146
147         if (adev->smu.ppt_funcs->get_current_power_state)
148                 pm = amdgpu_smu_get_current_power_state(adev);
149         else if (adev->powerplay.pp_funcs->get_current_power_state)
150                 pm = amdgpu_dpm_get_current_power_state(adev);
151         else
152                 pm = adev->pm.dpm.user_state;
153
154         return snprintf(buf, PAGE_SIZE, "%s\n",
155                         (pm == POWER_STATE_TYPE_BATTERY) ? "battery" :
156                         (pm == POWER_STATE_TYPE_BALANCED) ? "balanced" : "performance");
157 }
158
159 static ssize_t amdgpu_set_dpm_state(struct device *dev,
160                                     struct device_attribute *attr,
161                                     const char *buf,
162                                     size_t count)
163 {
164         struct drm_device *ddev = dev_get_drvdata(dev);
165         struct amdgpu_device *adev = ddev->dev_private;
166         enum amd_pm_state_type  state;
167
168         if (strncmp("battery", buf, strlen("battery")) == 0)
169                 state = POWER_STATE_TYPE_BATTERY;
170         else if (strncmp("balanced", buf, strlen("balanced")) == 0)
171                 state = POWER_STATE_TYPE_BALANCED;
172         else if (strncmp("performance", buf, strlen("performance")) == 0)
173                 state = POWER_STATE_TYPE_PERFORMANCE;
174         else {
175                 count = -EINVAL;
176                 goto fail;
177         }
178
179         if (adev->powerplay.pp_funcs->dispatch_tasks) {
180                 amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_ENABLE_USER_STATE, &state);
181         } else {
182                 mutex_lock(&adev->pm.mutex);
183                 adev->pm.dpm.user_state = state;
184                 mutex_unlock(&adev->pm.mutex);
185
186                 /* Can't set dpm state when the card is off */
187                 if (!(adev->flags & AMD_IS_PX) ||
188                     (ddev->switch_power_state == DRM_SWITCH_POWER_ON))
189                         amdgpu_pm_compute_clocks(adev);
190         }
191 fail:
192         return count;
193 }
194
195
196 /**
197  * DOC: power_dpm_force_performance_level
198  *
199  * The amdgpu driver provides a sysfs API for adjusting certain power
200  * related parameters.  The file power_dpm_force_performance_level is
201  * used for this.  It accepts the following arguments:
202  *
203  * - auto
204  *
205  * - low
206  *
207  * - high
208  *
209  * - manual
210  *
211  * - profile_standard
212  *
213  * - profile_min_sclk
214  *
215  * - profile_min_mclk
216  *
217  * - profile_peak
218  *
219  * auto
220  *
221  * When auto is selected, the driver will attempt to dynamically select
222  * the optimal power profile for current conditions in the driver.
223  *
224  * low
225  *
226  * When low is selected, the clocks are forced to the lowest power state.
227  *
228  * high
229  *
230  * When high is selected, the clocks are forced to the highest power state.
231  *
232  * manual
233  *
234  * When manual is selected, the user can manually adjust which power states
235  * are enabled for each clock domain via the sysfs pp_dpm_mclk, pp_dpm_sclk,
236  * and pp_dpm_pcie files and adjust the power state transition heuristics
237  * via the pp_power_profile_mode sysfs file.
238  *
239  * profile_standard
240  * profile_min_sclk
241  * profile_min_mclk
242  * profile_peak
243  *
244  * When the profiling modes are selected, clock and power gating are
245  * disabled and the clocks are set for different profiling cases. This
246  * mode is recommended for profiling specific work loads where you do
247  * not want clock or power gating for clock fluctuation to interfere
248  * with your results. profile_standard sets the clocks to a fixed clock
249  * level which varies from asic to asic.  profile_min_sclk forces the sclk
250  * to the lowest level.  profile_min_mclk forces the mclk to the lowest level.
251  * profile_peak sets all clocks (mclk, sclk, pcie) to the highest levels.
252  *
253  */
254
255 static ssize_t amdgpu_get_dpm_forced_performance_level(struct device *dev,
256                                                 struct device_attribute *attr,
257                                                                 char *buf)
258 {
259         struct drm_device *ddev = dev_get_drvdata(dev);
260         struct amdgpu_device *adev = ddev->dev_private;
261         enum amd_dpm_forced_level level = 0xff;
262
263         if  ((adev->flags & AMD_IS_PX) &&
264              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
265                 return snprintf(buf, PAGE_SIZE, "off\n");
266
267         if (is_support_sw_smu(adev))
268                 level = smu_get_performance_level(&adev->smu);
269         else if (adev->powerplay.pp_funcs->get_performance_level)
270                 level = amdgpu_dpm_get_performance_level(adev);
271         else
272                 level = adev->pm.dpm.forced_level;
273
274         return snprintf(buf, PAGE_SIZE, "%s\n",
275                         (level == AMD_DPM_FORCED_LEVEL_AUTO) ? "auto" :
276                         (level == AMD_DPM_FORCED_LEVEL_LOW) ? "low" :
277                         (level == AMD_DPM_FORCED_LEVEL_HIGH) ? "high" :
278                         (level == AMD_DPM_FORCED_LEVEL_MANUAL) ? "manual" :
279                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD) ? "profile_standard" :
280                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK) ? "profile_min_sclk" :
281                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK) ? "profile_min_mclk" :
282                         (level == AMD_DPM_FORCED_LEVEL_PROFILE_PEAK) ? "profile_peak" :
283                         "unknown");
284 }
285
286 static ssize_t amdgpu_set_dpm_forced_performance_level(struct device *dev,
287                                                        struct device_attribute *attr,
288                                                        const char *buf,
289                                                        size_t count)
290 {
291         struct drm_device *ddev = dev_get_drvdata(dev);
292         struct amdgpu_device *adev = ddev->dev_private;
293         enum amd_dpm_forced_level level;
294         enum amd_dpm_forced_level current_level = 0xff;
295         int ret = 0;
296
297         /* Can't force performance level when the card is off */
298         if  ((adev->flags & AMD_IS_PX) &&
299              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
300                 return -EINVAL;
301
302         if (is_support_sw_smu(adev))
303                 current_level = smu_get_performance_level(&adev->smu);
304         else if (adev->powerplay.pp_funcs->get_performance_level)
305                 current_level = amdgpu_dpm_get_performance_level(adev);
306
307         if (strncmp("low", buf, strlen("low")) == 0) {
308                 level = AMD_DPM_FORCED_LEVEL_LOW;
309         } else if (strncmp("high", buf, strlen("high")) == 0) {
310                 level = AMD_DPM_FORCED_LEVEL_HIGH;
311         } else if (strncmp("auto", buf, strlen("auto")) == 0) {
312                 level = AMD_DPM_FORCED_LEVEL_AUTO;
313         } else if (strncmp("manual", buf, strlen("manual")) == 0) {
314                 level = AMD_DPM_FORCED_LEVEL_MANUAL;
315         } else if (strncmp("profile_exit", buf, strlen("profile_exit")) == 0) {
316                 level = AMD_DPM_FORCED_LEVEL_PROFILE_EXIT;
317         } else if (strncmp("profile_standard", buf, strlen("profile_standard")) == 0) {
318                 level = AMD_DPM_FORCED_LEVEL_PROFILE_STANDARD;
319         } else if (strncmp("profile_min_sclk", buf, strlen("profile_min_sclk")) == 0) {
320                 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_SCLK;
321         } else if (strncmp("profile_min_mclk", buf, strlen("profile_min_mclk")) == 0) {
322                 level = AMD_DPM_FORCED_LEVEL_PROFILE_MIN_MCLK;
323         } else if (strncmp("profile_peak", buf, strlen("profile_peak")) == 0) {
324                 level = AMD_DPM_FORCED_LEVEL_PROFILE_PEAK;
325         }  else {
326                 count = -EINVAL;
327                 goto fail;
328         }
329
330         if (current_level == level)
331                 return count;
332
333         if (is_support_sw_smu(adev)) {
334                 mutex_lock(&adev->pm.mutex);
335                 if (adev->pm.dpm.thermal_active) {
336                         count = -EINVAL;
337                         mutex_unlock(&adev->pm.mutex);
338                         goto fail;
339                 }
340                 ret = smu_force_performance_level(&adev->smu, level);
341                 if (ret)
342                         count = -EINVAL;
343                 else
344                         adev->pm.dpm.forced_level = level;
345                 mutex_unlock(&adev->pm.mutex);
346         } else if (adev->powerplay.pp_funcs->force_performance_level) {
347                 mutex_lock(&adev->pm.mutex);
348                 if (adev->pm.dpm.thermal_active) {
349                         count = -EINVAL;
350                         mutex_unlock(&adev->pm.mutex);
351                         goto fail;
352                 }
353                 ret = amdgpu_dpm_force_performance_level(adev, level);
354                 if (ret)
355                         count = -EINVAL;
356                 else
357                         adev->pm.dpm.forced_level = level;
358                 mutex_unlock(&adev->pm.mutex);
359         }
360
361 fail:
362         return count;
363 }
364
365 static ssize_t amdgpu_get_pp_num_states(struct device *dev,
366                 struct device_attribute *attr,
367                 char *buf)
368 {
369         struct drm_device *ddev = dev_get_drvdata(dev);
370         struct amdgpu_device *adev = ddev->dev_private;
371         struct pp_states_info data;
372         int i, buf_len, ret;
373
374         if (is_support_sw_smu(adev)) {
375                 ret = smu_get_power_num_states(&adev->smu, &data);
376                 if (ret)
377                         return ret;
378         } else if (adev->powerplay.pp_funcs->get_pp_num_states)
379                 amdgpu_dpm_get_pp_num_states(adev, &data);
380
381         buf_len = snprintf(buf, PAGE_SIZE, "states: %d\n", data.nums);
382         for (i = 0; i < data.nums; i++)
383                 buf_len += snprintf(buf + buf_len, PAGE_SIZE, "%d %s\n", i,
384                                 (data.states[i] == POWER_STATE_TYPE_INTERNAL_BOOT) ? "boot" :
385                                 (data.states[i] == POWER_STATE_TYPE_BATTERY) ? "battery" :
386                                 (data.states[i] == POWER_STATE_TYPE_BALANCED) ? "balanced" :
387                                 (data.states[i] == POWER_STATE_TYPE_PERFORMANCE) ? "performance" : "default");
388
389         return buf_len;
390 }
391
392 static ssize_t amdgpu_get_pp_cur_state(struct device *dev,
393                 struct device_attribute *attr,
394                 char *buf)
395 {
396         struct drm_device *ddev = dev_get_drvdata(dev);
397         struct amdgpu_device *adev = ddev->dev_private;
398         struct pp_states_info data;
399         struct smu_context *smu = &adev->smu;
400         enum amd_pm_state_type pm = 0;
401         int i = 0, ret = 0;
402
403         if (is_support_sw_smu(adev)) {
404                 pm = smu_get_current_power_state(smu);
405                 ret = smu_get_power_num_states(smu, &data);
406                 if (ret)
407                         return ret;
408         } else if (adev->powerplay.pp_funcs->get_current_power_state
409                  && adev->powerplay.pp_funcs->get_pp_num_states) {
410                 pm = amdgpu_dpm_get_current_power_state(adev);
411                 amdgpu_dpm_get_pp_num_states(adev, &data);
412         }
413
414         for (i = 0; i < data.nums; i++) {
415                 if (pm == data.states[i])
416                         break;
417         }
418
419         if (i == data.nums)
420                 i = -EINVAL;
421
422         return snprintf(buf, PAGE_SIZE, "%d\n", i);
423 }
424
425 static ssize_t amdgpu_get_pp_force_state(struct device *dev,
426                 struct device_attribute *attr,
427                 char *buf)
428 {
429         struct drm_device *ddev = dev_get_drvdata(dev);
430         struct amdgpu_device *adev = ddev->dev_private;
431
432         if (adev->pp_force_state_enabled)
433                 return amdgpu_get_pp_cur_state(dev, attr, buf);
434         else
435                 return snprintf(buf, PAGE_SIZE, "\n");
436 }
437
438 static ssize_t amdgpu_set_pp_force_state(struct device *dev,
439                 struct device_attribute *attr,
440                 const char *buf,
441                 size_t count)
442 {
443         struct drm_device *ddev = dev_get_drvdata(dev);
444         struct amdgpu_device *adev = ddev->dev_private;
445         enum amd_pm_state_type state = 0;
446         unsigned long idx;
447         int ret;
448
449         if (strlen(buf) == 1)
450                 adev->pp_force_state_enabled = false;
451         else if (is_support_sw_smu(adev))
452                 adev->pp_force_state_enabled = false;
453         else if (adev->powerplay.pp_funcs->dispatch_tasks &&
454                         adev->powerplay.pp_funcs->get_pp_num_states) {
455                 struct pp_states_info data;
456
457                 ret = kstrtoul(buf, 0, &idx);
458                 if (ret || idx >= ARRAY_SIZE(data.states)) {
459                         count = -EINVAL;
460                         goto fail;
461                 }
462                 idx = array_index_nospec(idx, ARRAY_SIZE(data.states));
463
464                 amdgpu_dpm_get_pp_num_states(adev, &data);
465                 state = data.states[idx];
466                 /* only set user selected power states */
467                 if (state != POWER_STATE_TYPE_INTERNAL_BOOT &&
468                     state != POWER_STATE_TYPE_DEFAULT) {
469                         amdgpu_dpm_dispatch_task(adev,
470                                         AMD_PP_TASK_ENABLE_USER_STATE, &state);
471                         adev->pp_force_state_enabled = true;
472                 }
473         }
474 fail:
475         return count;
476 }
477
478 /**
479  * DOC: pp_table
480  *
481  * The amdgpu driver provides a sysfs API for uploading new powerplay
482  * tables.  The file pp_table is used for this.  Reading the file
483  * will dump the current power play table.  Writing to the file
484  * will attempt to upload a new powerplay table and re-initialize
485  * powerplay using that new table.
486  *
487  */
488
489 static ssize_t amdgpu_get_pp_table(struct device *dev,
490                 struct device_attribute *attr,
491                 char *buf)
492 {
493         struct drm_device *ddev = dev_get_drvdata(dev);
494         struct amdgpu_device *adev = ddev->dev_private;
495         char *table = NULL;
496         int size;
497
498         if (is_support_sw_smu(adev)) {
499                 size = smu_sys_get_pp_table(&adev->smu, (void **)&table);
500                 if (size < 0)
501                         return size;
502         }
503         else if (adev->powerplay.pp_funcs->get_pp_table)
504                 size = amdgpu_dpm_get_pp_table(adev, &table);
505         else
506                 return 0;
507
508         if (size >= PAGE_SIZE)
509                 size = PAGE_SIZE - 1;
510
511         memcpy(buf, table, size);
512
513         return size;
514 }
515
516 static ssize_t amdgpu_set_pp_table(struct device *dev,
517                 struct device_attribute *attr,
518                 const char *buf,
519                 size_t count)
520 {
521         struct drm_device *ddev = dev_get_drvdata(dev);
522         struct amdgpu_device *adev = ddev->dev_private;
523         int ret = 0;
524
525         if (is_support_sw_smu(adev)) {
526                 ret = smu_sys_set_pp_table(&adev->smu, (void *)buf, count);
527                 if (ret)
528                         return ret;
529         } else if (adev->powerplay.pp_funcs->set_pp_table)
530                 amdgpu_dpm_set_pp_table(adev, buf, count);
531
532         return count;
533 }
534
535 /**
536  * DOC: pp_od_clk_voltage
537  *
538  * The amdgpu driver provides a sysfs API for adjusting the clocks and voltages
539  * in each power level within a power state.  The pp_od_clk_voltage is used for
540  * this.
541  *
542  * < For Vega10 and previous ASICs >
543  *
544  * Reading the file will display:
545  *
546  * - a list of engine clock levels and voltages labeled OD_SCLK
547  *
548  * - a list of memory clock levels and voltages labeled OD_MCLK
549  *
550  * - a list of valid ranges for sclk, mclk, and voltage labeled OD_RANGE
551  *
552  * To manually adjust these settings, first select manual using
553  * power_dpm_force_performance_level. Enter a new value for each
554  * level by writing a string that contains "s/m level clock voltage" to
555  * the file.  E.g., "s 1 500 820" will update sclk level 1 to be 500 MHz
556  * at 820 mV; "m 0 350 810" will update mclk level 0 to be 350 MHz at
557  * 810 mV.  When you have edited all of the states as needed, write
558  * "c" (commit) to the file to commit your changes.  If you want to reset to the
559  * default power levels, write "r" (reset) to the file to reset them.
560  *
561  *
562  * < For Vega20 >
563  *
564  * Reading the file will display:
565  *
566  * - minimum and maximum engine clock labeled OD_SCLK
567  *
568  * - maximum memory clock labeled OD_MCLK
569  *
570  * - three <frequency, voltage> points labeled OD_VDDC_CURVE.
571  *   They can be used to calibrate the sclk voltage curve.
572  *
573  * - a list of valid ranges for sclk, mclk, and voltage curve points
574  *   labeled OD_RANGE
575  *
576  * To manually adjust these settings:
577  *
578  * - First select manual using power_dpm_force_performance_level
579  *
580  * - For clock frequency setting, enter a new value by writing a
581  *   string that contains "s/m index clock" to the file. The index
582  *   should be 0 if to set minimum clock. And 1 if to set maximum
583  *   clock. E.g., "s 0 500" will update minimum sclk to be 500 MHz.
584  *   "m 1 800" will update maximum mclk to be 800Mhz.
585  *
586  *   For sclk voltage curve, enter the new values by writing a
587  *   string that contains "vc point clock voltage" to the file. The
588  *   points are indexed by 0, 1 and 2. E.g., "vc 0 300 600" will
589  *   update point1 with clock set as 300Mhz and voltage as
590  *   600mV. "vc 2 1000 1000" will update point3 with clock set
591  *   as 1000Mhz and voltage 1000mV.
592  *
593  * - When you have edited all of the states as needed, write "c" (commit)
594  *   to the file to commit your changes
595  *
596  * - If you want to reset to the default power levels, write "r" (reset)
597  *   to the file to reset them
598  *
599  */
600
601 static ssize_t amdgpu_set_pp_od_clk_voltage(struct device *dev,
602                 struct device_attribute *attr,
603                 const char *buf,
604                 size_t count)
605 {
606         struct drm_device *ddev = dev_get_drvdata(dev);
607         struct amdgpu_device *adev = ddev->dev_private;
608         int ret;
609         uint32_t parameter_size = 0;
610         long parameter[64];
611         char buf_cpy[128];
612         char *tmp_str;
613         char *sub_str;
614         const char delimiter[3] = {' ', '\n', '\0'};
615         uint32_t type;
616
617         if (count > 127)
618                 return -EINVAL;
619
620         if (*buf == 's')
621                 type = PP_OD_EDIT_SCLK_VDDC_TABLE;
622         else if (*buf == 'm')
623                 type = PP_OD_EDIT_MCLK_VDDC_TABLE;
624         else if(*buf == 'r')
625                 type = PP_OD_RESTORE_DEFAULT_TABLE;
626         else if (*buf == 'c')
627                 type = PP_OD_COMMIT_DPM_TABLE;
628         else if (!strncmp(buf, "vc", 2))
629                 type = PP_OD_EDIT_VDDC_CURVE;
630         else
631                 return -EINVAL;
632
633         memcpy(buf_cpy, buf, count+1);
634
635         tmp_str = buf_cpy;
636
637         if (type == PP_OD_EDIT_VDDC_CURVE)
638                 tmp_str++;
639         while (isspace(*++tmp_str));
640
641         while (tmp_str[0]) {
642                 sub_str = strsep(&tmp_str, delimiter);
643                 ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
644                 if (ret)
645                         return -EINVAL;
646                 parameter_size++;
647
648                 while (isspace(*tmp_str))
649                         tmp_str++;
650         }
651
652         if (is_support_sw_smu(adev)) {
653                 ret = smu_od_edit_dpm_table(&adev->smu, type,
654                                             parameter, parameter_size);
655
656                 if (ret)
657                         return -EINVAL;
658         } else {
659                 if (adev->powerplay.pp_funcs->odn_edit_dpm_table)
660                         ret = amdgpu_dpm_odn_edit_dpm_table(adev, type,
661                                                 parameter, parameter_size);
662
663                 if (ret)
664                         return -EINVAL;
665
666                 if (type == PP_OD_COMMIT_DPM_TABLE) {
667                         if (adev->powerplay.pp_funcs->dispatch_tasks) {
668                                 amdgpu_dpm_dispatch_task(adev,
669                                                 AMD_PP_TASK_READJUST_POWER_STATE,
670                                                 NULL);
671                                 return count;
672                         } else {
673                                 return -EINVAL;
674                         }
675                 }
676         }
677
678         return count;
679 }
680
681 static ssize_t amdgpu_get_pp_od_clk_voltage(struct device *dev,
682                 struct device_attribute *attr,
683                 char *buf)
684 {
685         struct drm_device *ddev = dev_get_drvdata(dev);
686         struct amdgpu_device *adev = ddev->dev_private;
687         uint32_t size = 0;
688
689         if (is_support_sw_smu(adev)) {
690                 size = smu_print_clk_levels(&adev->smu, OD_SCLK, buf);
691                 size += smu_print_clk_levels(&adev->smu, OD_MCLK, buf+size);
692                 size += smu_print_clk_levels(&adev->smu, OD_VDDC_CURVE, buf+size);
693                 size += smu_print_clk_levels(&adev->smu, OD_RANGE, buf+size);
694                 return size;
695         } else if (adev->powerplay.pp_funcs->print_clock_levels) {
696                 size = amdgpu_dpm_print_clock_levels(adev, OD_SCLK, buf);
697                 size += amdgpu_dpm_print_clock_levels(adev, OD_MCLK, buf+size);
698                 size += amdgpu_dpm_print_clock_levels(adev, OD_VDDC_CURVE, buf+size);
699                 size += amdgpu_dpm_print_clock_levels(adev, OD_RANGE, buf+size);
700                 return size;
701         } else {
702                 return snprintf(buf, PAGE_SIZE, "\n");
703         }
704
705 }
706
707 /**
708  * DOC: ppfeatures
709  *
710  * The amdgpu driver provides a sysfs API for adjusting what powerplay
711  * features to be enabled. The file ppfeatures is used for this. And
712  * this is only available for Vega10 and later dGPUs.
713  *
714  * Reading back the file will show you the followings:
715  * - Current ppfeature masks
716  * - List of the all supported powerplay features with their naming,
717  *   bitmasks and enablement status('Y'/'N' means "enabled"/"disabled").
718  *
719  * To manually enable or disable a specific feature, just set or clear
720  * the corresponding bit from original ppfeature masks and input the
721  * new ppfeature masks.
722  */
723 static ssize_t amdgpu_set_ppfeature_status(struct device *dev,
724                 struct device_attribute *attr,
725                 const char *buf,
726                 size_t count)
727 {
728         struct drm_device *ddev = dev_get_drvdata(dev);
729         struct amdgpu_device *adev = ddev->dev_private;
730         uint64_t featuremask;
731         int ret;
732
733         ret = kstrtou64(buf, 0, &featuremask);
734         if (ret)
735                 return -EINVAL;
736
737         pr_debug("featuremask = 0x%llx\n", featuremask);
738
739         if (adev->powerplay.pp_funcs->set_ppfeature_status) {
740                 ret = amdgpu_dpm_set_ppfeature_status(adev, featuremask);
741                 if (ret)
742                         return -EINVAL;
743         }
744
745         return count;
746 }
747
748 static ssize_t amdgpu_get_ppfeature_status(struct device *dev,
749                 struct device_attribute *attr,
750                 char *buf)
751 {
752         struct drm_device *ddev = dev_get_drvdata(dev);
753         struct amdgpu_device *adev = ddev->dev_private;
754
755         if (adev->powerplay.pp_funcs->get_ppfeature_status)
756                 return amdgpu_dpm_get_ppfeature_status(adev, buf);
757
758         return snprintf(buf, PAGE_SIZE, "\n");
759 }
760
761 /**
762  * DOC: pp_dpm_sclk pp_dpm_mclk pp_dpm_socclk pp_dpm_fclk pp_dpm_dcefclk
763  * pp_dpm_pcie
764  *
765  * The amdgpu driver provides a sysfs API for adjusting what power levels
766  * are enabled for a given power state.  The files pp_dpm_sclk, pp_dpm_mclk,
767  * pp_dpm_socclk, pp_dpm_fclk, pp_dpm_dcefclk and pp_dpm_pcie are used for
768  * this.
769  *
770  * pp_dpm_socclk and pp_dpm_dcefclk interfaces are only available for
771  * Vega10 and later ASICs.
772  * pp_dpm_fclk interface is only available for Vega20 and later ASICs.
773  *
774  * Reading back the files will show you the available power levels within
775  * the power state and the clock information for those levels.
776  *
777  * To manually adjust these states, first select manual using
778  * power_dpm_force_performance_level.
779  * Secondly,Enter a new value for each level by inputing a string that
780  * contains " echo xx xx xx > pp_dpm_sclk/mclk/pcie"
781  * E.g., echo 4 5 6 to > pp_dpm_sclk will enable sclk levels 4, 5, and 6.
782  *
783  * NOTE: change to the dcefclk max dpm level is not supported now
784  */
785
786 static ssize_t amdgpu_get_pp_dpm_sclk(struct device *dev,
787                 struct device_attribute *attr,
788                 char *buf)
789 {
790         struct drm_device *ddev = dev_get_drvdata(dev);
791         struct amdgpu_device *adev = ddev->dev_private;
792
793         if (is_support_sw_smu(adev))
794                 return smu_print_clk_levels(&adev->smu, PP_SCLK, buf);
795         else if (adev->powerplay.pp_funcs->print_clock_levels)
796                 return amdgpu_dpm_print_clock_levels(adev, PP_SCLK, buf);
797         else
798                 return snprintf(buf, PAGE_SIZE, "\n");
799 }
800
801 /*
802  * Worst case: 32 bits individually specified, in octal at 12 characters
803  * per line (+1 for \n).
804  */
805 #define AMDGPU_MASK_BUF_MAX     (32 * 13)
806
807 static ssize_t amdgpu_read_mask(const char *buf, size_t count, uint32_t *mask)
808 {
809         int ret;
810         long level;
811         char *sub_str = NULL;
812         char *tmp;
813         char buf_cpy[AMDGPU_MASK_BUF_MAX + 1];
814         const char delimiter[3] = {' ', '\n', '\0'};
815         size_t bytes;
816
817         *mask = 0;
818
819         bytes = min(count, sizeof(buf_cpy) - 1);
820         memcpy(buf_cpy, buf, bytes);
821         buf_cpy[bytes] = '\0';
822         tmp = buf_cpy;
823         while (tmp[0]) {
824                 sub_str = strsep(&tmp, delimiter);
825                 if (strlen(sub_str)) {
826                         ret = kstrtol(sub_str, 0, &level);
827                         if (ret)
828                                 return -EINVAL;
829                         *mask |= 1 << level;
830                 } else
831                         break;
832         }
833
834         return 0;
835 }
836
837 static ssize_t amdgpu_set_pp_dpm_sclk(struct device *dev,
838                 struct device_attribute *attr,
839                 const char *buf,
840                 size_t count)
841 {
842         struct drm_device *ddev = dev_get_drvdata(dev);
843         struct amdgpu_device *adev = ddev->dev_private;
844         int ret;
845         uint32_t mask = 0;
846
847         ret = amdgpu_read_mask(buf, count, &mask);
848         if (ret)
849                 return ret;
850
851         if (is_support_sw_smu(adev))
852                 ret = smu_force_clk_levels(&adev->smu, PP_SCLK, mask);
853         else if (adev->powerplay.pp_funcs->force_clock_level)
854                 ret = amdgpu_dpm_force_clock_level(adev, PP_SCLK, mask);
855
856         if (ret)
857                 return -EINVAL;
858
859         return count;
860 }
861
862 static ssize_t amdgpu_get_pp_dpm_mclk(struct device *dev,
863                 struct device_attribute *attr,
864                 char *buf)
865 {
866         struct drm_device *ddev = dev_get_drvdata(dev);
867         struct amdgpu_device *adev = ddev->dev_private;
868
869         if (is_support_sw_smu(adev))
870                 return smu_print_clk_levels(&adev->smu, PP_MCLK, buf);
871         else if (adev->powerplay.pp_funcs->print_clock_levels)
872                 return amdgpu_dpm_print_clock_levels(adev, PP_MCLK, buf);
873         else
874                 return snprintf(buf, PAGE_SIZE, "\n");
875 }
876
877 static ssize_t amdgpu_set_pp_dpm_mclk(struct device *dev,
878                 struct device_attribute *attr,
879                 const char *buf,
880                 size_t count)
881 {
882         struct drm_device *ddev = dev_get_drvdata(dev);
883         struct amdgpu_device *adev = ddev->dev_private;
884         int ret;
885         uint32_t mask = 0;
886
887         ret = amdgpu_read_mask(buf, count, &mask);
888         if (ret)
889                 return ret;
890
891         if (is_support_sw_smu(adev))
892                 ret = smu_force_clk_levels(&adev->smu, PP_MCLK, mask);
893         else if (adev->powerplay.pp_funcs->force_clock_level)
894                 ret = amdgpu_dpm_force_clock_level(adev, PP_MCLK, mask);
895
896         if (ret)
897                 return -EINVAL;
898
899         return count;
900 }
901
902 static ssize_t amdgpu_get_pp_dpm_socclk(struct device *dev,
903                 struct device_attribute *attr,
904                 char *buf)
905 {
906         struct drm_device *ddev = dev_get_drvdata(dev);
907         struct amdgpu_device *adev = ddev->dev_private;
908
909         if (adev->powerplay.pp_funcs->print_clock_levels)
910                 return amdgpu_dpm_print_clock_levels(adev, PP_SOCCLK, buf);
911         else
912                 return snprintf(buf, PAGE_SIZE, "\n");
913 }
914
915 static ssize_t amdgpu_set_pp_dpm_socclk(struct device *dev,
916                 struct device_attribute *attr,
917                 const char *buf,
918                 size_t count)
919 {
920         struct drm_device *ddev = dev_get_drvdata(dev);
921         struct amdgpu_device *adev = ddev->dev_private;
922         int ret;
923         uint32_t mask = 0;
924
925         ret = amdgpu_read_mask(buf, count, &mask);
926         if (ret)
927                 return ret;
928
929         if (adev->powerplay.pp_funcs->force_clock_level)
930                 ret = amdgpu_dpm_force_clock_level(adev, PP_SOCCLK, mask);
931
932         if (ret)
933                 return -EINVAL;
934
935         return count;
936 }
937
938 static ssize_t amdgpu_get_pp_dpm_fclk(struct device *dev,
939                 struct device_attribute *attr,
940                 char *buf)
941 {
942         struct drm_device *ddev = dev_get_drvdata(dev);
943         struct amdgpu_device *adev = ddev->dev_private;
944
945         if (adev->powerplay.pp_funcs->print_clock_levels)
946                 return amdgpu_dpm_print_clock_levels(adev, PP_FCLK, buf);
947         else
948                 return snprintf(buf, PAGE_SIZE, "\n");
949 }
950
951 static ssize_t amdgpu_set_pp_dpm_fclk(struct device *dev,
952                 struct device_attribute *attr,
953                 const char *buf,
954                 size_t count)
955 {
956         struct drm_device *ddev = dev_get_drvdata(dev);
957         struct amdgpu_device *adev = ddev->dev_private;
958         int ret;
959         uint32_t mask = 0;
960
961         ret = amdgpu_read_mask(buf, count, &mask);
962         if (ret)
963                 return ret;
964
965         if (adev->powerplay.pp_funcs->force_clock_level)
966                 ret = amdgpu_dpm_force_clock_level(adev, PP_FCLK, mask);
967
968         if (ret)
969                 return -EINVAL;
970
971         return count;
972 }
973
974 static ssize_t amdgpu_get_pp_dpm_dcefclk(struct device *dev,
975                 struct device_attribute *attr,
976                 char *buf)
977 {
978         struct drm_device *ddev = dev_get_drvdata(dev);
979         struct amdgpu_device *adev = ddev->dev_private;
980
981         if (adev->powerplay.pp_funcs->print_clock_levels)
982                 return amdgpu_dpm_print_clock_levels(adev, PP_DCEFCLK, buf);
983         else
984                 return snprintf(buf, PAGE_SIZE, "\n");
985 }
986
987 static ssize_t amdgpu_set_pp_dpm_dcefclk(struct device *dev,
988                 struct device_attribute *attr,
989                 const char *buf,
990                 size_t count)
991 {
992         struct drm_device *ddev = dev_get_drvdata(dev);
993         struct amdgpu_device *adev = ddev->dev_private;
994         int ret;
995         uint32_t mask = 0;
996
997         ret = amdgpu_read_mask(buf, count, &mask);
998         if (ret)
999                 return ret;
1000
1001         if (adev->powerplay.pp_funcs->force_clock_level)
1002                 ret = amdgpu_dpm_force_clock_level(adev, PP_DCEFCLK, mask);
1003
1004         if (ret)
1005                 return -EINVAL;
1006
1007         return count;
1008 }
1009
1010 static ssize_t amdgpu_get_pp_dpm_pcie(struct device *dev,
1011                 struct device_attribute *attr,
1012                 char *buf)
1013 {
1014         struct drm_device *ddev = dev_get_drvdata(dev);
1015         struct amdgpu_device *adev = ddev->dev_private;
1016
1017         if (is_support_sw_smu(adev))
1018                 return smu_print_clk_levels(&adev->smu, PP_PCIE, buf);
1019         else if (adev->powerplay.pp_funcs->print_clock_levels)
1020                 return amdgpu_dpm_print_clock_levels(adev, PP_PCIE, buf);
1021         else
1022                 return snprintf(buf, PAGE_SIZE, "\n");
1023 }
1024
1025 static ssize_t amdgpu_set_pp_dpm_pcie(struct device *dev,
1026                 struct device_attribute *attr,
1027                 const char *buf,
1028                 size_t count)
1029 {
1030         struct drm_device *ddev = dev_get_drvdata(dev);
1031         struct amdgpu_device *adev = ddev->dev_private;
1032         int ret;
1033         uint32_t mask = 0;
1034
1035         ret = amdgpu_read_mask(buf, count, &mask);
1036         if (ret)
1037                 return ret;
1038
1039         if (is_support_sw_smu(adev))
1040                 ret = smu_force_clk_levels(&adev->smu, PP_PCIE, mask);
1041         else if (adev->powerplay.pp_funcs->force_clock_level)
1042                 ret = amdgpu_dpm_force_clock_level(adev, PP_PCIE, mask);
1043
1044         if (ret)
1045                 return -EINVAL;
1046
1047         return count;
1048 }
1049
1050 static ssize_t amdgpu_get_pp_sclk_od(struct device *dev,
1051                 struct device_attribute *attr,
1052                 char *buf)
1053 {
1054         struct drm_device *ddev = dev_get_drvdata(dev);
1055         struct amdgpu_device *adev = ddev->dev_private;
1056         uint32_t value = 0;
1057
1058         if (is_support_sw_smu(adev))
1059                 value = smu_get_od_percentage(&(adev->smu), OD_SCLK);
1060         else if (adev->powerplay.pp_funcs->get_sclk_od)
1061                 value = amdgpu_dpm_get_sclk_od(adev);
1062
1063         return snprintf(buf, PAGE_SIZE, "%d\n", value);
1064 }
1065
1066 static ssize_t amdgpu_set_pp_sclk_od(struct device *dev,
1067                 struct device_attribute *attr,
1068                 const char *buf,
1069                 size_t count)
1070 {
1071         struct drm_device *ddev = dev_get_drvdata(dev);
1072         struct amdgpu_device *adev = ddev->dev_private;
1073         int ret;
1074         long int value;
1075
1076         ret = kstrtol(buf, 0, &value);
1077
1078         if (ret) {
1079                 count = -EINVAL;
1080                 goto fail;
1081         }
1082
1083         if (is_support_sw_smu(adev)) {
1084                 value = smu_set_od_percentage(&(adev->smu), OD_SCLK, (uint32_t)value);
1085         } else {
1086                 if (adev->powerplay.pp_funcs->set_sclk_od)
1087                         amdgpu_dpm_set_sclk_od(adev, (uint32_t)value);
1088
1089                 if (adev->powerplay.pp_funcs->dispatch_tasks) {
1090                         amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1091                 } else {
1092                         adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1093                         amdgpu_pm_compute_clocks(adev);
1094                 }
1095         }
1096
1097 fail:
1098         return count;
1099 }
1100
1101 static ssize_t amdgpu_get_pp_mclk_od(struct device *dev,
1102                 struct device_attribute *attr,
1103                 char *buf)
1104 {
1105         struct drm_device *ddev = dev_get_drvdata(dev);
1106         struct amdgpu_device *adev = ddev->dev_private;
1107         uint32_t value = 0;
1108
1109         if (is_support_sw_smu(adev))
1110                 value = smu_get_od_percentage(&(adev->smu), OD_MCLK);
1111         else if (adev->powerplay.pp_funcs->get_mclk_od)
1112                 value = amdgpu_dpm_get_mclk_od(adev);
1113
1114         return snprintf(buf, PAGE_SIZE, "%d\n", value);
1115 }
1116
1117 static ssize_t amdgpu_set_pp_mclk_od(struct device *dev,
1118                 struct device_attribute *attr,
1119                 const char *buf,
1120                 size_t count)
1121 {
1122         struct drm_device *ddev = dev_get_drvdata(dev);
1123         struct amdgpu_device *adev = ddev->dev_private;
1124         int ret;
1125         long int value;
1126
1127         ret = kstrtol(buf, 0, &value);
1128
1129         if (ret) {
1130                 count = -EINVAL;
1131                 goto fail;
1132         }
1133
1134         if (is_support_sw_smu(adev)) {
1135                 value = smu_set_od_percentage(&(adev->smu), OD_MCLK, (uint32_t)value);
1136         } else {
1137                 if (adev->powerplay.pp_funcs->set_mclk_od)
1138                         amdgpu_dpm_set_mclk_od(adev, (uint32_t)value);
1139
1140                 if (adev->powerplay.pp_funcs->dispatch_tasks) {
1141                         amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_READJUST_POWER_STATE, NULL);
1142                 } else {
1143                         adev->pm.dpm.current_ps = adev->pm.dpm.boot_ps;
1144                         amdgpu_pm_compute_clocks(adev);
1145                 }
1146         }
1147
1148 fail:
1149         return count;
1150 }
1151
1152 /**
1153  * DOC: pp_power_profile_mode
1154  *
1155  * The amdgpu driver provides a sysfs API for adjusting the heuristics
1156  * related to switching between power levels in a power state.  The file
1157  * pp_power_profile_mode is used for this.
1158  *
1159  * Reading this file outputs a list of all of the predefined power profiles
1160  * and the relevant heuristics settings for that profile.
1161  *
1162  * To select a profile or create a custom profile, first select manual using
1163  * power_dpm_force_performance_level.  Writing the number of a predefined
1164  * profile to pp_power_profile_mode will enable those heuristics.  To
1165  * create a custom set of heuristics, write a string of numbers to the file
1166  * starting with the number of the custom profile along with a setting
1167  * for each heuristic parameter.  Due to differences across asic families
1168  * the heuristic parameters vary from family to family.
1169  *
1170  */
1171
1172 static ssize_t amdgpu_get_pp_power_profile_mode(struct device *dev,
1173                 struct device_attribute *attr,
1174                 char *buf)
1175 {
1176         struct drm_device *ddev = dev_get_drvdata(dev);
1177         struct amdgpu_device *adev = ddev->dev_private;
1178
1179         if (is_support_sw_smu(adev))
1180                 return smu_get_power_profile_mode(&adev->smu, buf);
1181         else if (adev->powerplay.pp_funcs->get_power_profile_mode)
1182                 return amdgpu_dpm_get_power_profile_mode(adev, buf);
1183
1184         return snprintf(buf, PAGE_SIZE, "\n");
1185 }
1186
1187
1188 static ssize_t amdgpu_set_pp_power_profile_mode(struct device *dev,
1189                 struct device_attribute *attr,
1190                 const char *buf,
1191                 size_t count)
1192 {
1193         int ret = 0xff;
1194         struct drm_device *ddev = dev_get_drvdata(dev);
1195         struct amdgpu_device *adev = ddev->dev_private;
1196         uint32_t parameter_size = 0;
1197         long parameter[64];
1198         char *sub_str, buf_cpy[128];
1199         char *tmp_str;
1200         uint32_t i = 0;
1201         char tmp[2];
1202         long int profile_mode = 0;
1203         const char delimiter[3] = {' ', '\n', '\0'};
1204
1205         tmp[0] = *(buf);
1206         tmp[1] = '\0';
1207         ret = kstrtol(tmp, 0, &profile_mode);
1208         if (ret)
1209                 goto fail;
1210
1211         if (profile_mode == PP_SMC_POWER_PROFILE_CUSTOM) {
1212                 if (count < 2 || count > 127)
1213                         return -EINVAL;
1214                 while (isspace(*++buf))
1215                         i++;
1216                 memcpy(buf_cpy, buf, count-i);
1217                 tmp_str = buf_cpy;
1218                 while (tmp_str[0]) {
1219                         sub_str = strsep(&tmp_str, delimiter);
1220                         ret = kstrtol(sub_str, 0, &parameter[parameter_size]);
1221                         if (ret) {
1222                                 count = -EINVAL;
1223                                 goto fail;
1224                         }
1225                         parameter_size++;
1226                         while (isspace(*tmp_str))
1227                                 tmp_str++;
1228                 }
1229         }
1230         parameter[parameter_size] = profile_mode;
1231         if (is_support_sw_smu(adev))
1232                 ret = smu_set_power_profile_mode(&adev->smu, parameter, parameter_size);
1233         else if (adev->powerplay.pp_funcs->set_power_profile_mode)
1234                 ret = amdgpu_dpm_set_power_profile_mode(adev, parameter, parameter_size);
1235         if (!ret)
1236                 return count;
1237 fail:
1238         return -EINVAL;
1239 }
1240
1241 /**
1242  * DOC: busy_percent
1243  *
1244  * The amdgpu driver provides a sysfs API for reading how busy the GPU
1245  * is as a percentage.  The file gpu_busy_percent is used for this.
1246  * The SMU firmware computes a percentage of load based on the
1247  * aggregate activity level in the IP cores.
1248  */
1249 static ssize_t amdgpu_get_busy_percent(struct device *dev,
1250                 struct device_attribute *attr,
1251                 char *buf)
1252 {
1253         struct drm_device *ddev = dev_get_drvdata(dev);
1254         struct amdgpu_device *adev = ddev->dev_private;
1255         int r, value, size = sizeof(value);
1256
1257         /* read the IP busy sensor */
1258         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD,
1259                                    (void *)&value, &size);
1260
1261         if (r)
1262                 return r;
1263
1264         return snprintf(buf, PAGE_SIZE, "%d\n", value);
1265 }
1266
1267 /**
1268  * DOC: pcie_bw
1269  *
1270  * The amdgpu driver provides a sysfs API for estimating how much data
1271  * has been received and sent by the GPU in the last second through PCIe.
1272  * The file pcie_bw is used for this.
1273  * The Perf counters count the number of received and sent messages and return
1274  * those values, as well as the maximum payload size of a PCIe packet (mps).
1275  * Note that it is not possible to easily and quickly obtain the size of each
1276  * packet transmitted, so we output the max payload size (mps) to allow for
1277  * quick estimation of the PCIe bandwidth usage
1278  */
1279 static ssize_t amdgpu_get_pcie_bw(struct device *dev,
1280                 struct device_attribute *attr,
1281                 char *buf)
1282 {
1283         struct drm_device *ddev = dev_get_drvdata(dev);
1284         struct amdgpu_device *adev = ddev->dev_private;
1285         uint64_t count0, count1;
1286
1287         amdgpu_asic_get_pcie_usage(adev, &count0, &count1);
1288         return snprintf(buf, PAGE_SIZE, "%llu %llu %i\n",
1289                         count0, count1, pcie_get_mps(adev->pdev));
1290 }
1291
1292 static DEVICE_ATTR(power_dpm_state, S_IRUGO | S_IWUSR, amdgpu_get_dpm_state, amdgpu_set_dpm_state);
1293 static DEVICE_ATTR(power_dpm_force_performance_level, S_IRUGO | S_IWUSR,
1294                    amdgpu_get_dpm_forced_performance_level,
1295                    amdgpu_set_dpm_forced_performance_level);
1296 static DEVICE_ATTR(pp_num_states, S_IRUGO, amdgpu_get_pp_num_states, NULL);
1297 static DEVICE_ATTR(pp_cur_state, S_IRUGO, amdgpu_get_pp_cur_state, NULL);
1298 static DEVICE_ATTR(pp_force_state, S_IRUGO | S_IWUSR,
1299                 amdgpu_get_pp_force_state,
1300                 amdgpu_set_pp_force_state);
1301 static DEVICE_ATTR(pp_table, S_IRUGO | S_IWUSR,
1302                 amdgpu_get_pp_table,
1303                 amdgpu_set_pp_table);
1304 static DEVICE_ATTR(pp_dpm_sclk, S_IRUGO | S_IWUSR,
1305                 amdgpu_get_pp_dpm_sclk,
1306                 amdgpu_set_pp_dpm_sclk);
1307 static DEVICE_ATTR(pp_dpm_mclk, S_IRUGO | S_IWUSR,
1308                 amdgpu_get_pp_dpm_mclk,
1309                 amdgpu_set_pp_dpm_mclk);
1310 static DEVICE_ATTR(pp_dpm_socclk, S_IRUGO | S_IWUSR,
1311                 amdgpu_get_pp_dpm_socclk,
1312                 amdgpu_set_pp_dpm_socclk);
1313 static DEVICE_ATTR(pp_dpm_fclk, S_IRUGO | S_IWUSR,
1314                 amdgpu_get_pp_dpm_fclk,
1315                 amdgpu_set_pp_dpm_fclk);
1316 static DEVICE_ATTR(pp_dpm_dcefclk, S_IRUGO | S_IWUSR,
1317                 amdgpu_get_pp_dpm_dcefclk,
1318                 amdgpu_set_pp_dpm_dcefclk);
1319 static DEVICE_ATTR(pp_dpm_pcie, S_IRUGO | S_IWUSR,
1320                 amdgpu_get_pp_dpm_pcie,
1321                 amdgpu_set_pp_dpm_pcie);
1322 static DEVICE_ATTR(pp_sclk_od, S_IRUGO | S_IWUSR,
1323                 amdgpu_get_pp_sclk_od,
1324                 amdgpu_set_pp_sclk_od);
1325 static DEVICE_ATTR(pp_mclk_od, S_IRUGO | S_IWUSR,
1326                 amdgpu_get_pp_mclk_od,
1327                 amdgpu_set_pp_mclk_od);
1328 static DEVICE_ATTR(pp_power_profile_mode, S_IRUGO | S_IWUSR,
1329                 amdgpu_get_pp_power_profile_mode,
1330                 amdgpu_set_pp_power_profile_mode);
1331 static DEVICE_ATTR(pp_od_clk_voltage, S_IRUGO | S_IWUSR,
1332                 amdgpu_get_pp_od_clk_voltage,
1333                 amdgpu_set_pp_od_clk_voltage);
1334 static DEVICE_ATTR(gpu_busy_percent, S_IRUGO,
1335                 amdgpu_get_busy_percent, NULL);
1336 static DEVICE_ATTR(pcie_bw, S_IRUGO, amdgpu_get_pcie_bw, NULL);
1337 static DEVICE_ATTR(ppfeatures, S_IRUGO | S_IWUSR,
1338                 amdgpu_get_ppfeature_status,
1339                 amdgpu_set_ppfeature_status);
1340
1341 static ssize_t amdgpu_hwmon_show_temp(struct device *dev,
1342                                       struct device_attribute *attr,
1343                                       char *buf)
1344 {
1345         struct amdgpu_device *adev = dev_get_drvdata(dev);
1346         struct drm_device *ddev = adev->ddev;
1347         int r, temp, size = sizeof(temp);
1348
1349         /* Can't get temperature when the card is off */
1350         if  ((adev->flags & AMD_IS_PX) &&
1351              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1352                 return -EINVAL;
1353
1354         /* get the temperature */
1355         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
1356                                    (void *)&temp, &size);
1357         if (r)
1358                 return r;
1359
1360         return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1361 }
1362
1363 static ssize_t amdgpu_hwmon_show_temp_thresh(struct device *dev,
1364                                              struct device_attribute *attr,
1365                                              char *buf)
1366 {
1367         struct amdgpu_device *adev = dev_get_drvdata(dev);
1368         int hyst = to_sensor_dev_attr(attr)->index;
1369         int temp;
1370
1371         if (hyst)
1372                 temp = adev->pm.dpm.thermal.min_temp;
1373         else
1374                 temp = adev->pm.dpm.thermal.max_temp;
1375
1376         return snprintf(buf, PAGE_SIZE, "%d\n", temp);
1377 }
1378
1379 static ssize_t amdgpu_hwmon_get_pwm1_enable(struct device *dev,
1380                                             struct device_attribute *attr,
1381                                             char *buf)
1382 {
1383         struct amdgpu_device *adev = dev_get_drvdata(dev);
1384         u32 pwm_mode = 0;
1385
1386         if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1387                 return -EINVAL;
1388
1389         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1390
1391         return sprintf(buf, "%i\n", pwm_mode);
1392 }
1393
1394 static ssize_t amdgpu_hwmon_set_pwm1_enable(struct device *dev,
1395                                             struct device_attribute *attr,
1396                                             const char *buf,
1397                                             size_t count)
1398 {
1399         struct amdgpu_device *adev = dev_get_drvdata(dev);
1400         int err;
1401         int value;
1402
1403         /* Can't adjust fan when the card is off */
1404         if  ((adev->flags & AMD_IS_PX) &&
1405              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1406                 return -EINVAL;
1407
1408         if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1409                 return -EINVAL;
1410
1411         err = kstrtoint(buf, 10, &value);
1412         if (err)
1413                 return err;
1414
1415         amdgpu_dpm_set_fan_control_mode(adev, value);
1416
1417         return count;
1418 }
1419
1420 static ssize_t amdgpu_hwmon_get_pwm1_min(struct device *dev,
1421                                          struct device_attribute *attr,
1422                                          char *buf)
1423 {
1424         return sprintf(buf, "%i\n", 0);
1425 }
1426
1427 static ssize_t amdgpu_hwmon_get_pwm1_max(struct device *dev,
1428                                          struct device_attribute *attr,
1429                                          char *buf)
1430 {
1431         return sprintf(buf, "%i\n", 255);
1432 }
1433
1434 static ssize_t amdgpu_hwmon_set_pwm1(struct device *dev,
1435                                      struct device_attribute *attr,
1436                                      const char *buf, size_t count)
1437 {
1438         struct amdgpu_device *adev = dev_get_drvdata(dev);
1439         int err;
1440         u32 value;
1441         u32 pwm_mode;
1442
1443         /* Can't adjust fan when the card is off */
1444         if  ((adev->flags & AMD_IS_PX) &&
1445              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1446                 return -EINVAL;
1447         if (is_support_sw_smu(adev))
1448                 pwm_mode = smu_get_fan_control_mode(&adev->smu);
1449         else
1450                 pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1451         if (pwm_mode != AMD_FAN_CTRL_MANUAL) {
1452                 pr_info("manual fan speed control should be enabled first\n");
1453                 return -EINVAL;
1454         }
1455
1456         err = kstrtou32(buf, 10, &value);
1457         if (err)
1458                 return err;
1459
1460         value = (value * 100) / 255;
1461
1462         if (is_support_sw_smu(adev)) {
1463                 err = smu_set_fan_speed_percent(&adev->smu, value);
1464                 if (err)
1465                         return err;
1466         } else if (adev->powerplay.pp_funcs->set_fan_speed_percent) {
1467                 err = amdgpu_dpm_set_fan_speed_percent(adev, value);
1468                 if (err)
1469                         return err;
1470         }
1471
1472         return count;
1473 }
1474
1475 static ssize_t amdgpu_hwmon_get_pwm1(struct device *dev,
1476                                      struct device_attribute *attr,
1477                                      char *buf)
1478 {
1479         struct amdgpu_device *adev = dev_get_drvdata(dev);
1480         int err;
1481         u32 speed = 0;
1482
1483         /* Can't adjust fan when the card is off */
1484         if  ((adev->flags & AMD_IS_PX) &&
1485              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1486                 return -EINVAL;
1487
1488         if (is_support_sw_smu(adev)) {
1489                 err = smu_get_fan_speed_percent(&adev->smu, &speed);
1490                 if (err)
1491                         return err;
1492         } else if (adev->powerplay.pp_funcs->get_fan_speed_percent) {
1493                 err = amdgpu_dpm_get_fan_speed_percent(adev, &speed);
1494                 if (err)
1495                         return err;
1496         }
1497
1498         speed = (speed * 255) / 100;
1499
1500         return sprintf(buf, "%i\n", speed);
1501 }
1502
1503 static ssize_t amdgpu_hwmon_get_fan1_input(struct device *dev,
1504                                            struct device_attribute *attr,
1505                                            char *buf)
1506 {
1507         struct amdgpu_device *adev = dev_get_drvdata(dev);
1508         int err;
1509         u32 speed = 0;
1510
1511         /* Can't adjust fan when the card is off */
1512         if  ((adev->flags & AMD_IS_PX) &&
1513              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1514                 return -EINVAL;
1515
1516         if (is_support_sw_smu(adev)) {
1517                 err = smu_get_current_rpm(&adev->smu, &speed);
1518                 if (err)
1519                         return err;
1520         } else if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1521                 err = amdgpu_dpm_get_fan_speed_rpm(adev, &speed);
1522                 if (err)
1523                         return err;
1524         }
1525
1526         return sprintf(buf, "%i\n", speed);
1527 }
1528
1529 static ssize_t amdgpu_hwmon_get_fan1_min(struct device *dev,
1530                                          struct device_attribute *attr,
1531                                          char *buf)
1532 {
1533         struct amdgpu_device *adev = dev_get_drvdata(dev);
1534         u32 min_rpm = 0;
1535         u32 size = sizeof(min_rpm);
1536         int r;
1537
1538         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MIN_FAN_RPM,
1539                                    (void *)&min_rpm, &size);
1540         if (r)
1541                 return r;
1542
1543         return snprintf(buf, PAGE_SIZE, "%d\n", min_rpm);
1544 }
1545
1546 static ssize_t amdgpu_hwmon_get_fan1_max(struct device *dev,
1547                                          struct device_attribute *attr,
1548                                          char *buf)
1549 {
1550         struct amdgpu_device *adev = dev_get_drvdata(dev);
1551         u32 max_rpm = 0;
1552         u32 size = sizeof(max_rpm);
1553         int r;
1554
1555         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_MAX_FAN_RPM,
1556                                    (void *)&max_rpm, &size);
1557         if (r)
1558                 return r;
1559
1560         return snprintf(buf, PAGE_SIZE, "%d\n", max_rpm);
1561 }
1562
1563 static ssize_t amdgpu_hwmon_get_fan1_target(struct device *dev,
1564                                            struct device_attribute *attr,
1565                                            char *buf)
1566 {
1567         struct amdgpu_device *adev = dev_get_drvdata(dev);
1568         int err;
1569         u32 rpm = 0;
1570
1571         /* Can't adjust fan when the card is off */
1572         if  ((adev->flags & AMD_IS_PX) &&
1573              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1574                 return -EINVAL;
1575
1576         if (is_support_sw_smu(adev)) {
1577                 err = smu_get_current_rpm(&adev->smu, &rpm);
1578                 if (err)
1579                         return err;
1580         } else if (adev->powerplay.pp_funcs->get_fan_speed_rpm) {
1581                 err = amdgpu_dpm_get_fan_speed_rpm(adev, &rpm);
1582                 if (err)
1583                         return err;
1584         }
1585
1586         return sprintf(buf, "%i\n", rpm);
1587 }
1588
1589 static ssize_t amdgpu_hwmon_set_fan1_target(struct device *dev,
1590                                      struct device_attribute *attr,
1591                                      const char *buf, size_t count)
1592 {
1593         struct amdgpu_device *adev = dev_get_drvdata(dev);
1594         int err;
1595         u32 value;
1596         u32 pwm_mode;
1597
1598         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1599         if (pwm_mode != AMD_FAN_CTRL_MANUAL)
1600                 return -ENODATA;
1601
1602         /* Can't adjust fan when the card is off */
1603         if  ((adev->flags & AMD_IS_PX) &&
1604              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1605                 return -EINVAL;
1606
1607         err = kstrtou32(buf, 10, &value);
1608         if (err)
1609                 return err;
1610
1611         if (adev->powerplay.pp_funcs->set_fan_speed_rpm) {
1612                 err = amdgpu_dpm_set_fan_speed_rpm(adev, value);
1613                 if (err)
1614                         return err;
1615         }
1616
1617         return count;
1618 }
1619
1620 static ssize_t amdgpu_hwmon_get_fan1_enable(struct device *dev,
1621                                             struct device_attribute *attr,
1622                                             char *buf)
1623 {
1624         struct amdgpu_device *adev = dev_get_drvdata(dev);
1625         u32 pwm_mode = 0;
1626
1627         if (!adev->powerplay.pp_funcs->get_fan_control_mode)
1628                 return -EINVAL;
1629
1630         pwm_mode = amdgpu_dpm_get_fan_control_mode(adev);
1631
1632         return sprintf(buf, "%i\n", pwm_mode == AMD_FAN_CTRL_AUTO ? 0 : 1);
1633 }
1634
1635 static ssize_t amdgpu_hwmon_set_fan1_enable(struct device *dev,
1636                                             struct device_attribute *attr,
1637                                             const char *buf,
1638                                             size_t count)
1639 {
1640         struct amdgpu_device *adev = dev_get_drvdata(dev);
1641         int err;
1642         int value;
1643         u32 pwm_mode;
1644
1645         /* Can't adjust fan when the card is off */
1646         if  ((adev->flags & AMD_IS_PX) &&
1647              (adev->ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1648                 return -EINVAL;
1649
1650         if (!adev->powerplay.pp_funcs->set_fan_control_mode)
1651                 return -EINVAL;
1652
1653         err = kstrtoint(buf, 10, &value);
1654         if (err)
1655                 return err;
1656
1657         if (value == 0)
1658                 pwm_mode = AMD_FAN_CTRL_AUTO;
1659         else if (value == 1)
1660                 pwm_mode = AMD_FAN_CTRL_MANUAL;
1661         else
1662                 return -EINVAL;
1663
1664         amdgpu_dpm_set_fan_control_mode(adev, pwm_mode);
1665
1666         return count;
1667 }
1668
1669 static ssize_t amdgpu_hwmon_show_vddgfx(struct device *dev,
1670                                         struct device_attribute *attr,
1671                                         char *buf)
1672 {
1673         struct amdgpu_device *adev = dev_get_drvdata(dev);
1674         struct drm_device *ddev = adev->ddev;
1675         u32 vddgfx;
1676         int r, size = sizeof(vddgfx);
1677
1678         /* Can't get voltage when the card is off */
1679         if  ((adev->flags & AMD_IS_PX) &&
1680              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1681                 return -EINVAL;
1682
1683         /* get the voltage */
1684         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX,
1685                                    (void *)&vddgfx, &size);
1686         if (r)
1687                 return r;
1688
1689         return snprintf(buf, PAGE_SIZE, "%d\n", vddgfx);
1690 }
1691
1692 static ssize_t amdgpu_hwmon_show_vddgfx_label(struct device *dev,
1693                                               struct device_attribute *attr,
1694                                               char *buf)
1695 {
1696         return snprintf(buf, PAGE_SIZE, "vddgfx\n");
1697 }
1698
1699 static ssize_t amdgpu_hwmon_show_vddnb(struct device *dev,
1700                                        struct device_attribute *attr,
1701                                        char *buf)
1702 {
1703         struct amdgpu_device *adev = dev_get_drvdata(dev);
1704         struct drm_device *ddev = adev->ddev;
1705         u32 vddnb;
1706         int r, size = sizeof(vddnb);
1707
1708         /* only APUs have vddnb */
1709         if  (!(adev->flags & AMD_IS_APU))
1710                 return -EINVAL;
1711
1712         /* Can't get voltage when the card is off */
1713         if  ((adev->flags & AMD_IS_PX) &&
1714              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1715                 return -EINVAL;
1716
1717         /* get the voltage */
1718         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB,
1719                                    (void *)&vddnb, &size);
1720         if (r)
1721                 return r;
1722
1723         return snprintf(buf, PAGE_SIZE, "%d\n", vddnb);
1724 }
1725
1726 static ssize_t amdgpu_hwmon_show_vddnb_label(struct device *dev,
1727                                               struct device_attribute *attr,
1728                                               char *buf)
1729 {
1730         return snprintf(buf, PAGE_SIZE, "vddnb\n");
1731 }
1732
1733 static ssize_t amdgpu_hwmon_show_power_avg(struct device *dev,
1734                                            struct device_attribute *attr,
1735                                            char *buf)
1736 {
1737         struct amdgpu_device *adev = dev_get_drvdata(dev);
1738         struct drm_device *ddev = adev->ddev;
1739         u32 query = 0;
1740         int r, size = sizeof(u32);
1741         unsigned uw;
1742
1743         /* Can't get power when the card is off */
1744         if  ((adev->flags & AMD_IS_PX) &&
1745              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1746                 return -EINVAL;
1747
1748         /* get the voltage */
1749         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER,
1750                                    (void *)&query, &size);
1751         if (r)
1752                 return r;
1753
1754         /* convert to microwatts */
1755         uw = (query >> 8) * 1000000 + (query & 0xff) * 1000;
1756
1757         return snprintf(buf, PAGE_SIZE, "%u\n", uw);
1758 }
1759
1760 static ssize_t amdgpu_hwmon_show_power_cap_min(struct device *dev,
1761                                          struct device_attribute *attr,
1762                                          char *buf)
1763 {
1764         return sprintf(buf, "%i\n", 0);
1765 }
1766
1767 static ssize_t amdgpu_hwmon_show_power_cap_max(struct device *dev,
1768                                          struct device_attribute *attr,
1769                                          char *buf)
1770 {
1771         struct amdgpu_device *adev = dev_get_drvdata(dev);
1772         uint32_t limit = 0;
1773
1774         if (is_support_sw_smu(adev)) {
1775                 smu_get_power_limit(&adev->smu, &limit, true);
1776                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1777         } else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1778                 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, true);
1779                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1780         } else {
1781                 return snprintf(buf, PAGE_SIZE, "\n");
1782         }
1783 }
1784
1785 static ssize_t amdgpu_hwmon_show_power_cap(struct device *dev,
1786                                          struct device_attribute *attr,
1787                                          char *buf)
1788 {
1789         struct amdgpu_device *adev = dev_get_drvdata(dev);
1790         uint32_t limit = 0;
1791
1792         if (is_support_sw_smu(adev)) {
1793                 smu_get_power_limit(&adev->smu, &limit, false);
1794                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1795         } else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->get_power_limit) {
1796                 adev->powerplay.pp_funcs->get_power_limit(adev->powerplay.pp_handle, &limit, false);
1797                 return snprintf(buf, PAGE_SIZE, "%u\n", limit * 1000000);
1798         } else {
1799                 return snprintf(buf, PAGE_SIZE, "\n");
1800         }
1801 }
1802
1803
1804 static ssize_t amdgpu_hwmon_set_power_cap(struct device *dev,
1805                 struct device_attribute *attr,
1806                 const char *buf,
1807                 size_t count)
1808 {
1809         struct amdgpu_device *adev = dev_get_drvdata(dev);
1810         int err;
1811         u32 value;
1812
1813         err = kstrtou32(buf, 10, &value);
1814         if (err)
1815                 return err;
1816
1817         value = value / 1000000; /* convert to Watt */
1818         if (is_support_sw_smu(adev)) {
1819                 adev->smu.funcs->set_power_limit(&adev->smu, value);
1820         } else if (adev->powerplay.pp_funcs && adev->powerplay.pp_funcs->set_power_limit) {
1821                 err = adev->powerplay.pp_funcs->set_power_limit(adev->powerplay.pp_handle, value);
1822                 if (err)
1823                         return err;
1824         } else {
1825                 return -EINVAL;
1826         }
1827
1828         return count;
1829 }
1830
1831 static ssize_t amdgpu_hwmon_show_sclk(struct device *dev,
1832                                       struct device_attribute *attr,
1833                                       char *buf)
1834 {
1835         struct amdgpu_device *adev = dev_get_drvdata(dev);
1836         struct drm_device *ddev = adev->ddev;
1837         uint32_t sclk;
1838         int r, size = sizeof(sclk);
1839
1840         /* Can't get voltage when the card is off */
1841         if  ((adev->flags & AMD_IS_PX) &&
1842              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1843                 return -EINVAL;
1844
1845         /* sanity check PP is enabled */
1846         if (!(adev->powerplay.pp_funcs &&
1847               adev->powerplay.pp_funcs->read_sensor))
1848               return -EINVAL;
1849
1850         /* get the sclk */
1851         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK,
1852                                    (void *)&sclk, &size);
1853         if (r)
1854                 return r;
1855
1856         return snprintf(buf, PAGE_SIZE, "%d\n", sclk * 10 * 1000);
1857 }
1858
1859 static ssize_t amdgpu_hwmon_show_sclk_label(struct device *dev,
1860                                             struct device_attribute *attr,
1861                                             char *buf)
1862 {
1863         return snprintf(buf, PAGE_SIZE, "sclk\n");
1864 }
1865
1866 static ssize_t amdgpu_hwmon_show_mclk(struct device *dev,
1867                                       struct device_attribute *attr,
1868                                       char *buf)
1869 {
1870         struct amdgpu_device *adev = dev_get_drvdata(dev);
1871         struct drm_device *ddev = adev->ddev;
1872         uint32_t mclk;
1873         int r, size = sizeof(mclk);
1874
1875         /* Can't get voltage when the card is off */
1876         if  ((adev->flags & AMD_IS_PX) &&
1877              (ddev->switch_power_state != DRM_SWITCH_POWER_ON))
1878                 return -EINVAL;
1879
1880         /* sanity check PP is enabled */
1881         if (!(adev->powerplay.pp_funcs &&
1882               adev->powerplay.pp_funcs->read_sensor))
1883               return -EINVAL;
1884
1885         /* get the sclk */
1886         r = amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK,
1887                                    (void *)&mclk, &size);
1888         if (r)
1889                 return r;
1890
1891         return snprintf(buf, PAGE_SIZE, "%d\n", mclk * 10 * 1000);
1892 }
1893
1894 static ssize_t amdgpu_hwmon_show_mclk_label(struct device *dev,
1895                                             struct device_attribute *attr,
1896                                             char *buf)
1897 {
1898         return snprintf(buf, PAGE_SIZE, "mclk\n");
1899 }
1900
1901 /**
1902  * DOC: hwmon
1903  *
1904  * The amdgpu driver exposes the following sensor interfaces:
1905  *
1906  * - GPU temperature (via the on-die sensor)
1907  *
1908  * - GPU voltage
1909  *
1910  * - Northbridge voltage (APUs only)
1911  *
1912  * - GPU power
1913  *
1914  * - GPU fan
1915  *
1916  * - GPU gfx/compute engine clock
1917  *
1918  * - GPU memory clock (dGPU only)
1919  *
1920  * hwmon interfaces for GPU temperature:
1921  *
1922  * - temp1_input: the on die GPU temperature in millidegrees Celsius
1923  *
1924  * - temp1_crit: temperature critical max value in millidegrees Celsius
1925  *
1926  * - temp1_crit_hyst: temperature hysteresis for critical limit in millidegrees Celsius
1927  *
1928  * hwmon interfaces for GPU voltage:
1929  *
1930  * - in0_input: the voltage on the GPU in millivolts
1931  *
1932  * - in1_input: the voltage on the Northbridge in millivolts
1933  *
1934  * hwmon interfaces for GPU power:
1935  *
1936  * - power1_average: average power used by the GPU in microWatts
1937  *
1938  * - power1_cap_min: minimum cap supported in microWatts
1939  *
1940  * - power1_cap_max: maximum cap supported in microWatts
1941  *
1942  * - power1_cap: selected power cap in microWatts
1943  *
1944  * hwmon interfaces for GPU fan:
1945  *
1946  * - pwm1: pulse width modulation fan level (0-255)
1947  *
1948  * - pwm1_enable: pulse width modulation fan control method (0: no fan speed control, 1: manual fan speed control using pwm interface, 2: automatic fan speed control)
1949  *
1950  * - pwm1_min: pulse width modulation fan control minimum level (0)
1951  *
1952  * - pwm1_max: pulse width modulation fan control maximum level (255)
1953  *
1954  * - fan1_min: an minimum value Unit: revolution/min (RPM)
1955  *
1956  * - fan1_max: an maxmum value Unit: revolution/max (RPM)
1957  *
1958  * - fan1_input: fan speed in RPM
1959  *
1960  * - fan[1-*]_target: Desired fan speed Unit: revolution/min (RPM)
1961  *
1962  * - fan[1-*]_enable: Enable or disable the sensors.1: Enable 0: Disable
1963  *
1964  * hwmon interfaces for GPU clocks:
1965  *
1966  * - freq1_input: the gfx/compute clock in hertz
1967  *
1968  * - freq2_input: the memory clock in hertz
1969  *
1970  * You can use hwmon tools like sensors to view this information on your system.
1971  *
1972  */
1973
1974 static SENSOR_DEVICE_ATTR(temp1_input, S_IRUGO, amdgpu_hwmon_show_temp, NULL, 0);
1975 static SENSOR_DEVICE_ATTR(temp1_crit, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 0);
1976 static SENSOR_DEVICE_ATTR(temp1_crit_hyst, S_IRUGO, amdgpu_hwmon_show_temp_thresh, NULL, 1);
1977 static SENSOR_DEVICE_ATTR(pwm1, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1, amdgpu_hwmon_set_pwm1, 0);
1978 static SENSOR_DEVICE_ATTR(pwm1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_pwm1_enable, amdgpu_hwmon_set_pwm1_enable, 0);
1979 static SENSOR_DEVICE_ATTR(pwm1_min, S_IRUGO, amdgpu_hwmon_get_pwm1_min, NULL, 0);
1980 static SENSOR_DEVICE_ATTR(pwm1_max, S_IRUGO, amdgpu_hwmon_get_pwm1_max, NULL, 0);
1981 static SENSOR_DEVICE_ATTR(fan1_input, S_IRUGO, amdgpu_hwmon_get_fan1_input, NULL, 0);
1982 static SENSOR_DEVICE_ATTR(fan1_min, S_IRUGO, amdgpu_hwmon_get_fan1_min, NULL, 0);
1983 static SENSOR_DEVICE_ATTR(fan1_max, S_IRUGO, amdgpu_hwmon_get_fan1_max, NULL, 0);
1984 static SENSOR_DEVICE_ATTR(fan1_target, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_target, amdgpu_hwmon_set_fan1_target, 0);
1985 static SENSOR_DEVICE_ATTR(fan1_enable, S_IRUGO | S_IWUSR, amdgpu_hwmon_get_fan1_enable, amdgpu_hwmon_set_fan1_enable, 0);
1986 static SENSOR_DEVICE_ATTR(in0_input, S_IRUGO, amdgpu_hwmon_show_vddgfx, NULL, 0);
1987 static SENSOR_DEVICE_ATTR(in0_label, S_IRUGO, amdgpu_hwmon_show_vddgfx_label, NULL, 0);
1988 static SENSOR_DEVICE_ATTR(in1_input, S_IRUGO, amdgpu_hwmon_show_vddnb, NULL, 0);
1989 static SENSOR_DEVICE_ATTR(in1_label, S_IRUGO, amdgpu_hwmon_show_vddnb_label, NULL, 0);
1990 static SENSOR_DEVICE_ATTR(power1_average, S_IRUGO, amdgpu_hwmon_show_power_avg, NULL, 0);
1991 static SENSOR_DEVICE_ATTR(power1_cap_max, S_IRUGO, amdgpu_hwmon_show_power_cap_max, NULL, 0);
1992 static SENSOR_DEVICE_ATTR(power1_cap_min, S_IRUGO, amdgpu_hwmon_show_power_cap_min, NULL, 0);
1993 static SENSOR_DEVICE_ATTR(power1_cap, S_IRUGO | S_IWUSR, amdgpu_hwmon_show_power_cap, amdgpu_hwmon_set_power_cap, 0);
1994 static SENSOR_DEVICE_ATTR(freq1_input, S_IRUGO, amdgpu_hwmon_show_sclk, NULL, 0);
1995 static SENSOR_DEVICE_ATTR(freq1_label, S_IRUGO, amdgpu_hwmon_show_sclk_label, NULL, 0);
1996 static SENSOR_DEVICE_ATTR(freq2_input, S_IRUGO, amdgpu_hwmon_show_mclk, NULL, 0);
1997 static SENSOR_DEVICE_ATTR(freq2_label, S_IRUGO, amdgpu_hwmon_show_mclk_label, NULL, 0);
1998
1999 static struct attribute *hwmon_attributes[] = {
2000         &sensor_dev_attr_temp1_input.dev_attr.attr,
2001         &sensor_dev_attr_temp1_crit.dev_attr.attr,
2002         &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr,
2003         &sensor_dev_attr_pwm1.dev_attr.attr,
2004         &sensor_dev_attr_pwm1_enable.dev_attr.attr,
2005         &sensor_dev_attr_pwm1_min.dev_attr.attr,
2006         &sensor_dev_attr_pwm1_max.dev_attr.attr,
2007         &sensor_dev_attr_fan1_input.dev_attr.attr,
2008         &sensor_dev_attr_fan1_min.dev_attr.attr,
2009         &sensor_dev_attr_fan1_max.dev_attr.attr,
2010         &sensor_dev_attr_fan1_target.dev_attr.attr,
2011         &sensor_dev_attr_fan1_enable.dev_attr.attr,
2012         &sensor_dev_attr_in0_input.dev_attr.attr,
2013         &sensor_dev_attr_in0_label.dev_attr.attr,
2014         &sensor_dev_attr_in1_input.dev_attr.attr,
2015         &sensor_dev_attr_in1_label.dev_attr.attr,
2016         &sensor_dev_attr_power1_average.dev_attr.attr,
2017         &sensor_dev_attr_power1_cap_max.dev_attr.attr,
2018         &sensor_dev_attr_power1_cap_min.dev_attr.attr,
2019         &sensor_dev_attr_power1_cap.dev_attr.attr,
2020         &sensor_dev_attr_freq1_input.dev_attr.attr,
2021         &sensor_dev_attr_freq1_label.dev_attr.attr,
2022         &sensor_dev_attr_freq2_input.dev_attr.attr,
2023         &sensor_dev_attr_freq2_label.dev_attr.attr,
2024         NULL
2025 };
2026
2027 static umode_t hwmon_attributes_visible(struct kobject *kobj,
2028                                         struct attribute *attr, int index)
2029 {
2030         struct device *dev = kobj_to_dev(kobj);
2031         struct amdgpu_device *adev = dev_get_drvdata(dev);
2032         umode_t effective_mode = attr->mode;
2033
2034         /* Skip fan attributes if fan is not present */
2035         if (adev->pm.no_fan && (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2036             attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2037             attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2038             attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2039             attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2040             attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2041             attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2042             attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2043             attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2044                 return 0;
2045
2046         /* Skip fan attributes on APU */
2047         if ((adev->flags & AMD_IS_APU) &&
2048             (attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2049              attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2050              attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2051              attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2052              attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2053              attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2054              attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2055              attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2056              attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2057                 return 0;
2058
2059         /* Skip limit attributes if DPM is not enabled */
2060         if (!adev->pm.dpm_enabled &&
2061             (attr == &sensor_dev_attr_temp1_crit.dev_attr.attr ||
2062              attr == &sensor_dev_attr_temp1_crit_hyst.dev_attr.attr ||
2063              attr == &sensor_dev_attr_pwm1.dev_attr.attr ||
2064              attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr ||
2065              attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2066              attr == &sensor_dev_attr_pwm1_min.dev_attr.attr ||
2067              attr == &sensor_dev_attr_fan1_input.dev_attr.attr ||
2068              attr == &sensor_dev_attr_fan1_min.dev_attr.attr ||
2069              attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2070              attr == &sensor_dev_attr_fan1_target.dev_attr.attr ||
2071              attr == &sensor_dev_attr_fan1_enable.dev_attr.attr))
2072                 return 0;
2073
2074         if (!is_support_sw_smu(adev)) {
2075                 /* mask fan attributes if we have no bindings for this asic to expose */
2076                 if ((!adev->powerplay.pp_funcs->get_fan_speed_percent &&
2077                      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't query fan */
2078                     (!adev->powerplay.pp_funcs->get_fan_control_mode &&
2079                      attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't query state */
2080                         effective_mode &= ~S_IRUGO;
2081
2082                 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
2083                      attr == &sensor_dev_attr_pwm1.dev_attr.attr) || /* can't manage fan */
2084                     (!adev->powerplay.pp_funcs->set_fan_control_mode &&
2085                      attr == &sensor_dev_attr_pwm1_enable.dev_attr.attr)) /* can't manage state */
2086                         effective_mode &= ~S_IWUSR;
2087         }
2088
2089         if ((adev->flags & AMD_IS_APU) &&
2090             (attr == &sensor_dev_attr_power1_average.dev_attr.attr ||
2091              attr == &sensor_dev_attr_power1_cap_max.dev_attr.attr ||
2092              attr == &sensor_dev_attr_power1_cap_min.dev_attr.attr||
2093              attr == &sensor_dev_attr_power1_cap.dev_attr.attr))
2094                 return 0;
2095
2096         if (!is_support_sw_smu(adev)) {
2097                 /* hide max/min values if we can't both query and manage the fan */
2098                 if ((!adev->powerplay.pp_funcs->set_fan_speed_percent &&
2099                      !adev->powerplay.pp_funcs->get_fan_speed_percent) &&
2100                      (!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
2101                      !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
2102                     (attr == &sensor_dev_attr_pwm1_max.dev_attr.attr ||
2103                      attr == &sensor_dev_attr_pwm1_min.dev_attr.attr))
2104                         return 0;
2105
2106                 if ((!adev->powerplay.pp_funcs->set_fan_speed_rpm &&
2107                      !adev->powerplay.pp_funcs->get_fan_speed_rpm) &&
2108                     (attr == &sensor_dev_attr_fan1_max.dev_attr.attr ||
2109                      attr == &sensor_dev_attr_fan1_min.dev_attr.attr))
2110                         return 0;
2111         }
2112
2113         /* only APUs have vddnb */
2114         if (!(adev->flags & AMD_IS_APU) &&
2115             (attr == &sensor_dev_attr_in1_input.dev_attr.attr ||
2116              attr == &sensor_dev_attr_in1_label.dev_attr.attr))
2117                 return 0;
2118
2119         /* no mclk on APUs */
2120         if ((adev->flags & AMD_IS_APU) &&
2121             (attr == &sensor_dev_attr_freq2_input.dev_attr.attr ||
2122              attr == &sensor_dev_attr_freq2_label.dev_attr.attr))
2123                 return 0;
2124
2125         return effective_mode;
2126 }
2127
2128 static const struct attribute_group hwmon_attrgroup = {
2129         .attrs = hwmon_attributes,
2130         .is_visible = hwmon_attributes_visible,
2131 };
2132
2133 static const struct attribute_group *hwmon_groups[] = {
2134         &hwmon_attrgroup,
2135         NULL
2136 };
2137
2138 void amdgpu_dpm_thermal_work_handler(struct work_struct *work)
2139 {
2140         struct amdgpu_device *adev =
2141                 container_of(work, struct amdgpu_device,
2142                              pm.dpm.thermal.work);
2143         /* switch to the thermal state */
2144         enum amd_pm_state_type dpm_state = POWER_STATE_TYPE_INTERNAL_THERMAL;
2145         int temp, size = sizeof(temp);
2146
2147         if (!adev->pm.dpm_enabled)
2148                 return;
2149
2150         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP,
2151                                     (void *)&temp, &size)) {
2152                 if (temp < adev->pm.dpm.thermal.min_temp)
2153                         /* switch back the user state */
2154                         dpm_state = adev->pm.dpm.user_state;
2155         } else {
2156                 if (adev->pm.dpm.thermal.high_to_low)
2157                         /* switch back the user state */
2158                         dpm_state = adev->pm.dpm.user_state;
2159         }
2160         mutex_lock(&adev->pm.mutex);
2161         if (dpm_state == POWER_STATE_TYPE_INTERNAL_THERMAL)
2162                 adev->pm.dpm.thermal_active = true;
2163         else
2164                 adev->pm.dpm.thermal_active = false;
2165         adev->pm.dpm.state = dpm_state;
2166         mutex_unlock(&adev->pm.mutex);
2167
2168         amdgpu_pm_compute_clocks(adev);
2169 }
2170
2171 static struct amdgpu_ps *amdgpu_dpm_pick_power_state(struct amdgpu_device *adev,
2172                                                      enum amd_pm_state_type dpm_state)
2173 {
2174         int i;
2175         struct amdgpu_ps *ps;
2176         u32 ui_class;
2177         bool single_display = (adev->pm.dpm.new_active_crtc_count < 2) ?
2178                 true : false;
2179
2180         /* check if the vblank period is too short to adjust the mclk */
2181         if (single_display && adev->powerplay.pp_funcs->vblank_too_short) {
2182                 if (amdgpu_dpm_vblank_too_short(adev))
2183                         single_display = false;
2184         }
2185
2186         /* certain older asics have a separare 3D performance state,
2187          * so try that first if the user selected performance
2188          */
2189         if (dpm_state == POWER_STATE_TYPE_PERFORMANCE)
2190                 dpm_state = POWER_STATE_TYPE_INTERNAL_3DPERF;
2191         /* balanced states don't exist at the moment */
2192         if (dpm_state == POWER_STATE_TYPE_BALANCED)
2193                 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2194
2195 restart_search:
2196         /* Pick the best power state based on current conditions */
2197         for (i = 0; i < adev->pm.dpm.num_ps; i++) {
2198                 ps = &adev->pm.dpm.ps[i];
2199                 ui_class = ps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK;
2200                 switch (dpm_state) {
2201                 /* user states */
2202                 case POWER_STATE_TYPE_BATTERY:
2203                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BATTERY) {
2204                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2205                                         if (single_display)
2206                                                 return ps;
2207                                 } else
2208                                         return ps;
2209                         }
2210                         break;
2211                 case POWER_STATE_TYPE_BALANCED:
2212                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_BALANCED) {
2213                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2214                                         if (single_display)
2215                                                 return ps;
2216                                 } else
2217                                         return ps;
2218                         }
2219                         break;
2220                 case POWER_STATE_TYPE_PERFORMANCE:
2221                         if (ui_class == ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
2222                                 if (ps->caps & ATOM_PPLIB_SINGLE_DISPLAY_ONLY) {
2223                                         if (single_display)
2224                                                 return ps;
2225                                 } else
2226                                         return ps;
2227                         }
2228                         break;
2229                 /* internal states */
2230                 case POWER_STATE_TYPE_INTERNAL_UVD:
2231                         if (adev->pm.dpm.uvd_ps)
2232                                 return adev->pm.dpm.uvd_ps;
2233                         else
2234                                 break;
2235                 case POWER_STATE_TYPE_INTERNAL_UVD_SD:
2236                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
2237                                 return ps;
2238                         break;
2239                 case POWER_STATE_TYPE_INTERNAL_UVD_HD:
2240                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
2241                                 return ps;
2242                         break;
2243                 case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
2244                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
2245                                 return ps;
2246                         break;
2247                 case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
2248                         if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
2249                                 return ps;
2250                         break;
2251                 case POWER_STATE_TYPE_INTERNAL_BOOT:
2252                         return adev->pm.dpm.boot_ps;
2253                 case POWER_STATE_TYPE_INTERNAL_THERMAL:
2254                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_THERMAL)
2255                                 return ps;
2256                         break;
2257                 case POWER_STATE_TYPE_INTERNAL_ACPI:
2258                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_ACPI)
2259                                 return ps;
2260                         break;
2261                 case POWER_STATE_TYPE_INTERNAL_ULV:
2262                         if (ps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV)
2263                                 return ps;
2264                         break;
2265                 case POWER_STATE_TYPE_INTERNAL_3DPERF:
2266                         if (ps->class & ATOM_PPLIB_CLASSIFICATION_3DPERFORMANCE)
2267                                 return ps;
2268                         break;
2269                 default:
2270                         break;
2271                 }
2272         }
2273         /* use a fallback state if we didn't match */
2274         switch (dpm_state) {
2275         case POWER_STATE_TYPE_INTERNAL_UVD_SD:
2276                 dpm_state = POWER_STATE_TYPE_INTERNAL_UVD_HD;
2277                 goto restart_search;
2278         case POWER_STATE_TYPE_INTERNAL_UVD_HD:
2279         case POWER_STATE_TYPE_INTERNAL_UVD_HD2:
2280         case POWER_STATE_TYPE_INTERNAL_UVD_MVC:
2281                 if (adev->pm.dpm.uvd_ps) {
2282                         return adev->pm.dpm.uvd_ps;
2283                 } else {
2284                         dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2285                         goto restart_search;
2286                 }
2287         case POWER_STATE_TYPE_INTERNAL_THERMAL:
2288                 dpm_state = POWER_STATE_TYPE_INTERNAL_ACPI;
2289                 goto restart_search;
2290         case POWER_STATE_TYPE_INTERNAL_ACPI:
2291                 dpm_state = POWER_STATE_TYPE_BATTERY;
2292                 goto restart_search;
2293         case POWER_STATE_TYPE_BATTERY:
2294         case POWER_STATE_TYPE_BALANCED:
2295         case POWER_STATE_TYPE_INTERNAL_3DPERF:
2296                 dpm_state = POWER_STATE_TYPE_PERFORMANCE;
2297                 goto restart_search;
2298         default:
2299                 break;
2300         }
2301
2302         return NULL;
2303 }
2304
2305 static void amdgpu_dpm_change_power_state_locked(struct amdgpu_device *adev)
2306 {
2307         struct amdgpu_ps *ps;
2308         enum amd_pm_state_type dpm_state;
2309         int ret;
2310         bool equal = false;
2311
2312         /* if dpm init failed */
2313         if (!adev->pm.dpm_enabled)
2314                 return;
2315
2316         if (adev->pm.dpm.user_state != adev->pm.dpm.state) {
2317                 /* add other state override checks here */
2318                 if ((!adev->pm.dpm.thermal_active) &&
2319                     (!adev->pm.dpm.uvd_active))
2320                         adev->pm.dpm.state = adev->pm.dpm.user_state;
2321         }
2322         dpm_state = adev->pm.dpm.state;
2323
2324         ps = amdgpu_dpm_pick_power_state(adev, dpm_state);
2325         if (ps)
2326                 adev->pm.dpm.requested_ps = ps;
2327         else
2328                 return;
2329
2330         if (amdgpu_dpm == 1 && adev->powerplay.pp_funcs->print_power_state) {
2331                 printk("switching from power state:\n");
2332                 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.current_ps);
2333                 printk("switching to power state:\n");
2334                 amdgpu_dpm_print_power_state(adev, adev->pm.dpm.requested_ps);
2335         }
2336
2337         /* update whether vce is active */
2338         ps->vce_active = adev->pm.dpm.vce_active;
2339         if (adev->powerplay.pp_funcs->display_configuration_changed)
2340                 amdgpu_dpm_display_configuration_changed(adev);
2341
2342         ret = amdgpu_dpm_pre_set_power_state(adev);
2343         if (ret)
2344                 return;
2345
2346         if (adev->powerplay.pp_funcs->check_state_equal) {
2347                 if (0 != amdgpu_dpm_check_state_equal(adev, adev->pm.dpm.current_ps, adev->pm.dpm.requested_ps, &equal))
2348                         equal = false;
2349         }
2350
2351         if (equal)
2352                 return;
2353
2354         amdgpu_dpm_set_power_state(adev);
2355         amdgpu_dpm_post_set_power_state(adev);
2356
2357         adev->pm.dpm.current_active_crtcs = adev->pm.dpm.new_active_crtcs;
2358         adev->pm.dpm.current_active_crtc_count = adev->pm.dpm.new_active_crtc_count;
2359
2360         if (adev->powerplay.pp_funcs->force_performance_level) {
2361                 if (adev->pm.dpm.thermal_active) {
2362                         enum amd_dpm_forced_level level = adev->pm.dpm.forced_level;
2363                         /* force low perf level for thermal */
2364                         amdgpu_dpm_force_performance_level(adev, AMD_DPM_FORCED_LEVEL_LOW);
2365                         /* save the user's level */
2366                         adev->pm.dpm.forced_level = level;
2367                 } else {
2368                         /* otherwise, user selected level */
2369                         amdgpu_dpm_force_performance_level(adev, adev->pm.dpm.forced_level);
2370                 }
2371         }
2372 }
2373
2374 void amdgpu_dpm_enable_uvd(struct amdgpu_device *adev, bool enable)
2375 {
2376         int ret = 0;
2377         if (is_support_sw_smu(adev)) {
2378             ret = smu_dpm_set_power_gate(&adev->smu, AMD_IP_BLOCK_TYPE_UVD, enable);
2379             if (ret)
2380                 DRM_ERROR("[SW SMU]: dpm enable uvd failed, state = %s, ret = %d. \n",
2381                           enable ? "true" : "false", ret);
2382         } else if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
2383                 /* enable/disable UVD */
2384                 mutex_lock(&adev->pm.mutex);
2385                 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_UVD, !enable);
2386                 mutex_unlock(&adev->pm.mutex);
2387         }
2388         /* enable/disable Low Memory PState for UVD (4k videos) */
2389         if (adev->asic_type == CHIP_STONEY &&
2390                 adev->uvd.decode_image_width >= WIDTH_4K) {
2391                 struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2392
2393                 if (hwmgr && hwmgr->hwmgr_func &&
2394                     hwmgr->hwmgr_func->update_nbdpm_pstate)
2395                         hwmgr->hwmgr_func->update_nbdpm_pstate(hwmgr,
2396                                                                !enable,
2397                                                                true);
2398         }
2399 }
2400
2401 void amdgpu_dpm_enable_vce(struct amdgpu_device *adev, bool enable)
2402 {
2403         int ret = 0;
2404         if (is_support_sw_smu(adev)) {
2405             ret = smu_dpm_set_power_gate(&adev->smu, AMD_IP_BLOCK_TYPE_VCE, enable);
2406             if (ret)
2407                 DRM_ERROR("[SW SMU]: dpm enable vce failed, state = %s, ret = %d. \n",
2408                           enable ? "true" : "false", ret);
2409         } else if (adev->powerplay.pp_funcs->set_powergating_by_smu) {
2410                 /* enable/disable VCE */
2411                 mutex_lock(&adev->pm.mutex);
2412                 amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_VCE, !enable);
2413                 mutex_unlock(&adev->pm.mutex);
2414         }
2415 }
2416
2417 void amdgpu_pm_print_power_states(struct amdgpu_device *adev)
2418 {
2419         int i;
2420
2421         if (adev->powerplay.pp_funcs->print_power_state == NULL)
2422                 return;
2423
2424         for (i = 0; i < adev->pm.dpm.num_ps; i++)
2425                 amdgpu_dpm_print_power_state(adev, &adev->pm.dpm.ps[i]);
2426
2427 }
2428
2429 int amdgpu_pm_sysfs_init(struct amdgpu_device *adev)
2430 {
2431         struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2432         int ret;
2433
2434         if (adev->pm.sysfs_initialized)
2435                 return 0;
2436
2437         if (adev->pm.dpm_enabled == 0)
2438                 return 0;
2439
2440         adev->pm.int_hwmon_dev = hwmon_device_register_with_groups(adev->dev,
2441                                                                    DRIVER_NAME, adev,
2442                                                                    hwmon_groups);
2443         if (IS_ERR(adev->pm.int_hwmon_dev)) {
2444                 ret = PTR_ERR(adev->pm.int_hwmon_dev);
2445                 dev_err(adev->dev,
2446                         "Unable to register hwmon device: %d\n", ret);
2447                 return ret;
2448         }
2449
2450         ret = device_create_file(adev->dev, &dev_attr_power_dpm_state);
2451         if (ret) {
2452                 DRM_ERROR("failed to create device file for dpm state\n");
2453                 return ret;
2454         }
2455         ret = device_create_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2456         if (ret) {
2457                 DRM_ERROR("failed to create device file for dpm state\n");
2458                 return ret;
2459         }
2460
2461
2462         ret = device_create_file(adev->dev, &dev_attr_pp_num_states);
2463         if (ret) {
2464                 DRM_ERROR("failed to create device file pp_num_states\n");
2465                 return ret;
2466         }
2467         ret = device_create_file(adev->dev, &dev_attr_pp_cur_state);
2468         if (ret) {
2469                 DRM_ERROR("failed to create device file pp_cur_state\n");
2470                 return ret;
2471         }
2472         ret = device_create_file(adev->dev, &dev_attr_pp_force_state);
2473         if (ret) {
2474                 DRM_ERROR("failed to create device file pp_force_state\n");
2475                 return ret;
2476         }
2477         ret = device_create_file(adev->dev, &dev_attr_pp_table);
2478         if (ret) {
2479                 DRM_ERROR("failed to create device file pp_table\n");
2480                 return ret;
2481         }
2482
2483         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_sclk);
2484         if (ret) {
2485                 DRM_ERROR("failed to create device file pp_dpm_sclk\n");
2486                 return ret;
2487         }
2488         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_mclk);
2489         if (ret) {
2490                 DRM_ERROR("failed to create device file pp_dpm_mclk\n");
2491                 return ret;
2492         }
2493         if (adev->asic_type >= CHIP_VEGA10) {
2494                 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_socclk);
2495                 if (ret) {
2496                         DRM_ERROR("failed to create device file pp_dpm_socclk\n");
2497                         return ret;
2498                 }
2499                 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_dcefclk);
2500                 if (ret) {
2501                         DRM_ERROR("failed to create device file pp_dpm_dcefclk\n");
2502                         return ret;
2503                 }
2504         }
2505         if (adev->asic_type >= CHIP_VEGA20) {
2506                 ret = device_create_file(adev->dev, &dev_attr_pp_dpm_fclk);
2507                 if (ret) {
2508                         DRM_ERROR("failed to create device file pp_dpm_fclk\n");
2509                         return ret;
2510                 }
2511         }
2512         ret = device_create_file(adev->dev, &dev_attr_pp_dpm_pcie);
2513         if (ret) {
2514                 DRM_ERROR("failed to create device file pp_dpm_pcie\n");
2515                 return ret;
2516         }
2517         ret = device_create_file(adev->dev, &dev_attr_pp_sclk_od);
2518         if (ret) {
2519                 DRM_ERROR("failed to create device file pp_sclk_od\n");
2520                 return ret;
2521         }
2522         ret = device_create_file(adev->dev, &dev_attr_pp_mclk_od);
2523         if (ret) {
2524                 DRM_ERROR("failed to create device file pp_mclk_od\n");
2525                 return ret;
2526         }
2527         ret = device_create_file(adev->dev,
2528                         &dev_attr_pp_power_profile_mode);
2529         if (ret) {
2530                 DRM_ERROR("failed to create device file "
2531                                 "pp_power_profile_mode\n");
2532                 return ret;
2533         }
2534         if (is_support_sw_smu(adev) || hwmgr->od_enabled) {
2535                 ret = device_create_file(adev->dev,
2536                                 &dev_attr_pp_od_clk_voltage);
2537                 if (ret) {
2538                         DRM_ERROR("failed to create device file "
2539                                         "pp_od_clk_voltage\n");
2540                         return ret;
2541                 }
2542         }
2543         ret = device_create_file(adev->dev,
2544                         &dev_attr_gpu_busy_percent);
2545         if (ret) {
2546                 DRM_ERROR("failed to create device file "
2547                                 "gpu_busy_level\n");
2548                 return ret;
2549         }
2550         /* PCIe Perf counters won't work on APU nodes */
2551         if (!(adev->flags & AMD_IS_APU)) {
2552                 ret = device_create_file(adev->dev, &dev_attr_pcie_bw);
2553                 if (ret) {
2554                         DRM_ERROR("failed to create device file pcie_bw\n");
2555                         return ret;
2556                 }
2557         }
2558         ret = amdgpu_debugfs_pm_init(adev);
2559         if (ret) {
2560                 DRM_ERROR("Failed to register debugfs file for dpm!\n");
2561                 return ret;
2562         }
2563
2564         if ((adev->asic_type >= CHIP_VEGA10) &&
2565             !(adev->flags & AMD_IS_APU)) {
2566                 ret = device_create_file(adev->dev,
2567                                 &dev_attr_ppfeatures);
2568                 if (ret) {
2569                         DRM_ERROR("failed to create device file "
2570                                         "ppfeatures\n");
2571                         return ret;
2572                 }
2573         }
2574
2575         adev->pm.sysfs_initialized = true;
2576
2577         return 0;
2578 }
2579
2580 void amdgpu_pm_sysfs_fini(struct amdgpu_device *adev)
2581 {
2582         struct pp_hwmgr *hwmgr = adev->powerplay.pp_handle;
2583
2584         if (adev->pm.dpm_enabled == 0)
2585                 return;
2586
2587         if (adev->pm.int_hwmon_dev)
2588                 hwmon_device_unregister(adev->pm.int_hwmon_dev);
2589         device_remove_file(adev->dev, &dev_attr_power_dpm_state);
2590         device_remove_file(adev->dev, &dev_attr_power_dpm_force_performance_level);
2591
2592         device_remove_file(adev->dev, &dev_attr_pp_num_states);
2593         device_remove_file(adev->dev, &dev_attr_pp_cur_state);
2594         device_remove_file(adev->dev, &dev_attr_pp_force_state);
2595         device_remove_file(adev->dev, &dev_attr_pp_table);
2596
2597         device_remove_file(adev->dev, &dev_attr_pp_dpm_sclk);
2598         device_remove_file(adev->dev, &dev_attr_pp_dpm_mclk);
2599         if (adev->asic_type >= CHIP_VEGA10) {
2600                 device_remove_file(adev->dev, &dev_attr_pp_dpm_socclk);
2601                 device_remove_file(adev->dev, &dev_attr_pp_dpm_dcefclk);
2602         }
2603         device_remove_file(adev->dev, &dev_attr_pp_dpm_pcie);
2604         if (adev->asic_type >= CHIP_VEGA20)
2605                 device_remove_file(adev->dev, &dev_attr_pp_dpm_fclk);
2606         device_remove_file(adev->dev, &dev_attr_pp_sclk_od);
2607         device_remove_file(adev->dev, &dev_attr_pp_mclk_od);
2608         device_remove_file(adev->dev,
2609                         &dev_attr_pp_power_profile_mode);
2610         if (hwmgr->od_enabled)
2611                 device_remove_file(adev->dev,
2612                                 &dev_attr_pp_od_clk_voltage);
2613         device_remove_file(adev->dev, &dev_attr_gpu_busy_percent);
2614         if (!(adev->flags & AMD_IS_APU))
2615                 device_remove_file(adev->dev, &dev_attr_pcie_bw);
2616         if ((adev->asic_type >= CHIP_VEGA10) &&
2617             !(adev->flags & AMD_IS_APU))
2618                 device_remove_file(adev->dev, &dev_attr_ppfeatures);
2619 }
2620
2621 void amdgpu_pm_compute_clocks(struct amdgpu_device *adev)
2622 {
2623         int i = 0;
2624
2625         if (!adev->pm.dpm_enabled)
2626                 return;
2627
2628         if (adev->mode_info.num_crtc)
2629                 amdgpu_display_bandwidth_update(adev);
2630
2631         for (i = 0; i < AMDGPU_MAX_RINGS; i++) {
2632                 struct amdgpu_ring *ring = adev->rings[i];
2633                 if (ring && ring->sched.ready)
2634                         amdgpu_fence_wait_empty(ring);
2635         }
2636
2637         if (is_support_sw_smu(adev)) {
2638                 struct smu_context *smu = &adev->smu;
2639                 struct smu_dpm_context *smu_dpm = &adev->smu.smu_dpm;
2640                 mutex_lock(&(smu->mutex));
2641                 smu_handle_task(&adev->smu,
2642                                 smu_dpm->dpm_level,
2643                                 AMD_PP_TASK_DISPLAY_CONFIG_CHANGE);
2644                 mutex_unlock(&(smu->mutex));
2645         } else {
2646                 if (adev->powerplay.pp_funcs->dispatch_tasks) {
2647                         if (!amdgpu_device_has_dc_support(adev)) {
2648                                 mutex_lock(&adev->pm.mutex);
2649                                 amdgpu_dpm_get_active_displays(adev);
2650                                 adev->pm.pm_display_cfg.num_display = adev->pm.dpm.new_active_crtc_count;
2651                                 adev->pm.pm_display_cfg.vrefresh = amdgpu_dpm_get_vrefresh(adev);
2652                                 adev->pm.pm_display_cfg.min_vblank_time = amdgpu_dpm_get_vblank_time(adev);
2653                                 /* we have issues with mclk switching with refresh rates over 120 hz on the non-DC code. */
2654                                 if (adev->pm.pm_display_cfg.vrefresh > 120)
2655                                         adev->pm.pm_display_cfg.min_vblank_time = 0;
2656                                 if (adev->powerplay.pp_funcs->display_configuration_change)
2657                                         adev->powerplay.pp_funcs->display_configuration_change(
2658                                                                         adev->powerplay.pp_handle,
2659                                                                         &adev->pm.pm_display_cfg);
2660                                 mutex_unlock(&adev->pm.mutex);
2661                         }
2662                         amdgpu_dpm_dispatch_task(adev, AMD_PP_TASK_DISPLAY_CONFIG_CHANGE, NULL);
2663                 } else {
2664                         mutex_lock(&adev->pm.mutex);
2665                         amdgpu_dpm_get_active_displays(adev);
2666                         amdgpu_dpm_change_power_state_locked(adev);
2667                         mutex_unlock(&adev->pm.mutex);
2668                 }
2669         }
2670 }
2671
2672 /*
2673  * Debugfs info
2674  */
2675 #if defined(CONFIG_DEBUG_FS)
2676
2677 static int amdgpu_debugfs_pm_info_pp(struct seq_file *m, struct amdgpu_device *adev)
2678 {
2679         uint32_t value;
2680         uint64_t value64;
2681         uint32_t query = 0;
2682         int size;
2683
2684         /* GPU Clocks */
2685         size = sizeof(value);
2686         seq_printf(m, "GFX Clocks and Power:\n");
2687         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_MCLK, (void *)&value, &size))
2688                 seq_printf(m, "\t%u MHz (MCLK)\n", value/100);
2689         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GFX_SCLK, (void *)&value, &size))
2690                 seq_printf(m, "\t%u MHz (SCLK)\n", value/100);
2691         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_SCLK, (void *)&value, &size))
2692                 seq_printf(m, "\t%u MHz (PSTATE_SCLK)\n", value/100);
2693         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_STABLE_PSTATE_MCLK, (void *)&value, &size))
2694                 seq_printf(m, "\t%u MHz (PSTATE_MCLK)\n", value/100);
2695         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDGFX, (void *)&value, &size))
2696                 seq_printf(m, "\t%u mV (VDDGFX)\n", value);
2697         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VDDNB, (void *)&value, &size))
2698                 seq_printf(m, "\t%u mV (VDDNB)\n", value);
2699         size = sizeof(uint32_t);
2700         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_POWER, (void *)&query, &size))
2701                 seq_printf(m, "\t%u.%u W (average GPU)\n", query >> 8, query & 0xff);
2702         size = sizeof(value);
2703         seq_printf(m, "\n");
2704
2705         /* GPU Temp */
2706         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_TEMP, (void *)&value, &size))
2707                 seq_printf(m, "GPU Temperature: %u C\n", value/1000);
2708
2709         /* GPU Load */
2710         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_GPU_LOAD, (void *)&value, &size))
2711                 seq_printf(m, "GPU Load: %u %%\n", value);
2712         seq_printf(m, "\n");
2713
2714         /* SMC feature mask */
2715         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_ENABLED_SMC_FEATURES_MASK, (void *)&value64, &size))
2716                 seq_printf(m, "SMC Feature Mask: 0x%016llx\n", value64);
2717
2718         /* UVD clocks */
2719         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_POWER, (void *)&value, &size)) {
2720                 if (!value) {
2721                         seq_printf(m, "UVD: Disabled\n");
2722                 } else {
2723                         seq_printf(m, "UVD: Enabled\n");
2724                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_DCLK, (void *)&value, &size))
2725                                 seq_printf(m, "\t%u MHz (DCLK)\n", value/100);
2726                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_UVD_VCLK, (void *)&value, &size))
2727                                 seq_printf(m, "\t%u MHz (VCLK)\n", value/100);
2728                 }
2729         }
2730         seq_printf(m, "\n");
2731
2732         /* VCE clocks */
2733         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_POWER, (void *)&value, &size)) {
2734                 if (!value) {
2735                         seq_printf(m, "VCE: Disabled\n");
2736                 } else {
2737                         seq_printf(m, "VCE: Enabled\n");
2738                         if (!amdgpu_dpm_read_sensor(adev, AMDGPU_PP_SENSOR_VCE_ECCLK, (void *)&value, &size))
2739                                 seq_printf(m, "\t%u MHz (ECCLK)\n", value/100);
2740                 }
2741         }
2742
2743         return 0;
2744 }
2745
2746 static void amdgpu_parse_cg_state(struct seq_file *m, u32 flags)
2747 {
2748         int i;
2749
2750         for (i = 0; clocks[i].flag; i++)
2751                 seq_printf(m, "\t%s: %s\n", clocks[i].name,
2752                            (flags & clocks[i].flag) ? "On" : "Off");
2753 }
2754
2755 static int amdgpu_debugfs_pm_info(struct seq_file *m, void *data)
2756 {
2757         struct drm_info_node *node = (struct drm_info_node *) m->private;
2758         struct drm_device *dev = node->minor->dev;
2759         struct amdgpu_device *adev = dev->dev_private;
2760         struct drm_device *ddev = adev->ddev;
2761         u32 flags = 0;
2762
2763         amdgpu_device_ip_get_clockgating_state(adev, &flags);
2764         seq_printf(m, "Clock Gating Flags Mask: 0x%x\n", flags);
2765         amdgpu_parse_cg_state(m, flags);
2766         seq_printf(m, "\n");
2767
2768         if (!adev->pm.dpm_enabled) {
2769                 seq_printf(m, "dpm not enabled\n");
2770                 return 0;
2771         }
2772         if  ((adev->flags & AMD_IS_PX) &&
2773              (ddev->switch_power_state != DRM_SWITCH_POWER_ON)) {
2774                 seq_printf(m, "PX asic powered off\n");
2775         } else if (!is_support_sw_smu(adev) && adev->powerplay.pp_funcs->debugfs_print_current_performance_level) {
2776                 mutex_lock(&adev->pm.mutex);
2777                 if (adev->powerplay.pp_funcs->debugfs_print_current_performance_level)
2778                         adev->powerplay.pp_funcs->debugfs_print_current_performance_level(adev, m);
2779                 else
2780                         seq_printf(m, "Debugfs support not implemented for this asic\n");
2781                 mutex_unlock(&adev->pm.mutex);
2782         } else {
2783                 return amdgpu_debugfs_pm_info_pp(m, adev);
2784         }
2785
2786         return 0;
2787 }
2788
2789 static const struct drm_info_list amdgpu_pm_info_list[] = {
2790         {"amdgpu_pm_info", amdgpu_debugfs_pm_info, 0, NULL},
2791 };
2792 #endif
2793
2794 static int amdgpu_debugfs_pm_init(struct amdgpu_device *adev)
2795 {
2796 #if defined(CONFIG_DEBUG_FS)
2797         return amdgpu_debugfs_add_files(adev, amdgpu_pm_info_list, ARRAY_SIZE(amdgpu_pm_info_list));
2798 #else
2799         return 0;
2800 #endif
2801 }
This page took 0.19774 seconds and 4 git commands to generate.