]>
Commit | Line | Data |
---|---|---|
7328c8f4 | 1 | // SPDX-License-Identifier: GPL-2.0 |
1da177e4 | 2 | /* |
df62ab5e | 3 | * Support routines for initializing a PCI subsystem |
1da177e4 LT |
4 | * |
5 | * Extruded from code written by | |
6 | * Dave Rusling ([email protected]) | |
7 | * David Mosberger ([email protected]) | |
8 | * David Miller ([email protected]) | |
9 | * | |
1da177e4 LT |
10 | * Nov 2000, Ivan Kokshaysky <[email protected]> |
11 | * PCI-PCI bridges cleanup, sorted resource allocation. | |
12 | * Feb 2002, Ivan Kokshaysky <[email protected]> | |
13 | * Converted to allocation in 3 passes, which gives | |
14 | * tighter packing. Prefetchable range support. | |
15 | */ | |
16 | ||
17 | #include <linux/init.h> | |
18 | #include <linux/kernel.h> | |
19 | #include <linux/module.h> | |
20 | #include <linux/pci.h> | |
21 | #include <linux/errno.h> | |
22 | #include <linux/ioport.h> | |
23 | #include <linux/cache.h> | |
24 | #include <linux/slab.h> | |
584c5c42 | 25 | #include <linux/acpi.h> |
6faf17f6 | 26 | #include "pci.h" |
1da177e4 | 27 | |
844393f4 | 28 | unsigned int pci_flags; |
47087700 | 29 | |
bdc4abec YL |
30 | struct pci_dev_resource { |
31 | struct list_head list; | |
2934a0de YL |
32 | struct resource *res; |
33 | struct pci_dev *dev; | |
568ddef8 YL |
34 | resource_size_t start; |
35 | resource_size_t end; | |
c8adf9a3 | 36 | resource_size_t add_size; |
2bbc6942 | 37 | resource_size_t min_align; |
568ddef8 YL |
38 | unsigned long flags; |
39 | }; | |
40 | ||
bffc56d4 YL |
41 | static void free_list(struct list_head *head) |
42 | { | |
43 | struct pci_dev_resource *dev_res, *tmp; | |
44 | ||
45 | list_for_each_entry_safe(dev_res, tmp, head, list) { | |
46 | list_del(&dev_res->list); | |
47 | kfree(dev_res); | |
48 | } | |
49 | } | |
094732a5 | 50 | |
c8adf9a3 | 51 | /** |
0d607618 | 52 | * add_to_list() - Add a new resource tracker to the list |
c8adf9a3 | 53 | * @head: Head of the list |
0d607618 NJ |
54 | * @dev: Device to which the resource belongs |
55 | * @res: Resource to be tracked | |
56 | * @add_size: Additional size to be optionally added to the resource | |
c8adf9a3 | 57 | */ |
0d607618 NJ |
58 | static int add_to_list(struct list_head *head, struct pci_dev *dev, |
59 | struct resource *res, resource_size_t add_size, | |
60 | resource_size_t min_align) | |
568ddef8 | 61 | { |
764242a0 | 62 | struct pci_dev_resource *tmp; |
568ddef8 | 63 | |
bdc4abec | 64 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
c7abb235 | 65 | if (!tmp) |
ef62dfef | 66 | return -ENOMEM; |
568ddef8 | 67 | |
568ddef8 YL |
68 | tmp->res = res; |
69 | tmp->dev = dev; | |
70 | tmp->start = res->start; | |
71 | tmp->end = res->end; | |
72 | tmp->flags = res->flags; | |
c8adf9a3 | 73 | tmp->add_size = add_size; |
2bbc6942 | 74 | tmp->min_align = min_align; |
bdc4abec YL |
75 | |
76 | list_add(&tmp->list, head); | |
ef62dfef YL |
77 | |
78 | return 0; | |
568ddef8 YL |
79 | } |
80 | ||
0d607618 | 81 | static void remove_from_list(struct list_head *head, struct resource *res) |
3e6e0d80 | 82 | { |
b9b0bba9 | 83 | struct pci_dev_resource *dev_res, *tmp; |
3e6e0d80 | 84 | |
b9b0bba9 YL |
85 | list_for_each_entry_safe(dev_res, tmp, head, list) { |
86 | if (dev_res->res == res) { | |
87 | list_del(&dev_res->list); | |
88 | kfree(dev_res); | |
bdc4abec | 89 | break; |
3e6e0d80 | 90 | } |
3e6e0d80 YL |
91 | } |
92 | } | |
93 | ||
d74b9027 WY |
94 | static struct pci_dev_resource *res_to_dev_res(struct list_head *head, |
95 | struct resource *res) | |
1c372353 | 96 | { |
b9b0bba9 | 97 | struct pci_dev_resource *dev_res; |
bdc4abec | 98 | |
b9b0bba9 | 99 | list_for_each_entry(dev_res, head, list) { |
25e77388 | 100 | if (dev_res->res == res) |
d74b9027 | 101 | return dev_res; |
3e6e0d80 | 102 | } |
1c372353 | 103 | |
d74b9027 | 104 | return NULL; |
1c372353 YL |
105 | } |
106 | ||
d74b9027 WY |
107 | static resource_size_t get_res_add_size(struct list_head *head, |
108 | struct resource *res) | |
109 | { | |
110 | struct pci_dev_resource *dev_res; | |
111 | ||
112 | dev_res = res_to_dev_res(head, res); | |
113 | return dev_res ? dev_res->add_size : 0; | |
114 | } | |
115 | ||
116 | static resource_size_t get_res_add_align(struct list_head *head, | |
117 | struct resource *res) | |
118 | { | |
119 | struct pci_dev_resource *dev_res; | |
120 | ||
121 | dev_res = res_to_dev_res(head, res); | |
122 | return dev_res ? dev_res->min_align : 0; | |
123 | } | |
124 | ||
125 | ||
78c3b329 | 126 | /* Sort resources by alignment */ |
bdc4abec | 127 | static void pdev_sort_resources(struct pci_dev *dev, struct list_head *head) |
78c3b329 YL |
128 | { |
129 | int i; | |
130 | ||
131 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | |
132 | struct resource *r; | |
bdc4abec | 133 | struct pci_dev_resource *dev_res, *tmp; |
78c3b329 | 134 | resource_size_t r_align; |
bdc4abec | 135 | struct list_head *n; |
78c3b329 YL |
136 | |
137 | r = &dev->resource[i]; | |
138 | ||
139 | if (r->flags & IORESOURCE_PCI_FIXED) | |
140 | continue; | |
141 | ||
142 | if (!(r->flags) || r->parent) | |
143 | continue; | |
144 | ||
145 | r_align = pci_resource_alignment(dev, r); | |
146 | if (!r_align) { | |
7506dc79 | 147 | pci_warn(dev, "BAR %d: %pR has bogus alignment\n", |
78c3b329 YL |
148 | i, r); |
149 | continue; | |
150 | } | |
78c3b329 | 151 | |
bdc4abec YL |
152 | tmp = kzalloc(sizeof(*tmp), GFP_KERNEL); |
153 | if (!tmp) | |
227f0647 | 154 | panic("pdev_sort_resources(): kmalloc() failed!\n"); |
bdc4abec YL |
155 | tmp->res = r; |
156 | tmp->dev = dev; | |
157 | ||
0d607618 | 158 | /* Fallback is smallest one or list is empty */ |
bdc4abec YL |
159 | n = head; |
160 | list_for_each_entry(dev_res, head, list) { | |
161 | resource_size_t align; | |
162 | ||
163 | align = pci_resource_alignment(dev_res->dev, | |
164 | dev_res->res); | |
78c3b329 YL |
165 | |
166 | if (r_align > align) { | |
bdc4abec | 167 | n = &dev_res->list; |
78c3b329 YL |
168 | break; |
169 | } | |
170 | } | |
0d607618 | 171 | /* Insert it just before n */ |
bdc4abec | 172 | list_add_tail(&tmp->list, n); |
78c3b329 YL |
173 | } |
174 | } | |
175 | ||
0d607618 | 176 | static void __dev_sort_resources(struct pci_dev *dev, struct list_head *head) |
1da177e4 | 177 | { |
6841ec68 | 178 | u16 class = dev->class >> 8; |
1da177e4 | 179 | |
0d607618 | 180 | /* Don't touch classless devices or host bridges or IOAPICs */ |
6841ec68 YL |
181 | if (class == PCI_CLASS_NOT_DEFINED || class == PCI_CLASS_BRIDGE_HOST) |
182 | return; | |
1da177e4 | 183 | |
0d607618 | 184 | /* Don't touch IOAPIC devices already enabled by firmware */ |
6841ec68 YL |
185 | if (class == PCI_CLASS_SYSTEM_PIC) { |
186 | u16 command; | |
187 | pci_read_config_word(dev, PCI_COMMAND, &command); | |
188 | if (command & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) | |
189 | return; | |
190 | } | |
1da177e4 | 191 | |
6841ec68 YL |
192 | pdev_sort_resources(dev, head); |
193 | } | |
23186279 | 194 | |
fc075e1d RP |
195 | static inline void reset_resource(struct resource *res) |
196 | { | |
197 | res->start = 0; | |
198 | res->end = 0; | |
199 | res->flags = 0; | |
200 | } | |
201 | ||
c8adf9a3 | 202 | /** |
0d607618 | 203 | * reassign_resources_sorted() - Satisfy any additional resource requests |
c8adf9a3 | 204 | * |
0d607618 NJ |
205 | * @realloc_head: Head of the list tracking requests requiring |
206 | * additional resources | |
207 | * @head: Head of the list tracking requests with allocated | |
208 | * resources | |
c8adf9a3 | 209 | * |
0d607618 NJ |
210 | * Walk through each element of the realloc_head and try to procure additional |
211 | * resources for the element, provided the element is in the head list. | |
c8adf9a3 | 212 | */ |
bdc4abec | 213 | static void reassign_resources_sorted(struct list_head *realloc_head, |
0d607618 | 214 | struct list_head *head) |
6841ec68 YL |
215 | { |
216 | struct resource *res; | |
b9b0bba9 | 217 | struct pci_dev_resource *add_res, *tmp; |
bdc4abec | 218 | struct pci_dev_resource *dev_res; |
d74b9027 | 219 | resource_size_t add_size, align; |
6841ec68 | 220 | int idx; |
1da177e4 | 221 | |
b9b0bba9 | 222 | list_for_each_entry_safe(add_res, tmp, realloc_head, list) { |
bdc4abec YL |
223 | bool found_match = false; |
224 | ||
b9b0bba9 | 225 | res = add_res->res; |
0d607618 | 226 | /* Skip resource that has been reset */ |
c8adf9a3 RP |
227 | if (!res->flags) |
228 | goto out; | |
229 | ||
0d607618 | 230 | /* Skip this resource if not found in head list */ |
bdc4abec YL |
231 | list_for_each_entry(dev_res, head, list) { |
232 | if (dev_res->res == res) { | |
233 | found_match = true; | |
234 | break; | |
235 | } | |
c8adf9a3 | 236 | } |
0d607618 | 237 | if (!found_match) /* Just skip */ |
bdc4abec | 238 | continue; |
c8adf9a3 | 239 | |
b9b0bba9 YL |
240 | idx = res - &add_res->dev->resource[0]; |
241 | add_size = add_res->add_size; | |
d74b9027 | 242 | align = add_res->min_align; |
2bbc6942 | 243 | if (!resource_size(res)) { |
d74b9027 | 244 | res->start = align; |
2bbc6942 | 245 | res->end = res->start + add_size - 1; |
b9b0bba9 | 246 | if (pci_assign_resource(add_res->dev, idx)) |
c8adf9a3 | 247 | reset_resource(res); |
2bbc6942 | 248 | } else { |
b9b0bba9 | 249 | res->flags |= add_res->flags & |
bdc4abec | 250 | (IORESOURCE_STARTALIGN|IORESOURCE_SIZEALIGN); |
b9b0bba9 | 251 | if (pci_reassign_resource(add_res->dev, idx, |
bdc4abec | 252 | add_size, align)) |
34c6b710 MK |
253 | pci_info(add_res->dev, "failed to add %llx res[%d]=%pR\n", |
254 | (unsigned long long) add_size, idx, | |
255 | res); | |
c8adf9a3 RP |
256 | } |
257 | out: | |
b9b0bba9 YL |
258 | list_del(&add_res->list); |
259 | kfree(add_res); | |
c8adf9a3 RP |
260 | } |
261 | } | |
262 | ||
263 | /** | |
0d607618 | 264 | * assign_requested_resources_sorted() - Satisfy resource requests |
c8adf9a3 | 265 | * |
0d607618 NJ |
266 | * @head: Head of the list tracking requests for resources |
267 | * @fail_head: Head of the list tracking requests that could not be | |
268 | * allocated | |
c8adf9a3 | 269 | * |
0d607618 NJ |
270 | * Satisfy resource requests of each element in the list. Add requests that |
271 | * could not be satisfied to the failed_list. | |
c8adf9a3 | 272 | */ |
bdc4abec YL |
273 | static void assign_requested_resources_sorted(struct list_head *head, |
274 | struct list_head *fail_head) | |
c8adf9a3 RP |
275 | { |
276 | struct resource *res; | |
bdc4abec | 277 | struct pci_dev_resource *dev_res; |
c8adf9a3 | 278 | int idx; |
9a928660 | 279 | |
bdc4abec YL |
280 | list_for_each_entry(dev_res, head, list) { |
281 | res = dev_res->res; | |
282 | idx = res - &dev_res->dev->resource[0]; | |
283 | if (resource_size(res) && | |
284 | pci_assign_resource(dev_res->dev, idx)) { | |
a3cb999d | 285 | if (fail_head) { |
9a928660 | 286 | /* |
0d607618 NJ |
287 | * If the failed resource is a ROM BAR and |
288 | * it will be enabled later, don't add it | |
289 | * to the list. | |
9a928660 YL |
290 | */ |
291 | if (!((idx == PCI_ROM_RESOURCE) && | |
292 | (!(res->flags & IORESOURCE_ROM_ENABLE)))) | |
67cc7e26 YL |
293 | add_to_list(fail_head, |
294 | dev_res->dev, res, | |
f7625980 BH |
295 | 0 /* don't care */, |
296 | 0 /* don't care */); | |
9a928660 | 297 | } |
fc075e1d | 298 | reset_resource(res); |
542df5de | 299 | } |
1da177e4 LT |
300 | } |
301 | } | |
302 | ||
aa914f5e YL |
303 | static unsigned long pci_fail_res_type_mask(struct list_head *fail_head) |
304 | { | |
305 | struct pci_dev_resource *fail_res; | |
306 | unsigned long mask = 0; | |
307 | ||
0d607618 | 308 | /* Check failed type */ |
aa914f5e YL |
309 | list_for_each_entry(fail_res, fail_head, list) |
310 | mask |= fail_res->flags; | |
311 | ||
312 | /* | |
0d607618 NJ |
313 | * One pref failed resource will set IORESOURCE_MEM, as we can |
314 | * allocate pref in non-pref range. Will release all assigned | |
315 | * non-pref sibling resources according to that bit. | |
aa914f5e YL |
316 | */ |
317 | return mask & (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH); | |
318 | } | |
319 | ||
320 | static bool pci_need_to_release(unsigned long mask, struct resource *res) | |
321 | { | |
322 | if (res->flags & IORESOURCE_IO) | |
323 | return !!(mask & IORESOURCE_IO); | |
324 | ||
0d607618 | 325 | /* Check pref at first */ |
aa914f5e YL |
326 | if (res->flags & IORESOURCE_PREFETCH) { |
327 | if (mask & IORESOURCE_PREFETCH) | |
328 | return true; | |
0d607618 | 329 | /* Count pref if its parent is non-pref */ |
aa914f5e YL |
330 | else if ((mask & IORESOURCE_MEM) && |
331 | !(res->parent->flags & IORESOURCE_PREFETCH)) | |
332 | return true; | |
333 | else | |
334 | return false; | |
335 | } | |
336 | ||
337 | if (res->flags & IORESOURCE_MEM) | |
338 | return !!(mask & IORESOURCE_MEM); | |
339 | ||
0d607618 | 340 | return false; /* Should not get here */ |
aa914f5e YL |
341 | } |
342 | ||
bdc4abec | 343 | static void __assign_resources_sorted(struct list_head *head, |
0d607618 NJ |
344 | struct list_head *realloc_head, |
345 | struct list_head *fail_head) | |
c8adf9a3 | 346 | { |
3e6e0d80 | 347 | /* |
0d607618 NJ |
348 | * Should not assign requested resources at first. They could be |
349 | * adjacent, so later reassign can not reallocate them one by one in | |
350 | * parent resource window. | |
351 | * | |
352 | * Try to assign requested + add_size at beginning. If could do that, | |
353 | * could get out early. If could not do that, we still try to assign | |
354 | * requested at first, then try to reassign add_size for some resources. | |
aa914f5e YL |
355 | * |
356 | * Separate three resource type checking if we need to release | |
357 | * assigned resource after requested + add_size try. | |
0d607618 NJ |
358 | * |
359 | * 1. If IO port assignment fails, will release assigned IO | |
360 | * port. | |
361 | * 2. If pref MMIO assignment fails, release assigned pref | |
362 | * MMIO. If assigned pref MMIO's parent is non-pref MMIO | |
363 | * and non-pref MMIO assignment fails, will release that | |
364 | * assigned pref MMIO. | |
365 | * 3. If non-pref MMIO assignment fails or pref MMIO | |
366 | * assignment fails, will release assigned non-pref MMIO. | |
3e6e0d80 | 367 | */ |
bdc4abec YL |
368 | LIST_HEAD(save_head); |
369 | LIST_HEAD(local_fail_head); | |
b9b0bba9 | 370 | struct pci_dev_resource *save_res; |
d74b9027 | 371 | struct pci_dev_resource *dev_res, *tmp_res, *dev_res2; |
aa914f5e | 372 | unsigned long fail_type; |
d74b9027 | 373 | resource_size_t add_align, align; |
3e6e0d80 YL |
374 | |
375 | /* Check if optional add_size is there */ | |
bdc4abec | 376 | if (!realloc_head || list_empty(realloc_head)) |
3e6e0d80 YL |
377 | goto requested_and_reassign; |
378 | ||
379 | /* Save original start, end, flags etc at first */ | |
bdc4abec YL |
380 | list_for_each_entry(dev_res, head, list) { |
381 | if (add_to_list(&save_head, dev_res->dev, dev_res->res, 0, 0)) { | |
bffc56d4 | 382 | free_list(&save_head); |
3e6e0d80 YL |
383 | goto requested_and_reassign; |
384 | } | |
bdc4abec | 385 | } |
3e6e0d80 YL |
386 | |
387 | /* Update res in head list with add_size in realloc_head list */ | |
d74b9027 | 388 | list_for_each_entry_safe(dev_res, tmp_res, head, list) { |
bdc4abec YL |
389 | dev_res->res->end += get_res_add_size(realloc_head, |
390 | dev_res->res); | |
3e6e0d80 | 391 | |
d74b9027 WY |
392 | /* |
393 | * There are two kinds of additional resources in the list: | |
394 | * 1. bridge resource -- IORESOURCE_STARTALIGN | |
0d607618 | 395 | * 2. SR-IOV resource -- IORESOURCE_SIZEALIGN |
d74b9027 WY |
396 | * Here just fix the additional alignment for bridge |
397 | */ | |
398 | if (!(dev_res->res->flags & IORESOURCE_STARTALIGN)) | |
399 | continue; | |
400 | ||
401 | add_align = get_res_add_align(realloc_head, dev_res->res); | |
402 | ||
403 | /* | |
0d607618 NJ |
404 | * The "head" list is sorted by alignment so resources with |
405 | * bigger alignment will be assigned first. After we | |
406 | * change the alignment of a dev_res in "head" list, we | |
407 | * need to reorder the list by alignment to make it | |
d74b9027 WY |
408 | * consistent. |
409 | */ | |
410 | if (add_align > dev_res->res->start) { | |
552bc94e YL |
411 | resource_size_t r_size = resource_size(dev_res->res); |
412 | ||
d74b9027 | 413 | dev_res->res->start = add_align; |
552bc94e | 414 | dev_res->res->end = add_align + r_size - 1; |
d74b9027 WY |
415 | |
416 | list_for_each_entry(dev_res2, head, list) { | |
417 | align = pci_resource_alignment(dev_res2->dev, | |
418 | dev_res2->res); | |
a6b65983 | 419 | if (add_align > align) { |
d74b9027 WY |
420 | list_move_tail(&dev_res->list, |
421 | &dev_res2->list); | |
a6b65983 WY |
422 | break; |
423 | } | |
d74b9027 | 424 | } |
ff3ce480 | 425 | } |
d74b9027 WY |
426 | |
427 | } | |
428 | ||
3e6e0d80 | 429 | /* Try updated head list with add_size added */ |
3e6e0d80 YL |
430 | assign_requested_resources_sorted(head, &local_fail_head); |
431 | ||
0d607618 | 432 | /* All assigned with add_size? */ |
bdc4abec | 433 | if (list_empty(&local_fail_head)) { |
3e6e0d80 | 434 | /* Remove head list from realloc_head list */ |
bdc4abec YL |
435 | list_for_each_entry(dev_res, head, list) |
436 | remove_from_list(realloc_head, dev_res->res); | |
bffc56d4 YL |
437 | free_list(&save_head); |
438 | free_list(head); | |
3e6e0d80 YL |
439 | return; |
440 | } | |
441 | ||
0d607618 | 442 | /* Check failed type */ |
aa914f5e | 443 | fail_type = pci_fail_res_type_mask(&local_fail_head); |
0d607618 | 444 | /* Remove not need to be released assigned res from head list etc */ |
aa914f5e YL |
445 | list_for_each_entry_safe(dev_res, tmp_res, head, list) |
446 | if (dev_res->res->parent && | |
447 | !pci_need_to_release(fail_type, dev_res->res)) { | |
0d607618 | 448 | /* Remove it from realloc_head list */ |
aa914f5e YL |
449 | remove_from_list(realloc_head, dev_res->res); |
450 | remove_from_list(&save_head, dev_res->res); | |
451 | list_del(&dev_res->list); | |
452 | kfree(dev_res); | |
453 | } | |
454 | ||
bffc56d4 | 455 | free_list(&local_fail_head); |
3e6e0d80 | 456 | /* Release assigned resource */ |
bdc4abec YL |
457 | list_for_each_entry(dev_res, head, list) |
458 | if (dev_res->res->parent) | |
459 | release_resource(dev_res->res); | |
3e6e0d80 | 460 | /* Restore start/end/flags from saved list */ |
b9b0bba9 YL |
461 | list_for_each_entry(save_res, &save_head, list) { |
462 | struct resource *res = save_res->res; | |
3e6e0d80 | 463 | |
b9b0bba9 YL |
464 | res->start = save_res->start; |
465 | res->end = save_res->end; | |
466 | res->flags = save_res->flags; | |
3e6e0d80 | 467 | } |
bffc56d4 | 468 | free_list(&save_head); |
3e6e0d80 YL |
469 | |
470 | requested_and_reassign: | |
c8adf9a3 RP |
471 | /* Satisfy the must-have resource requests */ |
472 | assign_requested_resources_sorted(head, fail_head); | |
473 | ||
0d607618 | 474 | /* Try to satisfy any additional optional resource requests */ |
9e8bf93a RP |
475 | if (realloc_head) |
476 | reassign_resources_sorted(realloc_head, head); | |
bffc56d4 | 477 | free_list(head); |
c8adf9a3 RP |
478 | } |
479 | ||
6841ec68 | 480 | static void pdev_assign_resources_sorted(struct pci_dev *dev, |
0d607618 NJ |
481 | struct list_head *add_head, |
482 | struct list_head *fail_head) | |
6841ec68 | 483 | { |
bdc4abec | 484 | LIST_HEAD(head); |
6841ec68 | 485 | |
6841ec68 | 486 | __dev_sort_resources(dev, &head); |
8424d759 | 487 | __assign_resources_sorted(&head, add_head, fail_head); |
6841ec68 YL |
488 | |
489 | } | |
490 | ||
491 | static void pbus_assign_resources_sorted(const struct pci_bus *bus, | |
bdc4abec YL |
492 | struct list_head *realloc_head, |
493 | struct list_head *fail_head) | |
6841ec68 YL |
494 | { |
495 | struct pci_dev *dev; | |
bdc4abec | 496 | LIST_HEAD(head); |
6841ec68 | 497 | |
6841ec68 YL |
498 | list_for_each_entry(dev, &bus->devices, bus_list) |
499 | __dev_sort_resources(dev, &head); | |
500 | ||
9e8bf93a | 501 | __assign_resources_sorted(&head, realloc_head, fail_head); |
6841ec68 YL |
502 | } |
503 | ||
b3743fa4 | 504 | void pci_setup_cardbus(struct pci_bus *bus) |
1da177e4 LT |
505 | { |
506 | struct pci_dev *bridge = bus->self; | |
c7dabef8 | 507 | struct resource *res; |
1da177e4 LT |
508 | struct pci_bus_region region; |
509 | ||
7506dc79 | 510 | pci_info(bridge, "CardBus bridge to %pR\n", |
b918c62e | 511 | &bus->busn_res); |
1da177e4 | 512 | |
c7dabef8 | 513 | res = bus->resource[0]; |
fc279850 | 514 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 515 | if (res->flags & IORESOURCE_IO) { |
1da177e4 LT |
516 | /* |
517 | * The IO resource is allocated a range twice as large as it | |
518 | * would normally need. This allows us to set both IO regs. | |
519 | */ | |
7506dc79 | 520 | pci_info(bridge, " bridge window %pR\n", res); |
1da177e4 LT |
521 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_0, |
522 | region.start); | |
523 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_0, | |
524 | region.end); | |
525 | } | |
526 | ||
c7dabef8 | 527 | res = bus->resource[1]; |
fc279850 | 528 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 529 | if (res->flags & IORESOURCE_IO) { |
7506dc79 | 530 | pci_info(bridge, " bridge window %pR\n", res); |
1da177e4 LT |
531 | pci_write_config_dword(bridge, PCI_CB_IO_BASE_1, |
532 | region.start); | |
533 | pci_write_config_dword(bridge, PCI_CB_IO_LIMIT_1, | |
534 | region.end); | |
535 | } | |
536 | ||
c7dabef8 | 537 | res = bus->resource[2]; |
fc279850 | 538 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 539 | if (res->flags & IORESOURCE_MEM) { |
7506dc79 | 540 | pci_info(bridge, " bridge window %pR\n", res); |
1da177e4 LT |
541 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_0, |
542 | region.start); | |
543 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_0, | |
544 | region.end); | |
545 | } | |
546 | ||
c7dabef8 | 547 | res = bus->resource[3]; |
fc279850 | 548 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 549 | if (res->flags & IORESOURCE_MEM) { |
7506dc79 | 550 | pci_info(bridge, " bridge window %pR\n", res); |
1da177e4 LT |
551 | pci_write_config_dword(bridge, PCI_CB_MEMORY_BASE_1, |
552 | region.start); | |
553 | pci_write_config_dword(bridge, PCI_CB_MEMORY_LIMIT_1, | |
554 | region.end); | |
555 | } | |
556 | } | |
b3743fa4 | 557 | EXPORT_SYMBOL(pci_setup_cardbus); |
1da177e4 | 558 | |
0d607618 NJ |
559 | /* |
560 | * Initialize bridges with base/limit values we have collected. PCI-to-PCI | |
561 | * Bridge Architecture Specification rev. 1.1 (1998) requires that if there | |
562 | * are no I/O ports or memory behind the bridge, the corresponding range | |
563 | * must be turned off by writing base value greater than limit to the | |
564 | * bridge's base/limit registers. | |
565 | * | |
566 | * Note: care must be taken when updating I/O base/limit registers of | |
567 | * bridges which support 32-bit I/O. This update requires two config space | |
568 | * writes, so it's quite possible that an I/O window of the bridge will | |
569 | * have some undesirable address (e.g. 0) after the first write. Ditto | |
570 | * 64-bit prefetchable MMIO. | |
571 | */ | |
3f2f4dc4 | 572 | static void pci_setup_bridge_io(struct pci_dev *bridge) |
1da177e4 | 573 | { |
c7dabef8 | 574 | struct resource *res; |
1da177e4 | 575 | struct pci_bus_region region; |
2b28ae19 BH |
576 | unsigned long io_mask; |
577 | u8 io_base_lo, io_limit_lo; | |
5b764b83 BH |
578 | u16 l; |
579 | u32 io_upper16; | |
1da177e4 | 580 | |
2b28ae19 BH |
581 | io_mask = PCI_IO_RANGE_MASK; |
582 | if (bridge->io_window_1k) | |
583 | io_mask = PCI_IO_1K_RANGE_MASK; | |
584 | ||
0d607618 | 585 | /* Set up the top and bottom of the PCI I/O segment for this bus */ |
3f2f4dc4 | 586 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; |
fc279850 | 587 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 588 | if (res->flags & IORESOURCE_IO) { |
5b764b83 | 589 | pci_read_config_word(bridge, PCI_IO_BASE, &l); |
2b28ae19 BH |
590 | io_base_lo = (region.start >> 8) & io_mask; |
591 | io_limit_lo = (region.end >> 8) & io_mask; | |
5b764b83 | 592 | l = ((u16) io_limit_lo << 8) | io_base_lo; |
0d607618 | 593 | /* Set up upper 16 bits of I/O base/limit */ |
1da177e4 | 594 | io_upper16 = (region.end & 0xffff0000) | (region.start >> 16); |
7506dc79 | 595 | pci_info(bridge, " bridge window %pR\n", res); |
7cc5997d | 596 | } else { |
0d607618 | 597 | /* Clear upper 16 bits of I/O base/limit */ |
1da177e4 LT |
598 | io_upper16 = 0; |
599 | l = 0x00f0; | |
1da177e4 | 600 | } |
0d607618 | 601 | /* Temporarily disable the I/O range before updating PCI_IO_BASE */ |
1da177e4 | 602 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, 0x0000ffff); |
0d607618 | 603 | /* Update lower 16 bits of I/O base/limit */ |
5b764b83 | 604 | pci_write_config_word(bridge, PCI_IO_BASE, l); |
0d607618 | 605 | /* Update upper 16 bits of I/O base/limit */ |
1da177e4 | 606 | pci_write_config_dword(bridge, PCI_IO_BASE_UPPER16, io_upper16); |
7cc5997d YL |
607 | } |
608 | ||
3f2f4dc4 | 609 | static void pci_setup_bridge_mmio(struct pci_dev *bridge) |
7cc5997d | 610 | { |
7cc5997d YL |
611 | struct resource *res; |
612 | struct pci_bus_region region; | |
613 | u32 l; | |
1da177e4 | 614 | |
0d607618 | 615 | /* Set up the top and bottom of the PCI Memory segment for this bus */ |
3f2f4dc4 | 616 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; |
fc279850 | 617 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 618 | if (res->flags & IORESOURCE_MEM) { |
1da177e4 LT |
619 | l = (region.start >> 16) & 0xfff0; |
620 | l |= region.end & 0xfff00000; | |
7506dc79 | 621 | pci_info(bridge, " bridge window %pR\n", res); |
7cc5997d | 622 | } else { |
1da177e4 | 623 | l = 0x0000fff0; |
1da177e4 LT |
624 | } |
625 | pci_write_config_dword(bridge, PCI_MEMORY_BASE, l); | |
7cc5997d YL |
626 | } |
627 | ||
3f2f4dc4 | 628 | static void pci_setup_bridge_mmio_pref(struct pci_dev *bridge) |
7cc5997d | 629 | { |
7cc5997d YL |
630 | struct resource *res; |
631 | struct pci_bus_region region; | |
632 | u32 l, bu, lu; | |
1da177e4 | 633 | |
0d607618 NJ |
634 | /* |
635 | * Clear out the upper 32 bits of PREF limit. If | |
636 | * PCI_PREF_BASE_UPPER32 was non-zero, this temporarily disables | |
637 | * PREF range, which is ok. | |
638 | */ | |
1da177e4 LT |
639 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, 0); |
640 | ||
0d607618 | 641 | /* Set up PREF base/limit */ |
c40a22e0 | 642 | bu = lu = 0; |
3f2f4dc4 | 643 | res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; |
fc279850 | 644 | pcibios_resource_to_bus(bridge->bus, ®ion, res); |
c7dabef8 | 645 | if (res->flags & IORESOURCE_PREFETCH) { |
1da177e4 LT |
646 | l = (region.start >> 16) & 0xfff0; |
647 | l |= region.end & 0xfff00000; | |
c7dabef8 | 648 | if (res->flags & IORESOURCE_MEM_64) { |
1f82de10 YL |
649 | bu = upper_32_bits(region.start); |
650 | lu = upper_32_bits(region.end); | |
1f82de10 | 651 | } |
7506dc79 | 652 | pci_info(bridge, " bridge window %pR\n", res); |
7cc5997d | 653 | } else { |
1da177e4 | 654 | l = 0x0000fff0; |
1da177e4 LT |
655 | } |
656 | pci_write_config_dword(bridge, PCI_PREF_MEMORY_BASE, l); | |
657 | ||
0d607618 | 658 | /* Set the upper 32 bits of PREF base & limit */ |
59353ea3 AW |
659 | pci_write_config_dword(bridge, PCI_PREF_BASE_UPPER32, bu); |
660 | pci_write_config_dword(bridge, PCI_PREF_LIMIT_UPPER32, lu); | |
7cc5997d YL |
661 | } |
662 | ||
663 | static void __pci_setup_bridge(struct pci_bus *bus, unsigned long type) | |
664 | { | |
665 | struct pci_dev *bridge = bus->self; | |
666 | ||
7506dc79 | 667 | pci_info(bridge, "PCI bridge to %pR\n", |
b918c62e | 668 | &bus->busn_res); |
7cc5997d YL |
669 | |
670 | if (type & IORESOURCE_IO) | |
3f2f4dc4 | 671 | pci_setup_bridge_io(bridge); |
7cc5997d YL |
672 | |
673 | if (type & IORESOURCE_MEM) | |
3f2f4dc4 | 674 | pci_setup_bridge_mmio(bridge); |
7cc5997d YL |
675 | |
676 | if (type & IORESOURCE_PREFETCH) | |
3f2f4dc4 | 677 | pci_setup_bridge_mmio_pref(bridge); |
1da177e4 LT |
678 | |
679 | pci_write_config_word(bridge, PCI_BRIDGE_CONTROL, bus->bridge_ctl); | |
680 | } | |
681 | ||
d366d28c GS |
682 | void __weak pcibios_setup_bridge(struct pci_bus *bus, unsigned long type) |
683 | { | |
684 | } | |
685 | ||
e2444273 | 686 | void pci_setup_bridge(struct pci_bus *bus) |
7cc5997d YL |
687 | { |
688 | unsigned long type = IORESOURCE_IO | IORESOURCE_MEM | | |
689 | IORESOURCE_PREFETCH; | |
690 | ||
d366d28c | 691 | pcibios_setup_bridge(bus, type); |
7cc5997d YL |
692 | __pci_setup_bridge(bus, type); |
693 | } | |
694 | ||
8505e729 YL |
695 | |
696 | int pci_claim_bridge_resource(struct pci_dev *bridge, int i) | |
697 | { | |
698 | if (i < PCI_BRIDGE_RESOURCES || i > PCI_BRIDGE_RESOURCE_END) | |
699 | return 0; | |
700 | ||
701 | if (pci_claim_resource(bridge, i) == 0) | |
0d607618 | 702 | return 0; /* Claimed the window */ |
8505e729 YL |
703 | |
704 | if ((bridge->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
705 | return 0; | |
706 | ||
707 | if (!pci_bus_clip_resource(bridge, i)) | |
0d607618 | 708 | return -EINVAL; /* Clipping didn't change anything */ |
8505e729 YL |
709 | |
710 | switch (i - PCI_BRIDGE_RESOURCES) { | |
711 | case 0: | |
712 | pci_setup_bridge_io(bridge); | |
713 | break; | |
714 | case 1: | |
715 | pci_setup_bridge_mmio(bridge); | |
716 | break; | |
717 | case 2: | |
718 | pci_setup_bridge_mmio_pref(bridge); | |
719 | break; | |
720 | default: | |
721 | return -EINVAL; | |
722 | } | |
723 | ||
724 | if (pci_claim_resource(bridge, i) == 0) | |
0d607618 | 725 | return 0; /* Claimed a smaller window */ |
8505e729 YL |
726 | |
727 | return -EINVAL; | |
728 | } | |
729 | ||
0d607618 NJ |
730 | /* |
731 | * Check whether the bridge supports optional I/O and prefetchable memory | |
732 | * ranges. If not, the respective base/limit registers must be read-only | |
733 | * and read as 0. | |
734 | */ | |
96bde06a | 735 | static void pci_bridge_check_ranges(struct pci_bus *bus) |
1da177e4 | 736 | { |
1da177e4 | 737 | struct pci_dev *bridge = bus->self; |
51c48b31 | 738 | struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; |
1da177e4 | 739 | |
1da177e4 LT |
740 | b_res[1].flags |= IORESOURCE_MEM; |
741 | ||
51c48b31 | 742 | if (bridge->io_window) |
1da177e4 | 743 | b_res[0].flags |= IORESOURCE_IO; |
d2f54d9b | 744 | |
51c48b31 | 745 | if (bridge->pref_window) { |
1da177e4 | 746 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH; |
51c48b31 | 747 | if (bridge->pref_64_window) { |
1f82de10 | 748 | b_res[2].flags |= IORESOURCE_MEM_64; |
99586105 YL |
749 | b_res[2].flags |= PCI_PREF_RANGE_TYPE_64; |
750 | } | |
1f82de10 | 751 | } |
1da177e4 LT |
752 | } |
753 | ||
0d607618 | 754 | /* |
c13704f5 NJ |
755 | * Helper function for sizing routines. Assigned resources have non-NULL |
756 | * parent resource. | |
757 | * | |
758 | * Return first unassigned resource of the correct type. If there is none, | |
759 | * return first assigned resource of the correct type. If none of the | |
760 | * above, return NULL. | |
761 | * | |
762 | * Returning an assigned resource of the correct type allows the caller to | |
763 | * distinguish between already assigned and no resource of the correct type. | |
0d607618 | 764 | */ |
c13704f5 NJ |
765 | static struct resource *find_bus_resource_of_type(struct pci_bus *bus, |
766 | unsigned long type_mask, | |
767 | unsigned long type) | |
1da177e4 | 768 | { |
c13704f5 | 769 | struct resource *r, *r_assigned = NULL; |
1da177e4 | 770 | int i; |
1da177e4 | 771 | |
89a74ecc | 772 | pci_bus_for_each_resource(bus, r, i) { |
299de034 IK |
773 | if (r == &ioport_resource || r == &iomem_resource) |
774 | continue; | |
55a10984 JB |
775 | if (r && (r->flags & type_mask) == type && !r->parent) |
776 | return r; | |
c13704f5 NJ |
777 | if (r && (r->flags & type_mask) == type && !r_assigned) |
778 | r_assigned = r; | |
1da177e4 | 779 | } |
c13704f5 | 780 | return r_assigned; |
1da177e4 LT |
781 | } |
782 | ||
13583b16 | 783 | static resource_size_t calculate_iosize(resource_size_t size, |
0d607618 NJ |
784 | resource_size_t min_size, |
785 | resource_size_t size1, | |
786 | resource_size_t add_size, | |
787 | resource_size_t children_add_size, | |
788 | resource_size_t old_size, | |
789 | resource_size_t align) | |
13583b16 RP |
790 | { |
791 | if (size < min_size) | |
792 | size = min_size; | |
3c78bc61 | 793 | if (old_size == 1) |
13583b16 | 794 | old_size = 0; |
0d607618 NJ |
795 | /* |
796 | * To be fixed in 2.5: we should have sort of HAVE_ISA flag in the | |
797 | * struct pci_bus. | |
798 | */ | |
13583b16 RP |
799 | #if defined(CONFIG_ISA) || defined(CONFIG_EISA) |
800 | size = (size & 0xff) + ((size & ~0xffUL) << 2); | |
801 | #endif | |
de3ffa30 | 802 | size = size + size1; |
13583b16 RP |
803 | if (size < old_size) |
804 | size = old_size; | |
de3ffa30 JD |
805 | |
806 | size = ALIGN(max(size, add_size) + children_add_size, align); | |
13583b16 RP |
807 | return size; |
808 | } | |
809 | ||
810 | static resource_size_t calculate_memsize(resource_size_t size, | |
0d607618 NJ |
811 | resource_size_t min_size, |
812 | resource_size_t add_size, | |
813 | resource_size_t children_add_size, | |
814 | resource_size_t old_size, | |
815 | resource_size_t align) | |
13583b16 RP |
816 | { |
817 | if (size < min_size) | |
818 | size = min_size; | |
3c78bc61 | 819 | if (old_size == 1) |
13583b16 RP |
820 | old_size = 0; |
821 | if (size < old_size) | |
822 | size = old_size; | |
de3ffa30 JD |
823 | |
824 | size = ALIGN(max(size, add_size) + children_add_size, align); | |
13583b16 RP |
825 | return size; |
826 | } | |
827 | ||
ac5ad93e GS |
828 | resource_size_t __weak pcibios_window_alignment(struct pci_bus *bus, |
829 | unsigned long type) | |
830 | { | |
831 | return 1; | |
832 | } | |
833 | ||
834 | #define PCI_P2P_DEFAULT_MEM_ALIGN 0x100000 /* 1MiB */ | |
835 | #define PCI_P2P_DEFAULT_IO_ALIGN 0x1000 /* 4KiB */ | |
836 | #define PCI_P2P_DEFAULT_IO_ALIGN_1K 0x400 /* 1KiB */ | |
837 | ||
0d607618 | 838 | static resource_size_t window_alignment(struct pci_bus *bus, unsigned long type) |
ac5ad93e GS |
839 | { |
840 | resource_size_t align = 1, arch_align; | |
841 | ||
842 | if (type & IORESOURCE_MEM) | |
843 | align = PCI_P2P_DEFAULT_MEM_ALIGN; | |
844 | else if (type & IORESOURCE_IO) { | |
845 | /* | |
0d607618 NJ |
846 | * Per spec, I/O windows are 4K-aligned, but some bridges have |
847 | * an extension to support 1K alignment. | |
ac5ad93e GS |
848 | */ |
849 | if (bus->self->io_window_1k) | |
850 | align = PCI_P2P_DEFAULT_IO_ALIGN_1K; | |
851 | else | |
852 | align = PCI_P2P_DEFAULT_IO_ALIGN; | |
853 | } | |
854 | ||
855 | arch_align = pcibios_window_alignment(bus, type); | |
856 | return max(align, arch_align); | |
857 | } | |
858 | ||
c8adf9a3 | 859 | /** |
0d607618 | 860 | * pbus_size_io() - Size the I/O window of a given bus |
c8adf9a3 | 861 | * |
0d607618 NJ |
862 | * @bus: The bus |
863 | * @min_size: The minimum I/O window that must be allocated | |
864 | * @add_size: Additional optional I/O window | |
865 | * @realloc_head: Track the additional I/O window on this list | |
c8adf9a3 | 866 | * |
0d607618 NJ |
867 | * Sizing the I/O windows of the PCI-PCI bridge is trivial, since these |
868 | * windows have 1K or 4K granularity and the I/O ranges of non-bridge PCI | |
869 | * devices are limited to 256 bytes. We must be careful with the ISA | |
870 | * aliasing though. | |
c8adf9a3 RP |
871 | */ |
872 | static void pbus_size_io(struct pci_bus *bus, resource_size_t min_size, | |
0d607618 NJ |
873 | resource_size_t add_size, |
874 | struct list_head *realloc_head) | |
1da177e4 LT |
875 | { |
876 | struct pci_dev *dev; | |
c13704f5 NJ |
877 | struct resource *b_res = find_bus_resource_of_type(bus, IORESOURCE_IO, |
878 | IORESOURCE_IO); | |
11251a86 | 879 | resource_size_t size = 0, size0 = 0, size1 = 0; |
be768912 | 880 | resource_size_t children_add_size = 0; |
2d1d6678 | 881 | resource_size_t min_align, align; |
1da177e4 LT |
882 | |
883 | if (!b_res) | |
f7625980 | 884 | return; |
1da177e4 | 885 | |
c13704f5 NJ |
886 | /* If resource is already assigned, nothing more to do */ |
887 | if (b_res->parent) | |
888 | return; | |
889 | ||
2d1d6678 | 890 | min_align = window_alignment(bus, IORESOURCE_IO); |
1da177e4 LT |
891 | list_for_each_entry(dev, &bus->devices, bus_list) { |
892 | int i; | |
893 | ||
894 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | |
895 | struct resource *r = &dev->resource[i]; | |
896 | unsigned long r_size; | |
897 | ||
898 | if (r->parent || !(r->flags & IORESOURCE_IO)) | |
899 | continue; | |
022edd86 | 900 | r_size = resource_size(r); |
1da177e4 LT |
901 | |
902 | if (r_size < 0x400) | |
903 | /* Might be re-aligned for ISA */ | |
904 | size += r_size; | |
905 | else | |
906 | size1 += r_size; | |
be768912 | 907 | |
fd591341 YL |
908 | align = pci_resource_alignment(dev, r); |
909 | if (align > min_align) | |
910 | min_align = align; | |
911 | ||
9e8bf93a RP |
912 | if (realloc_head) |
913 | children_add_size += get_res_add_size(realloc_head, r); | |
1da177e4 LT |
914 | } |
915 | } | |
fd591341 | 916 | |
de3ffa30 | 917 | size0 = calculate_iosize(size, min_size, size1, 0, 0, |
fd591341 | 918 | resource_size(b_res), min_align); |
de3ffa30 JD |
919 | size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 : |
920 | calculate_iosize(size, min_size, size1, add_size, children_add_size, | |
fd591341 | 921 | resource_size(b_res), min_align); |
c8adf9a3 | 922 | if (!size0 && !size1) { |
865df576 | 923 | if (b_res->start || b_res->end) |
7506dc79 | 924 | pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n", |
227f0647 | 925 | b_res, &bus->busn_res); |
1da177e4 LT |
926 | b_res->flags = 0; |
927 | return; | |
928 | } | |
fd591341 YL |
929 | |
930 | b_res->start = min_align; | |
c8adf9a3 | 931 | b_res->end = b_res->start + size0 - 1; |
88452565 | 932 | b_res->flags |= IORESOURCE_STARTALIGN; |
b592443d | 933 | if (size1 > size0 && realloc_head) { |
fd591341 YL |
934 | add_to_list(realloc_head, bus->self, b_res, size1-size0, |
935 | min_align); | |
34c6b710 MK |
936 | pci_info(bus->self, "bridge window %pR to %pR add_size %llx\n", |
937 | b_res, &bus->busn_res, | |
938 | (unsigned long long) size1 - size0); | |
b592443d | 939 | } |
1da177e4 LT |
940 | } |
941 | ||
c121504e GS |
942 | static inline resource_size_t calculate_mem_align(resource_size_t *aligns, |
943 | int max_order) | |
944 | { | |
945 | resource_size_t align = 0; | |
946 | resource_size_t min_align = 0; | |
947 | int order; | |
948 | ||
949 | for (order = 0; order <= max_order; order++) { | |
950 | resource_size_t align1 = 1; | |
951 | ||
952 | align1 <<= (order + 20); | |
953 | ||
954 | if (!align) | |
955 | min_align = align1; | |
956 | else if (ALIGN(align + min_align, min_align) < align1) | |
957 | min_align = align1 >> 1; | |
958 | align += aligns[order]; | |
959 | } | |
960 | ||
961 | return min_align; | |
962 | } | |
963 | ||
c8adf9a3 | 964 | /** |
0d607618 | 965 | * pbus_size_mem() - Size the memory window of a given bus |
c8adf9a3 | 966 | * |
0d607618 NJ |
967 | * @bus: The bus |
968 | * @mask: Mask the resource flag, then compare it with type | |
969 | * @type: The type of free resource from bridge | |
970 | * @type2: Second match type | |
971 | * @type3: Third match type | |
972 | * @min_size: The minimum memory window that must be allocated | |
973 | * @add_size: Additional optional memory window | |
974 | * @realloc_head: Track the additional memory window on this list | |
c8adf9a3 | 975 | * |
0d607618 NJ |
976 | * Calculate the size of the bus and minimal alignment which guarantees |
977 | * that all child resources fit in this size. | |
30afe8d0 | 978 | * |
0d607618 NJ |
979 | * Return -ENOSPC if there's no available bus resource of the desired |
980 | * type. Otherwise, set the bus resource start/end to indicate the | |
981 | * required size, add things to realloc_head (if supplied), and return 0. | |
c8adf9a3 | 982 | */ |
28760489 | 983 | static int pbus_size_mem(struct pci_bus *bus, unsigned long mask, |
5b285415 | 984 | unsigned long type, unsigned long type2, |
0d607618 NJ |
985 | unsigned long type3, resource_size_t min_size, |
986 | resource_size_t add_size, | |
5b285415 | 987 | struct list_head *realloc_head) |
1da177e4 LT |
988 | { |
989 | struct pci_dev *dev; | |
c8adf9a3 | 990 | resource_size_t min_align, align, size, size0, size1; |
0d607618 | 991 | resource_size_t aligns[18]; /* Alignments from 1MB to 128GB */ |
1da177e4 | 992 | int order, max_order; |
c13704f5 | 993 | struct resource *b_res = find_bus_resource_of_type(bus, |
5b285415 | 994 | mask | IORESOURCE_PREFETCH, type); |
be768912 | 995 | resource_size_t children_add_size = 0; |
d74b9027 WY |
996 | resource_size_t children_add_align = 0; |
997 | resource_size_t add_align = 0; | |
1da177e4 LT |
998 | |
999 | if (!b_res) | |
30afe8d0 | 1000 | return -ENOSPC; |
1da177e4 | 1001 | |
c13704f5 NJ |
1002 | /* If resource is already assigned, nothing more to do */ |
1003 | if (b_res->parent) | |
1004 | return 0; | |
1005 | ||
1da177e4 LT |
1006 | memset(aligns, 0, sizeof(aligns)); |
1007 | max_order = 0; | |
1008 | size = 0; | |
1009 | ||
1010 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1011 | int i; | |
1f82de10 | 1012 | |
1da177e4 LT |
1013 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { |
1014 | struct resource *r = &dev->resource[i]; | |
c40a22e0 | 1015 | resource_size_t r_size; |
1da177e4 | 1016 | |
a2220d80 DD |
1017 | if (r->parent || (r->flags & IORESOURCE_PCI_FIXED) || |
1018 | ((r->flags & mask) != type && | |
1019 | (r->flags & mask) != type2 && | |
1020 | (r->flags & mask) != type3)) | |
1da177e4 | 1021 | continue; |
022edd86 | 1022 | r_size = resource_size(r); |
2aceefcb | 1023 | #ifdef CONFIG_PCI_IOV |
0d607618 | 1024 | /* Put SRIOV requested res to the optional list */ |
9e8bf93a | 1025 | if (realloc_head && i >= PCI_IOV_RESOURCES && |
2aceefcb | 1026 | i <= PCI_IOV_RESOURCE_END) { |
d74b9027 | 1027 | add_align = max(pci_resource_alignment(dev, r), add_align); |
2aceefcb | 1028 | r->end = r->start - 1; |
0d607618 | 1029 | add_to_list(realloc_head, dev, r, r_size, 0 /* Don't care */); |
2aceefcb YL |
1030 | children_add_size += r_size; |
1031 | continue; | |
1032 | } | |
1033 | #endif | |
14c8530d A |
1034 | /* |
1035 | * aligns[0] is for 1MB (since bridge memory | |
1036 | * windows are always at least 1MB aligned), so | |
1037 | * keep "order" from being negative for smaller | |
1038 | * resources. | |
1039 | */ | |
6faf17f6 | 1040 | align = pci_resource_alignment(dev, r); |
1da177e4 | 1041 | order = __ffs(align) - 20; |
14c8530d A |
1042 | if (order < 0) |
1043 | order = 0; | |
1044 | if (order >= ARRAY_SIZE(aligns)) { | |
7506dc79 | 1045 | pci_warn(dev, "disabling BAR %d: %pR (bad alignment %#llx)\n", |
227f0647 | 1046 | i, r, (unsigned long long) align); |
1da177e4 LT |
1047 | r->flags = 0; |
1048 | continue; | |
1049 | } | |
c9c75143 | 1050 | size += max(r_size, align); |
0d607618 NJ |
1051 | /* |
1052 | * Exclude ranges with size > align from calculation of | |
1053 | * the alignment. | |
1054 | */ | |
c9c75143 | 1055 | if (r_size <= align) |
1da177e4 LT |
1056 | aligns[order] += align; |
1057 | if (order > max_order) | |
1058 | max_order = order; | |
be768912 | 1059 | |
d74b9027 | 1060 | if (realloc_head) { |
9e8bf93a | 1061 | children_add_size += get_res_add_size(realloc_head, r); |
d74b9027 WY |
1062 | children_add_align = get_res_add_align(realloc_head, r); |
1063 | add_align = max(add_align, children_add_align); | |
1064 | } | |
1da177e4 LT |
1065 | } |
1066 | } | |
462d9303 | 1067 | |
c121504e | 1068 | min_align = calculate_mem_align(aligns, max_order); |
3ad94b0d | 1069 | min_align = max(min_align, window_alignment(bus, b_res->flags)); |
de3ffa30 | 1070 | size0 = calculate_memsize(size, min_size, 0, 0, resource_size(b_res), min_align); |
d74b9027 | 1071 | add_align = max(min_align, add_align); |
de3ffa30 JD |
1072 | size1 = (!realloc_head || (realloc_head && !add_size && !children_add_size)) ? size0 : |
1073 | calculate_memsize(size, min_size, add_size, children_add_size, | |
d74b9027 | 1074 | resource_size(b_res), add_align); |
c8adf9a3 | 1075 | if (!size0 && !size1) { |
865df576 | 1076 | if (b_res->start || b_res->end) |
7506dc79 | 1077 | pci_info(bus->self, "disabling bridge window %pR to %pR (unused)\n", |
227f0647 | 1078 | b_res, &bus->busn_res); |
1da177e4 | 1079 | b_res->flags = 0; |
30afe8d0 | 1080 | return 0; |
1da177e4 LT |
1081 | } |
1082 | b_res->start = min_align; | |
c8adf9a3 | 1083 | b_res->end = size0 + min_align - 1; |
5b285415 | 1084 | b_res->flags |= IORESOURCE_STARTALIGN; |
b592443d | 1085 | if (size1 > size0 && realloc_head) { |
d74b9027 | 1086 | add_to_list(realloc_head, bus->self, b_res, size1-size0, add_align); |
34c6b710 | 1087 | pci_info(bus->self, "bridge window %pR to %pR add_size %llx add_align %llx\n", |
227f0647 | 1088 | b_res, &bus->busn_res, |
d74b9027 WY |
1089 | (unsigned long long) (size1 - size0), |
1090 | (unsigned long long) add_align); | |
b592443d | 1091 | } |
30afe8d0 | 1092 | return 0; |
1da177e4 LT |
1093 | } |
1094 | ||
0a2daa1c RP |
1095 | unsigned long pci_cardbus_resource_alignment(struct resource *res) |
1096 | { | |
1097 | if (res->flags & IORESOURCE_IO) | |
1098 | return pci_cardbus_io_size; | |
1099 | if (res->flags & IORESOURCE_MEM) | |
1100 | return pci_cardbus_mem_size; | |
1101 | return 0; | |
1102 | } | |
1103 | ||
1104 | static void pci_bus_size_cardbus(struct pci_bus *bus, | |
0d607618 | 1105 | struct list_head *realloc_head) |
1da177e4 LT |
1106 | { |
1107 | struct pci_dev *bridge = bus->self; | |
1108 | struct resource *b_res = &bridge->resource[PCI_BRIDGE_RESOURCES]; | |
11848934 | 1109 | resource_size_t b_res_3_size = pci_cardbus_mem_size * 2; |
1da177e4 LT |
1110 | u16 ctrl; |
1111 | ||
3796f1e2 YL |
1112 | if (b_res[0].parent) |
1113 | goto handle_b_res_1; | |
1da177e4 | 1114 | /* |
0d607618 NJ |
1115 | * Reserve some resources for CardBus. We reserve a fixed amount |
1116 | * of bus space for CardBus bridges. | |
1da177e4 | 1117 | */ |
11848934 YL |
1118 | b_res[0].start = pci_cardbus_io_size; |
1119 | b_res[0].end = b_res[0].start + pci_cardbus_io_size - 1; | |
1120 | b_res[0].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; | |
1121 | if (realloc_head) { | |
1122 | b_res[0].end -= pci_cardbus_io_size; | |
1123 | add_to_list(realloc_head, bridge, b_res, pci_cardbus_io_size, | |
1124 | pci_cardbus_io_size); | |
1125 | } | |
1da177e4 | 1126 | |
3796f1e2 YL |
1127 | handle_b_res_1: |
1128 | if (b_res[1].parent) | |
1129 | goto handle_b_res_2; | |
11848934 YL |
1130 | b_res[1].start = pci_cardbus_io_size; |
1131 | b_res[1].end = b_res[1].start + pci_cardbus_io_size - 1; | |
1132 | b_res[1].flags |= IORESOURCE_IO | IORESOURCE_STARTALIGN; | |
1133 | if (realloc_head) { | |
1134 | b_res[1].end -= pci_cardbus_io_size; | |
1135 | add_to_list(realloc_head, bridge, b_res+1, pci_cardbus_io_size, | |
1136 | pci_cardbus_io_size); | |
1137 | } | |
1da177e4 | 1138 | |
3796f1e2 | 1139 | handle_b_res_2: |
0d607618 | 1140 | /* MEM1 must not be pref MMIO */ |
dcef0d06 YL |
1141 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
1142 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM1) { | |
1143 | ctrl &= ~PCI_CB_BRIDGE_CTL_PREFETCH_MEM1; | |
1144 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | |
1145 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1146 | } | |
1147 | ||
0d607618 | 1148 | /* Check whether prefetchable memory is supported by this bridge. */ |
1da177e4 LT |
1149 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); |
1150 | if (!(ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0)) { | |
1151 | ctrl |= PCI_CB_BRIDGE_CTL_PREFETCH_MEM0; | |
1152 | pci_write_config_word(bridge, PCI_CB_BRIDGE_CONTROL, ctrl); | |
1153 | pci_read_config_word(bridge, PCI_CB_BRIDGE_CONTROL, &ctrl); | |
1154 | } | |
1155 | ||
3796f1e2 YL |
1156 | if (b_res[2].parent) |
1157 | goto handle_b_res_3; | |
1da177e4 | 1158 | /* |
0d607618 NJ |
1159 | * If we have prefetchable memory support, allocate two regions. |
1160 | * Otherwise, allocate one region of twice the size. | |
1da177e4 LT |
1161 | */ |
1162 | if (ctrl & PCI_CB_BRIDGE_CTL_PREFETCH_MEM0) { | |
11848934 YL |
1163 | b_res[2].start = pci_cardbus_mem_size; |
1164 | b_res[2].end = b_res[2].start + pci_cardbus_mem_size - 1; | |
1165 | b_res[2].flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH | | |
1166 | IORESOURCE_STARTALIGN; | |
1167 | if (realloc_head) { | |
1168 | b_res[2].end -= pci_cardbus_mem_size; | |
1169 | add_to_list(realloc_head, bridge, b_res+2, | |
1170 | pci_cardbus_mem_size, pci_cardbus_mem_size); | |
1171 | } | |
1172 | ||
0d607618 | 1173 | /* Reduce that to half */ |
11848934 YL |
1174 | b_res_3_size = pci_cardbus_mem_size; |
1175 | } | |
1176 | ||
3796f1e2 YL |
1177 | handle_b_res_3: |
1178 | if (b_res[3].parent) | |
1179 | goto handle_done; | |
11848934 YL |
1180 | b_res[3].start = pci_cardbus_mem_size; |
1181 | b_res[3].end = b_res[3].start + b_res_3_size - 1; | |
1182 | b_res[3].flags |= IORESOURCE_MEM | IORESOURCE_STARTALIGN; | |
1183 | if (realloc_head) { | |
1184 | b_res[3].end -= b_res_3_size; | |
1185 | add_to_list(realloc_head, bridge, b_res+3, b_res_3_size, | |
1186 | pci_cardbus_mem_size); | |
1187 | } | |
3796f1e2 YL |
1188 | |
1189 | handle_done: | |
1190 | ; | |
1da177e4 LT |
1191 | } |
1192 | ||
10874f5a | 1193 | void __pci_bus_size_bridges(struct pci_bus *bus, struct list_head *realloc_head) |
1da177e4 LT |
1194 | { |
1195 | struct pci_dev *dev; | |
5b285415 | 1196 | unsigned long mask, prefmask, type2 = 0, type3 = 0; |
d7b8a217 NJ |
1197 | resource_size_t additional_io_size = 0, additional_mmio_size = 0, |
1198 | additional_mmio_pref_size = 0; | |
5b285415 | 1199 | struct resource *b_res; |
30afe8d0 | 1200 | int ret; |
1da177e4 LT |
1201 | |
1202 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1203 | struct pci_bus *b = dev->subordinate; | |
1204 | if (!b) | |
1205 | continue; | |
1206 | ||
b2fb5cc5 HZ |
1207 | switch (dev->hdr_type) { |
1208 | case PCI_HEADER_TYPE_CARDBUS: | |
9e8bf93a | 1209 | pci_bus_size_cardbus(b, realloc_head); |
1da177e4 LT |
1210 | break; |
1211 | ||
b2fb5cc5 | 1212 | case PCI_HEADER_TYPE_BRIDGE: |
1da177e4 | 1213 | default: |
9e8bf93a | 1214 | __pci_bus_size_bridges(b, realloc_head); |
1da177e4 LT |
1215 | break; |
1216 | } | |
1217 | } | |
1218 | ||
1219 | /* The root bus? */ | |
2ba29e27 | 1220 | if (pci_is_root_bus(bus)) |
1da177e4 LT |
1221 | return; |
1222 | ||
b2fb5cc5 HZ |
1223 | switch (bus->self->hdr_type) { |
1224 | case PCI_HEADER_TYPE_CARDBUS: | |
0d607618 | 1225 | /* Don't size CardBuses yet */ |
1da177e4 LT |
1226 | break; |
1227 | ||
b2fb5cc5 | 1228 | case PCI_HEADER_TYPE_BRIDGE: |
1da177e4 | 1229 | pci_bridge_check_ranges(bus); |
28760489 | 1230 | if (bus->self->is_hotplug_bridge) { |
c8adf9a3 | 1231 | additional_io_size = pci_hotplug_io_size; |
d7b8a217 NJ |
1232 | additional_mmio_size = pci_hotplug_mmio_size; |
1233 | additional_mmio_pref_size = pci_hotplug_mmio_pref_size; | |
28760489 | 1234 | } |
67d29b5c | 1235 | /* Fall through */ |
1da177e4 | 1236 | default: |
19aa7ee4 YL |
1237 | pbus_size_io(bus, realloc_head ? 0 : additional_io_size, |
1238 | additional_io_size, realloc_head); | |
67d29b5c BH |
1239 | |
1240 | /* | |
1241 | * If there's a 64-bit prefetchable MMIO window, compute | |
1242 | * the size required to put all 64-bit prefetchable | |
1243 | * resources in it. | |
1244 | */ | |
5b285415 | 1245 | b_res = &bus->self->resource[PCI_BRIDGE_RESOURCES]; |
1da177e4 LT |
1246 | mask = IORESOURCE_MEM; |
1247 | prefmask = IORESOURCE_MEM | IORESOURCE_PREFETCH; | |
5b285415 YL |
1248 | if (b_res[2].flags & IORESOURCE_MEM_64) { |
1249 | prefmask |= IORESOURCE_MEM_64; | |
30afe8d0 | 1250 | ret = pbus_size_mem(bus, prefmask, prefmask, |
d7b8a217 NJ |
1251 | prefmask, prefmask, |
1252 | realloc_head ? 0 : additional_mmio_pref_size, | |
1253 | additional_mmio_pref_size, realloc_head); | |
67d29b5c BH |
1254 | |
1255 | /* | |
1256 | * If successful, all non-prefetchable resources | |
1257 | * and any 32-bit prefetchable resources will go in | |
1258 | * the non-prefetchable window. | |
1259 | */ | |
30afe8d0 | 1260 | if (ret == 0) { |
30afe8d0 BH |
1261 | mask = prefmask; |
1262 | type2 = prefmask & ~IORESOURCE_MEM_64; | |
1263 | type3 = prefmask & ~IORESOURCE_PREFETCH; | |
5b285415 YL |
1264 | } |
1265 | } | |
67d29b5c BH |
1266 | |
1267 | /* | |
1268 | * If there is no 64-bit prefetchable window, compute the | |
1269 | * size required to put all prefetchable resources in the | |
1270 | * 32-bit prefetchable window (if there is one). | |
1271 | */ | |
5b285415 YL |
1272 | if (!type2) { |
1273 | prefmask &= ~IORESOURCE_MEM_64; | |
30afe8d0 | 1274 | ret = pbus_size_mem(bus, prefmask, prefmask, |
d7b8a217 NJ |
1275 | prefmask, prefmask, |
1276 | realloc_head ? 0 : additional_mmio_pref_size, | |
1277 | additional_mmio_pref_size, realloc_head); | |
67d29b5c BH |
1278 | |
1279 | /* | |
1280 | * If successful, only non-prefetchable resources | |
1281 | * will go in the non-prefetchable window. | |
1282 | */ | |
1283 | if (ret == 0) | |
5b285415 | 1284 | mask = prefmask; |
67d29b5c | 1285 | else |
d7b8a217 | 1286 | additional_mmio_size += additional_mmio_pref_size; |
67d29b5c | 1287 | |
5b285415 YL |
1288 | type2 = type3 = IORESOURCE_MEM; |
1289 | } | |
67d29b5c BH |
1290 | |
1291 | /* | |
1292 | * Compute the size required to put everything else in the | |
0d607618 | 1293 | * non-prefetchable window. This includes: |
67d29b5c BH |
1294 | * |
1295 | * - all non-prefetchable resources | |
1296 | * - 32-bit prefetchable resources if there's a 64-bit | |
1297 | * prefetchable window or no prefetchable window at all | |
0d607618 NJ |
1298 | * - 64-bit prefetchable resources if there's no prefetchable |
1299 | * window at all | |
67d29b5c | 1300 | * |
0d607618 NJ |
1301 | * Note that the strategy in __pci_assign_resource() must match |
1302 | * that used here. Specifically, we cannot put a 32-bit | |
1303 | * prefetchable resource in a 64-bit prefetchable window. | |
67d29b5c | 1304 | */ |
5b285415 | 1305 | pbus_size_mem(bus, mask, IORESOURCE_MEM, type2, type3, |
d7b8a217 NJ |
1306 | realloc_head ? 0 : additional_mmio_size, |
1307 | additional_mmio_size, realloc_head); | |
1da177e4 LT |
1308 | break; |
1309 | } | |
1310 | } | |
c8adf9a3 | 1311 | |
10874f5a | 1312 | void pci_bus_size_bridges(struct pci_bus *bus) |
c8adf9a3 RP |
1313 | { |
1314 | __pci_bus_size_bridges(bus, NULL); | |
1315 | } | |
1da177e4 LT |
1316 | EXPORT_SYMBOL(pci_bus_size_bridges); |
1317 | ||
d04d0111 DD |
1318 | static void assign_fixed_resource_on_bus(struct pci_bus *b, struct resource *r) |
1319 | { | |
1320 | int i; | |
1321 | struct resource *parent_r; | |
1322 | unsigned long mask = IORESOURCE_IO | IORESOURCE_MEM | | |
1323 | IORESOURCE_PREFETCH; | |
1324 | ||
1325 | pci_bus_for_each_resource(b, parent_r, i) { | |
1326 | if (!parent_r) | |
1327 | continue; | |
1328 | ||
1329 | if ((r->flags & mask) == (parent_r->flags & mask) && | |
1330 | resource_contains(parent_r, r)) | |
1331 | request_resource(parent_r, r); | |
1332 | } | |
1333 | } | |
1334 | ||
1335 | /* | |
0d607618 NJ |
1336 | * Try to assign any resources marked as IORESOURCE_PCI_FIXED, as they are |
1337 | * skipped by pbus_assign_resources_sorted(). | |
d04d0111 DD |
1338 | */ |
1339 | static void pdev_assign_fixed_resources(struct pci_dev *dev) | |
1340 | { | |
1341 | int i; | |
1342 | ||
1343 | for (i = 0; i < PCI_NUM_RESOURCES; i++) { | |
1344 | struct pci_bus *b; | |
1345 | struct resource *r = &dev->resource[i]; | |
1346 | ||
1347 | if (r->parent || !(r->flags & IORESOURCE_PCI_FIXED) || | |
1348 | !(r->flags & (IORESOURCE_IO | IORESOURCE_MEM))) | |
1349 | continue; | |
1350 | ||
1351 | b = dev->bus; | |
1352 | while (b && !r->parent) { | |
1353 | assign_fixed_resource_on_bus(b, r); | |
1354 | b = b->parent; | |
1355 | } | |
1356 | } | |
1357 | } | |
1358 | ||
10874f5a BH |
1359 | void __pci_bus_assign_resources(const struct pci_bus *bus, |
1360 | struct list_head *realloc_head, | |
1361 | struct list_head *fail_head) | |
1da177e4 LT |
1362 | { |
1363 | struct pci_bus *b; | |
1364 | struct pci_dev *dev; | |
1365 | ||
9e8bf93a | 1366 | pbus_assign_resources_sorted(bus, realloc_head, fail_head); |
1da177e4 | 1367 | |
1da177e4 | 1368 | list_for_each_entry(dev, &bus->devices, bus_list) { |
d04d0111 DD |
1369 | pdev_assign_fixed_resources(dev); |
1370 | ||
1da177e4 LT |
1371 | b = dev->subordinate; |
1372 | if (!b) | |
1373 | continue; | |
1374 | ||
9e8bf93a | 1375 | __pci_bus_assign_resources(b, realloc_head, fail_head); |
1da177e4 | 1376 | |
b2fb5cc5 HZ |
1377 | switch (dev->hdr_type) { |
1378 | case PCI_HEADER_TYPE_BRIDGE: | |
6841ec68 YL |
1379 | if (!pci_is_enabled(dev)) |
1380 | pci_setup_bridge(b); | |
1da177e4 LT |
1381 | break; |
1382 | ||
b2fb5cc5 | 1383 | case PCI_HEADER_TYPE_CARDBUS: |
1da177e4 LT |
1384 | pci_setup_cardbus(b); |
1385 | break; | |
1386 | ||
1387 | default: | |
7506dc79 | 1388 | pci_info(dev, "not setting up bridge for bus %04x:%02x\n", |
227f0647 | 1389 | pci_domain_nr(b), b->number); |
1da177e4 LT |
1390 | break; |
1391 | } | |
1392 | } | |
1393 | } | |
568ddef8 | 1394 | |
10874f5a | 1395 | void pci_bus_assign_resources(const struct pci_bus *bus) |
568ddef8 | 1396 | { |
c8adf9a3 | 1397 | __pci_bus_assign_resources(bus, NULL, NULL); |
568ddef8 | 1398 | } |
1da177e4 LT |
1399 | EXPORT_SYMBOL(pci_bus_assign_resources); |
1400 | ||
765bf9b7 LP |
1401 | static void pci_claim_device_resources(struct pci_dev *dev) |
1402 | { | |
1403 | int i; | |
1404 | ||
1405 | for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) { | |
1406 | struct resource *r = &dev->resource[i]; | |
1407 | ||
1408 | if (!r->flags || r->parent) | |
1409 | continue; | |
1410 | ||
1411 | pci_claim_resource(dev, i); | |
1412 | } | |
1413 | } | |
1414 | ||
1415 | static void pci_claim_bridge_resources(struct pci_dev *dev) | |
1416 | { | |
1417 | int i; | |
1418 | ||
1419 | for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) { | |
1420 | struct resource *r = &dev->resource[i]; | |
1421 | ||
1422 | if (!r->flags || r->parent) | |
1423 | continue; | |
1424 | ||
1425 | pci_claim_bridge_resource(dev, i); | |
1426 | } | |
1427 | } | |
1428 | ||
1429 | static void pci_bus_allocate_dev_resources(struct pci_bus *b) | |
1430 | { | |
1431 | struct pci_dev *dev; | |
1432 | struct pci_bus *child; | |
1433 | ||
1434 | list_for_each_entry(dev, &b->devices, bus_list) { | |
1435 | pci_claim_device_resources(dev); | |
1436 | ||
1437 | child = dev->subordinate; | |
1438 | if (child) | |
1439 | pci_bus_allocate_dev_resources(child); | |
1440 | } | |
1441 | } | |
1442 | ||
1443 | static void pci_bus_allocate_resources(struct pci_bus *b) | |
1444 | { | |
1445 | struct pci_bus *child; | |
1446 | ||
1447 | /* | |
0d607618 NJ |
1448 | * Carry out a depth-first search on the PCI bus tree to allocate |
1449 | * bridge apertures. Read the programmed bridge bases and | |
1450 | * recursively claim the respective bridge resources. | |
765bf9b7 LP |
1451 | */ |
1452 | if (b->self) { | |
1453 | pci_read_bridge_bases(b); | |
1454 | pci_claim_bridge_resources(b->self); | |
1455 | } | |
1456 | ||
1457 | list_for_each_entry(child, &b->children, node) | |
1458 | pci_bus_allocate_resources(child); | |
1459 | } | |
1460 | ||
1461 | void pci_bus_claim_resources(struct pci_bus *b) | |
1462 | { | |
1463 | pci_bus_allocate_resources(b); | |
1464 | pci_bus_allocate_dev_resources(b); | |
1465 | } | |
1466 | EXPORT_SYMBOL(pci_bus_claim_resources); | |
1467 | ||
10874f5a BH |
1468 | static void __pci_bridge_assign_resources(const struct pci_dev *bridge, |
1469 | struct list_head *add_head, | |
1470 | struct list_head *fail_head) | |
6841ec68 YL |
1471 | { |
1472 | struct pci_bus *b; | |
1473 | ||
8424d759 YL |
1474 | pdev_assign_resources_sorted((struct pci_dev *)bridge, |
1475 | add_head, fail_head); | |
6841ec68 YL |
1476 | |
1477 | b = bridge->subordinate; | |
1478 | if (!b) | |
1479 | return; | |
1480 | ||
8424d759 | 1481 | __pci_bus_assign_resources(b, add_head, fail_head); |
6841ec68 YL |
1482 | |
1483 | switch (bridge->class >> 8) { | |
1484 | case PCI_CLASS_BRIDGE_PCI: | |
1485 | pci_setup_bridge(b); | |
1486 | break; | |
1487 | ||
1488 | case PCI_CLASS_BRIDGE_CARDBUS: | |
1489 | pci_setup_cardbus(b); | |
1490 | break; | |
1491 | ||
1492 | default: | |
7506dc79 | 1493 | pci_info(bridge, "not setting up bridge for bus %04x:%02x\n", |
227f0647 | 1494 | pci_domain_nr(b), b->number); |
6841ec68 YL |
1495 | break; |
1496 | } | |
1497 | } | |
cb21bc94 CK |
1498 | |
1499 | #define PCI_RES_TYPE_MASK \ | |
1500 | (IORESOURCE_IO | IORESOURCE_MEM | IORESOURCE_PREFETCH |\ | |
1501 | IORESOURCE_MEM_64) | |
1502 | ||
5009b460 | 1503 | static void pci_bridge_release_resources(struct pci_bus *bus, |
0d607618 | 1504 | unsigned long type) |
5009b460 | 1505 | { |
5b285415 | 1506 | struct pci_dev *dev = bus->self; |
5009b460 | 1507 | struct resource *r; |
5b285415 YL |
1508 | unsigned old_flags = 0; |
1509 | struct resource *b_res; | |
1510 | int idx = 1; | |
5009b460 | 1511 | |
5b285415 YL |
1512 | b_res = &dev->resource[PCI_BRIDGE_RESOURCES]; |
1513 | ||
1514 | /* | |
0d607618 NJ |
1515 | * 1. If IO port assignment fails, release bridge IO port. |
1516 | * 2. If non pref MMIO assignment fails, release bridge nonpref MMIO. | |
1517 | * 3. If 64bit pref MMIO assignment fails, and bridge pref is 64bit, | |
1518 | * release bridge pref MMIO. | |
1519 | * 4. If pref MMIO assignment fails, and bridge pref is 32bit, | |
1520 | * release bridge pref MMIO. | |
1521 | * 5. If pref MMIO assignment fails, and bridge pref is not | |
1522 | * assigned, release bridge nonpref MMIO. | |
5b285415 YL |
1523 | */ |
1524 | if (type & IORESOURCE_IO) | |
1525 | idx = 0; | |
1526 | else if (!(type & IORESOURCE_PREFETCH)) | |
1527 | idx = 1; | |
1528 | else if ((type & IORESOURCE_MEM_64) && | |
1529 | (b_res[2].flags & IORESOURCE_MEM_64)) | |
1530 | idx = 2; | |
1531 | else if (!(b_res[2].flags & IORESOURCE_MEM_64) && | |
1532 | (b_res[2].flags & IORESOURCE_PREFETCH)) | |
1533 | idx = 2; | |
1534 | else | |
1535 | idx = 1; | |
1536 | ||
1537 | r = &b_res[idx]; | |
1538 | ||
1539 | if (!r->parent) | |
1540 | return; | |
1541 | ||
0d607618 | 1542 | /* If there are children, release them all */ |
5b285415 YL |
1543 | release_child_resources(r); |
1544 | if (!release_resource(r)) { | |
cb21bc94 | 1545 | type = old_flags = r->flags & PCI_RES_TYPE_MASK; |
34c6b710 MK |
1546 | pci_info(dev, "resource %d %pR released\n", |
1547 | PCI_BRIDGE_RESOURCES + idx, r); | |
0d607618 | 1548 | /* Keep the old size */ |
5b285415 YL |
1549 | r->end = resource_size(r) - 1; |
1550 | r->start = 0; | |
1551 | r->flags = 0; | |
5009b460 | 1552 | |
0d607618 | 1553 | /* Avoiding touch the one without PREF */ |
5009b460 YL |
1554 | if (type & IORESOURCE_PREFETCH) |
1555 | type = IORESOURCE_PREFETCH; | |
1556 | __pci_setup_bridge(bus, type); | |
0d607618 | 1557 | /* For next child res under same bridge */ |
5b285415 | 1558 | r->flags = old_flags; |
5009b460 YL |
1559 | } |
1560 | } | |
1561 | ||
1562 | enum release_type { | |
1563 | leaf_only, | |
1564 | whole_subtree, | |
1565 | }; | |
0d607618 | 1566 | |
5009b460 | 1567 | /* |
0d607618 NJ |
1568 | * Try to release PCI bridge resources from leaf bridge, so we can allocate |
1569 | * a larger window later. | |
5009b460 | 1570 | */ |
10874f5a BH |
1571 | static void pci_bus_release_bridge_resources(struct pci_bus *bus, |
1572 | unsigned long type, | |
1573 | enum release_type rel_type) | |
5009b460 YL |
1574 | { |
1575 | struct pci_dev *dev; | |
1576 | bool is_leaf_bridge = true; | |
1577 | ||
1578 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1579 | struct pci_bus *b = dev->subordinate; | |
1580 | if (!b) | |
1581 | continue; | |
1582 | ||
1583 | is_leaf_bridge = false; | |
1584 | ||
1585 | if ((dev->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
1586 | continue; | |
1587 | ||
1588 | if (rel_type == whole_subtree) | |
1589 | pci_bus_release_bridge_resources(b, type, | |
1590 | whole_subtree); | |
1591 | } | |
1592 | ||
1593 | if (pci_is_root_bus(bus)) | |
1594 | return; | |
1595 | ||
1596 | if ((bus->self->class >> 8) != PCI_CLASS_BRIDGE_PCI) | |
1597 | return; | |
1598 | ||
1599 | if ((rel_type == whole_subtree) || is_leaf_bridge) | |
1600 | pci_bridge_release_resources(bus, type); | |
1601 | } | |
1602 | ||
76fbc263 YL |
1603 | static void pci_bus_dump_res(struct pci_bus *bus) |
1604 | { | |
89a74ecc BH |
1605 | struct resource *res; |
1606 | int i; | |
7c9342b8 | 1607 | |
89a74ecc | 1608 | pci_bus_for_each_resource(bus, res, i) { |
7c9342b8 | 1609 | if (!res || !res->end || !res->flags) |
3c78bc61 | 1610 | continue; |
76fbc263 | 1611 | |
34c6b710 | 1612 | dev_info(&bus->dev, "resource %d %pR\n", i, res); |
3c78bc61 | 1613 | } |
76fbc263 YL |
1614 | } |
1615 | ||
1616 | static void pci_bus_dump_resources(struct pci_bus *bus) | |
1617 | { | |
1618 | struct pci_bus *b; | |
1619 | struct pci_dev *dev; | |
1620 | ||
1621 | ||
1622 | pci_bus_dump_res(bus); | |
1623 | ||
1624 | list_for_each_entry(dev, &bus->devices, bus_list) { | |
1625 | b = dev->subordinate; | |
1626 | if (!b) | |
1627 | continue; | |
1628 | ||
1629 | pci_bus_dump_resources(b); | |
1630 | } | |
1631 | } | |
1632 | ||
ff35147c | 1633 | static int pci_bus_get_depth(struct pci_bus *bus) |
da7822e5 YL |
1634 | { |
1635 | int depth = 0; | |
f2a230bd | 1636 | struct pci_bus *child_bus; |
da7822e5 | 1637 | |
3c78bc61 | 1638 | list_for_each_entry(child_bus, &bus->children, node) { |
da7822e5 | 1639 | int ret; |
da7822e5 | 1640 | |
f2a230bd | 1641 | ret = pci_bus_get_depth(child_bus); |
da7822e5 YL |
1642 | if (ret + 1 > depth) |
1643 | depth = ret + 1; | |
1644 | } | |
1645 | ||
1646 | return depth; | |
1647 | } | |
da7822e5 | 1648 | |
b55438fd YL |
1649 | /* |
1650 | * -1: undefined, will auto detect later | |
1651 | * 0: disabled by user | |
1652 | * 1: disabled by auto detect | |
1653 | * 2: enabled by user | |
1654 | * 3: enabled by auto detect | |
1655 | */ | |
1656 | enum enable_type { | |
1657 | undefined = -1, | |
1658 | user_disabled, | |
1659 | auto_disabled, | |
1660 | user_enabled, | |
1661 | auto_enabled, | |
1662 | }; | |
1663 | ||
ff35147c | 1664 | static enum enable_type pci_realloc_enable = undefined; |
b55438fd YL |
1665 | void __init pci_realloc_get_opt(char *str) |
1666 | { | |
1667 | if (!strncmp(str, "off", 3)) | |
1668 | pci_realloc_enable = user_disabled; | |
1669 | else if (!strncmp(str, "on", 2)) | |
1670 | pci_realloc_enable = user_enabled; | |
1671 | } | |
ff35147c | 1672 | static bool pci_realloc_enabled(enum enable_type enable) |
b55438fd | 1673 | { |
967260cd | 1674 | return enable >= user_enabled; |
b55438fd | 1675 | } |
f483d392 | 1676 | |
b07f2ebc | 1677 | #if defined(CONFIG_PCI_IOV) && defined(CONFIG_PCI_REALLOC_ENABLE_AUTO) |
ff35147c | 1678 | static int iov_resources_unassigned(struct pci_dev *dev, void *data) |
223d96fc YL |
1679 | { |
1680 | int i; | |
1681 | bool *unassigned = data; | |
b07f2ebc | 1682 | |
39098edb DE |
1683 | for (i = 0; i < PCI_SRIOV_NUM_BARS; i++) { |
1684 | struct resource *r = &dev->resource[i + PCI_IOV_RESOURCES]; | |
fa216bf4 | 1685 | struct pci_bus_region region; |
b07f2ebc | 1686 | |
223d96fc | 1687 | /* Not assigned or rejected by kernel? */ |
fa216bf4 YL |
1688 | if (!r->flags) |
1689 | continue; | |
b07f2ebc | 1690 | |
fc279850 | 1691 | pcibios_resource_to_bus(dev->bus, ®ion, r); |
fa216bf4 | 1692 | if (!region.start) { |
223d96fc | 1693 | *unassigned = true; |
0d607618 | 1694 | return 1; /* Return early from pci_walk_bus() */ |
b07f2ebc YL |
1695 | } |
1696 | } | |
b07f2ebc | 1697 | |
223d96fc | 1698 | return 0; |
b07f2ebc YL |
1699 | } |
1700 | ||
ff35147c | 1701 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
0d607618 | 1702 | enum enable_type enable_local) |
223d96fc YL |
1703 | { |
1704 | bool unassigned = false; | |
7ac0d094 | 1705 | struct pci_host_bridge *host; |
b07f2ebc | 1706 | |
967260cd YL |
1707 | if (enable_local != undefined) |
1708 | return enable_local; | |
223d96fc | 1709 | |
7ac0d094 BH |
1710 | host = pci_find_host_bridge(bus); |
1711 | if (host->preserve_config) | |
1712 | return auto_disabled; | |
1713 | ||
967260cd YL |
1714 | pci_walk_bus(bus, iov_resources_unassigned, &unassigned); |
1715 | if (unassigned) | |
1716 | return auto_enabled; | |
1717 | ||
1718 | return enable_local; | |
b07f2ebc | 1719 | } |
223d96fc | 1720 | #else |
ff35147c | 1721 | static enum enable_type pci_realloc_detect(struct pci_bus *bus, |
0d607618 | 1722 | enum enable_type enable_local) |
967260cd YL |
1723 | { |
1724 | return enable_local; | |
b07f2ebc | 1725 | } |
223d96fc | 1726 | #endif |
b07f2ebc | 1727 | |
da7822e5 | 1728 | /* |
0d607618 NJ |
1729 | * First try will not touch PCI bridge res. |
1730 | * Second and later try will clear small leaf bridge res. | |
1731 | * Will stop till to the max depth if can not find good one. | |
da7822e5 | 1732 | */ |
39772038 | 1733 | void pci_assign_unassigned_root_bus_resources(struct pci_bus *bus) |
1da177e4 | 1734 | { |
0d607618 NJ |
1735 | LIST_HEAD(realloc_head); |
1736 | /* List of resources that want additional resources */ | |
bdc4abec | 1737 | struct list_head *add_list = NULL; |
da7822e5 YL |
1738 | int tried_times = 0; |
1739 | enum release_type rel_type = leaf_only; | |
bdc4abec | 1740 | LIST_HEAD(fail_head); |
b9b0bba9 | 1741 | struct pci_dev_resource *fail_res; |
19aa7ee4 | 1742 | int pci_try_num = 1; |
55ed83a6 | 1743 | enum enable_type enable_local; |
da7822e5 | 1744 | |
0d607618 | 1745 | /* Don't realloc if asked to do so */ |
55ed83a6 | 1746 | enable_local = pci_realloc_detect(bus, pci_realloc_enable); |
967260cd | 1747 | if (pci_realloc_enabled(enable_local)) { |
55ed83a6 | 1748 | int max_depth = pci_bus_get_depth(bus); |
19aa7ee4 YL |
1749 | |
1750 | pci_try_num = max_depth + 1; | |
34c6b710 MK |
1751 | dev_info(&bus->dev, "max bus depth: %d pci_try_num: %d\n", |
1752 | max_depth, pci_try_num); | |
19aa7ee4 | 1753 | } |
da7822e5 YL |
1754 | |
1755 | again: | |
19aa7ee4 | 1756 | /* |
0d607618 NJ |
1757 | * Last try will use add_list, otherwise will try good to have as must |
1758 | * have, so can realloc parent bridge resource | |
19aa7ee4 YL |
1759 | */ |
1760 | if (tried_times + 1 == pci_try_num) | |
bdc4abec | 1761 | add_list = &realloc_head; |
0d607618 NJ |
1762 | /* |
1763 | * Depth first, calculate sizes and alignments of all subordinate buses. | |
1764 | */ | |
55ed83a6 | 1765 | __pci_bus_size_bridges(bus, add_list); |
c8adf9a3 | 1766 | |
1da177e4 | 1767 | /* Depth last, allocate resources and update the hardware. */ |
55ed83a6 | 1768 | __pci_bus_assign_resources(bus, add_list, &fail_head); |
19aa7ee4 | 1769 | if (add_list) |
bdc4abec | 1770 | BUG_ON(!list_empty(add_list)); |
da7822e5 YL |
1771 | tried_times++; |
1772 | ||
0d607618 | 1773 | /* Any device complain? */ |
bdc4abec | 1774 | if (list_empty(&fail_head)) |
928bea96 | 1775 | goto dump; |
f483d392 | 1776 | |
0c5be0cb | 1777 | if (tried_times >= pci_try_num) { |
967260cd | 1778 | if (enable_local == undefined) |
55ed83a6 | 1779 | dev_info(&bus->dev, "Some PCI device resources are unassigned, try booting with pci=realloc\n"); |
967260cd | 1780 | else if (enable_local == auto_enabled) |
55ed83a6 | 1781 | dev_info(&bus->dev, "Automatically enabled pci realloc, if you have problem, try booting with pci=realloc=off\n"); |
eb572e7c | 1782 | |
bffc56d4 | 1783 | free_list(&fail_head); |
928bea96 | 1784 | goto dump; |
da7822e5 YL |
1785 | } |
1786 | ||
34c6b710 MK |
1787 | dev_info(&bus->dev, "No. %d try to assign unassigned res\n", |
1788 | tried_times + 1); | |
da7822e5 | 1789 | |
0d607618 | 1790 | /* Third times and later will not check if it is leaf */ |
da7822e5 YL |
1791 | if ((tried_times + 1) > 2) |
1792 | rel_type = whole_subtree; | |
1793 | ||
1794 | /* | |
1795 | * Try to release leaf bridge's resources that doesn't fit resource of | |
0d607618 | 1796 | * child device under that bridge. |
da7822e5 | 1797 | */ |
61e83cdd YL |
1798 | list_for_each_entry(fail_res, &fail_head, list) |
1799 | pci_bus_release_bridge_resources(fail_res->dev->bus, | |
cb21bc94 | 1800 | fail_res->flags & PCI_RES_TYPE_MASK, |
bdc4abec | 1801 | rel_type); |
61e83cdd | 1802 | |
0d607618 | 1803 | /* Restore size and flags */ |
b9b0bba9 YL |
1804 | list_for_each_entry(fail_res, &fail_head, list) { |
1805 | struct resource *res = fail_res->res; | |
9db8dc6d | 1806 | int idx; |
da7822e5 | 1807 | |
b9b0bba9 YL |
1808 | res->start = fail_res->start; |
1809 | res->end = fail_res->end; | |
1810 | res->flags = fail_res->flags; | |
9db8dc6d LG |
1811 | |
1812 | if (pci_is_bridge(fail_res->dev)) { | |
1813 | idx = res - &fail_res->dev->resource[0]; | |
1814 | if (idx >= PCI_BRIDGE_RESOURCES && | |
1815 | idx <= PCI_BRIDGE_RESOURCE_END) | |
1816 | res->flags = 0; | |
1817 | } | |
da7822e5 | 1818 | } |
bffc56d4 | 1819 | free_list(&fail_head); |
da7822e5 YL |
1820 | |
1821 | goto again; | |
1822 | ||
928bea96 | 1823 | dump: |
0d607618 | 1824 | /* Dump the resource on buses */ |
55ed83a6 YL |
1825 | pci_bus_dump_resources(bus); |
1826 | } | |
1827 | ||
1828 | void __init pci_assign_unassigned_resources(void) | |
1829 | { | |
1830 | struct pci_bus *root_bus; | |
1831 | ||
584c5c42 | 1832 | list_for_each_entry(root_bus, &pci_root_buses, node) { |
55ed83a6 | 1833 | pci_assign_unassigned_root_bus_resources(root_bus); |
d9c149d6 | 1834 | |
0d607618 | 1835 | /* Make sure the root bridge has a companion ACPI device */ |
d9c149d6 RW |
1836 | if (ACPI_HANDLE(root_bus->bridge)) |
1837 | acpi_ioapic_add(ACPI_HANDLE(root_bus->bridge)); | |
584c5c42 | 1838 | } |
1da177e4 | 1839 | } |
6841ec68 | 1840 | |
1a576772 | 1841 | static void extend_bridge_window(struct pci_dev *bridge, struct resource *res, |
0d607618 NJ |
1842 | struct list_head *add_list, |
1843 | resource_size_t available) | |
1a576772 MW |
1844 | { |
1845 | struct pci_dev_resource *dev_res; | |
1846 | ||
1847 | if (res->parent) | |
1848 | return; | |
1849 | ||
1850 | if (resource_size(res) >= available) | |
1851 | return; | |
1852 | ||
1853 | dev_res = res_to_dev_res(add_list, res); | |
1854 | if (!dev_res) | |
1855 | return; | |
1856 | ||
1857 | /* Is there room to extend the window? */ | |
1858 | if (available - resource_size(res) <= dev_res->add_size) | |
1859 | return; | |
1860 | ||
1861 | dev_res->add_size = available - resource_size(res); | |
7506dc79 | 1862 | pci_dbg(bridge, "bridge window %pR extended by %pa\n", res, |
1a576772 MW |
1863 | &dev_res->add_size); |
1864 | } | |
1865 | ||
1866 | static void pci_bus_distribute_available_resources(struct pci_bus *bus, | |
0d607618 | 1867 | struct list_head *add_list, |
d555a50f NJ |
1868 | struct resource io, |
1869 | struct resource mmio, | |
1870 | struct resource mmio_pref) | |
1a576772 | 1871 | { |
d555a50f | 1872 | resource_size_t available_io, available_mmio, available_mmio_pref; |
1a576772 MW |
1873 | resource_size_t remaining_io, remaining_mmio, remaining_mmio_pref; |
1874 | unsigned int normal_bridges = 0, hotplug_bridges = 0; | |
1875 | struct resource *io_res, *mmio_res, *mmio_pref_res; | |
1876 | struct pci_dev *dev, *bridge = bus->self; | |
053eb5c1 | 1877 | resource_size_t io_per_hp, mmio_per_hp, mmio_pref_per_hp; |
1a576772 MW |
1878 | |
1879 | io_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 0]; | |
1880 | mmio_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 1]; | |
1881 | mmio_pref_res = &bridge->resource[PCI_BRIDGE_RESOURCES + 2]; | |
1882 | ||
1883 | /* | |
1884 | * Update additional resource list (add_list) to fill all the | |
1885 | * extra resource space available for this port except the space | |
1886 | * calculated in __pci_bus_size_bridges() which covers all the | |
1887 | * devices currently connected to the port and below. | |
1888 | */ | |
d555a50f NJ |
1889 | available_io = resource_size(&io); |
1890 | available_mmio = resource_size(&mmio); | |
1891 | available_mmio_pref = resource_size(&mmio_pref); | |
1892 | ||
1a576772 MW |
1893 | extend_bridge_window(bridge, io_res, add_list, available_io); |
1894 | extend_bridge_window(bridge, mmio_res, add_list, available_mmio); | |
1895 | extend_bridge_window(bridge, mmio_pref_res, add_list, | |
1896 | available_mmio_pref); | |
1897 | ||
1a576772 MW |
1898 | /* |
1899 | * Calculate how many hotplug bridges and normal bridges there | |
0d607618 | 1900 | * are on this bus. We will distribute the additional available |
1a576772 MW |
1901 | * resources between hotplug bridges. |
1902 | */ | |
1903 | for_each_pci_bridge(dev, bus) { | |
1904 | if (dev->is_hotplug_bridge) | |
1905 | hotplug_bridges++; | |
1906 | else | |
1907 | normal_bridges++; | |
1908 | } | |
1909 | ||
5c6bcc34 NJ |
1910 | /* |
1911 | * There is only one bridge on the bus so it gets all available | |
1912 | * resources which it can then distribute to the possible hotplug | |
1913 | * bridges below. | |
1914 | */ | |
1915 | if (hotplug_bridges + normal_bridges == 1) { | |
1916 | dev = list_first_entry(&bus->devices, struct pci_dev, bus_list); | |
3d67a2db | 1917 | if (dev->subordinate) |
5c6bcc34 | 1918 | pci_bus_distribute_available_resources(dev->subordinate, |
d555a50f | 1919 | add_list, io, mmio, mmio_pref); |
5c6bcc34 NJ |
1920 | return; |
1921 | } | |
1922 | ||
6a381ea6 NJ |
1923 | if (hotplug_bridges == 0) |
1924 | return; | |
1925 | ||
5c6bcc34 NJ |
1926 | /* |
1927 | * Calculate the total amount of extra resource space we can | |
1928 | * pass to bridges below this one. This is basically the | |
1929 | * extra space reduced by the minimal required space for the | |
1930 | * non-hotplug bridges. | |
1931 | */ | |
1932 | remaining_io = available_io; | |
1933 | remaining_mmio = available_mmio; | |
1934 | remaining_mmio_pref = available_mmio_pref; | |
1935 | ||
1a576772 MW |
1936 | for_each_pci_bridge(dev, bus) { |
1937 | const struct resource *res; | |
1938 | ||
1939 | if (dev->is_hotplug_bridge) | |
1940 | continue; | |
1941 | ||
1942 | /* | |
1943 | * Reduce the available resource space by what the | |
1944 | * bridge and devices below it occupy. | |
1945 | */ | |
1946 | res = &dev->resource[PCI_BRIDGE_RESOURCES + 0]; | |
1947 | if (!res->parent && available_io > resource_size(res)) | |
1948 | remaining_io -= resource_size(res); | |
1949 | ||
1950 | res = &dev->resource[PCI_BRIDGE_RESOURCES + 1]; | |
1951 | if (!res->parent && available_mmio > resource_size(res)) | |
1952 | remaining_mmio -= resource_size(res); | |
1953 | ||
1954 | res = &dev->resource[PCI_BRIDGE_RESOURCES + 2]; | |
1955 | if (!res->parent && available_mmio_pref > resource_size(res)) | |
1956 | remaining_mmio_pref -= resource_size(res); | |
1957 | } | |
1958 | ||
1959 | /* | |
1960 | * Go over devices on this bus and distribute the remaining | |
1961 | * resource space between hotplug bridges. | |
1962 | */ | |
1963 | for_each_pci_bridge(dev, bus) { | |
053eb5c1 | 1964 | resource_size_t align; |
1a576772 MW |
1965 | struct pci_bus *b; |
1966 | ||
1967 | b = dev->subordinate; | |
14fe5951 | 1968 | if (!b || !dev->is_hotplug_bridge) |
1a576772 MW |
1969 | continue; |
1970 | ||
14fe5951 MW |
1971 | /* |
1972 | * Distribute available extra resources equally between | |
1973 | * hotplug-capable downstream ports taking alignment into | |
1974 | * account. | |
14fe5951 MW |
1975 | */ |
1976 | align = pci_resource_alignment(bridge, io_res); | |
053eb5c1 NJ |
1977 | io_per_hp = div64_ul(available_io, hotplug_bridges); |
1978 | io_per_hp = min(ALIGN(io_per_hp, align), remaining_io); | |
1979 | remaining_io -= io_per_hp; | |
14fe5951 MW |
1980 | |
1981 | align = pci_resource_alignment(bridge, mmio_res); | |
053eb5c1 NJ |
1982 | mmio_per_hp = div64_ul(available_mmio, hotplug_bridges); |
1983 | mmio_per_hp = min(ALIGN(mmio_per_hp, align), remaining_mmio); | |
1984 | remaining_mmio -= mmio_per_hp; | |
14fe5951 MW |
1985 | |
1986 | align = pci_resource_alignment(bridge, mmio_pref_res); | |
053eb5c1 NJ |
1987 | mmio_pref_per_hp = div64_ul(available_mmio_pref, |
1988 | hotplug_bridges); | |
1989 | mmio_pref_per_hp = min(ALIGN(mmio_pref_per_hp, align), | |
1990 | remaining_mmio_pref); | |
1991 | remaining_mmio_pref -= mmio_pref_per_hp; | |
1992 | ||
d555a50f NJ |
1993 | io.end = io.start + io_per_hp - 1; |
1994 | mmio.end = mmio.start + mmio_per_hp - 1; | |
1995 | mmio_pref.end = mmio_pref.start + mmio_pref_per_hp - 1; | |
1996 | ||
1997 | pci_bus_distribute_available_resources(b, add_list, io, mmio, | |
1998 | mmio_pref); | |
1a576772 MW |
1999 | } |
2000 | } | |
2001 | ||
0d607618 NJ |
2002 | static void pci_bridge_distribute_available_resources(struct pci_dev *bridge, |
2003 | struct list_head *add_list) | |
1a576772 | 2004 | { |
d555a50f | 2005 | struct resource available_io, available_mmio, available_mmio_pref; |
1a576772 MW |
2006 | |
2007 | if (!bridge->is_hotplug_bridge) | |
2008 | return; | |
2009 | ||
2010 | /* Take the initial extra resources from the hotplug port */ | |
d555a50f NJ |
2011 | available_io = bridge->resource[PCI_BRIDGE_RESOURCES + 0]; |
2012 | available_mmio = bridge->resource[PCI_BRIDGE_RESOURCES + 1]; | |
2013 | available_mmio_pref = bridge->resource[PCI_BRIDGE_RESOURCES + 2]; | |
1a576772 MW |
2014 | |
2015 | pci_bus_distribute_available_resources(bridge->subordinate, | |
0d607618 NJ |
2016 | add_list, available_io, |
2017 | available_mmio, | |
2018 | available_mmio_pref); | |
1a576772 MW |
2019 | } |
2020 | ||
6841ec68 YL |
2021 | void pci_assign_unassigned_bridge_resources(struct pci_dev *bridge) |
2022 | { | |
2023 | struct pci_bus *parent = bridge->subordinate; | |
0d607618 NJ |
2024 | /* List of resources that want additional resources */ |
2025 | LIST_HEAD(add_list); | |
2026 | ||
32180e40 | 2027 | int tried_times = 0; |
bdc4abec | 2028 | LIST_HEAD(fail_head); |
b9b0bba9 | 2029 | struct pci_dev_resource *fail_res; |
6841ec68 | 2030 | int retval; |
32180e40 | 2031 | |
32180e40 | 2032 | again: |
8424d759 | 2033 | __pci_bus_size_bridges(parent, &add_list); |
1a576772 MW |
2034 | |
2035 | /* | |
0d607618 NJ |
2036 | * Distribute remaining resources (if any) equally between hotplug |
2037 | * bridges below. This makes it possible to extend the hierarchy | |
2038 | * later without running out of resources. | |
1a576772 MW |
2039 | */ |
2040 | pci_bridge_distribute_available_resources(bridge, &add_list); | |
2041 | ||
bdc4abec YL |
2042 | __pci_bridge_assign_resources(bridge, &add_list, &fail_head); |
2043 | BUG_ON(!list_empty(&add_list)); | |
32180e40 YL |
2044 | tried_times++; |
2045 | ||
bdc4abec | 2046 | if (list_empty(&fail_head)) |
3f579c34 | 2047 | goto enable_all; |
32180e40 YL |
2048 | |
2049 | if (tried_times >= 2) { | |
0d607618 | 2050 | /* Still fail, don't need to try more */ |
bffc56d4 | 2051 | free_list(&fail_head); |
3f579c34 | 2052 | goto enable_all; |
32180e40 YL |
2053 | } |
2054 | ||
2055 | printk(KERN_DEBUG "PCI: No. %d try to assign unassigned res\n", | |
2056 | tried_times + 1); | |
2057 | ||
2058 | /* | |
0d607618 NJ |
2059 | * Try to release leaf bridge's resources that aren't big enough |
2060 | * to contain child device resources. | |
32180e40 | 2061 | */ |
61e83cdd YL |
2062 | list_for_each_entry(fail_res, &fail_head, list) |
2063 | pci_bus_release_bridge_resources(fail_res->dev->bus, | |
cb21bc94 | 2064 | fail_res->flags & PCI_RES_TYPE_MASK, |
32180e40 | 2065 | whole_subtree); |
61e83cdd | 2066 | |
0d607618 | 2067 | /* Restore size and flags */ |
b9b0bba9 YL |
2068 | list_for_each_entry(fail_res, &fail_head, list) { |
2069 | struct resource *res = fail_res->res; | |
9db8dc6d | 2070 | int idx; |
32180e40 | 2071 | |
b9b0bba9 YL |
2072 | res->start = fail_res->start; |
2073 | res->end = fail_res->end; | |
2074 | res->flags = fail_res->flags; | |
9db8dc6d LG |
2075 | |
2076 | if (pci_is_bridge(fail_res->dev)) { | |
2077 | idx = res - &fail_res->dev->resource[0]; | |
2078 | if (idx >= PCI_BRIDGE_RESOURCES && | |
2079 | idx <= PCI_BRIDGE_RESOURCE_END) | |
2080 | res->flags = 0; | |
2081 | } | |
32180e40 | 2082 | } |
bffc56d4 | 2083 | free_list(&fail_head); |
32180e40 YL |
2084 | |
2085 | goto again; | |
3f579c34 YL |
2086 | |
2087 | enable_all: | |
2088 | retval = pci_reenable_device(bridge); | |
9fc9eea0 | 2089 | if (retval) |
7506dc79 | 2090 | pci_err(bridge, "Error reenabling bridge (%d)\n", retval); |
3f579c34 | 2091 | pci_set_master(bridge); |
6841ec68 YL |
2092 | } |
2093 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bridge_resources); | |
9b03088f | 2094 | |
8bb705e3 CK |
2095 | int pci_reassign_bridge_resources(struct pci_dev *bridge, unsigned long type) |
2096 | { | |
2097 | struct pci_dev_resource *dev_res; | |
2098 | struct pci_dev *next; | |
2099 | LIST_HEAD(saved); | |
2100 | LIST_HEAD(added); | |
2101 | LIST_HEAD(failed); | |
2102 | unsigned int i; | |
2103 | int ret; | |
2104 | ||
fb794a70 BH |
2105 | down_read(&pci_bus_sem); |
2106 | ||
8bb705e3 CK |
2107 | /* Walk to the root hub, releasing bridge BARs when possible */ |
2108 | next = bridge; | |
2109 | do { | |
2110 | bridge = next; | |
2111 | for (i = PCI_BRIDGE_RESOURCES; i < PCI_BRIDGE_RESOURCE_END; | |
2112 | i++) { | |
2113 | struct resource *res = &bridge->resource[i]; | |
2114 | ||
2115 | if ((res->flags ^ type) & PCI_RES_TYPE_MASK) | |
2116 | continue; | |
2117 | ||
2118 | /* Ignore BARs which are still in use */ | |
2119 | if (res->child) | |
2120 | continue; | |
2121 | ||
2122 | ret = add_to_list(&saved, bridge, res, 0, 0); | |
2123 | if (ret) | |
2124 | goto cleanup; | |
2125 | ||
7506dc79 | 2126 | pci_info(bridge, "BAR %d: releasing %pR\n", |
8bb705e3 CK |
2127 | i, res); |
2128 | ||
2129 | if (res->parent) | |
2130 | release_resource(res); | |
2131 | res->start = 0; | |
2132 | res->end = 0; | |
2133 | break; | |
2134 | } | |
2135 | if (i == PCI_BRIDGE_RESOURCE_END) | |
2136 | break; | |
2137 | ||
2138 | next = bridge->bus ? bridge->bus->self : NULL; | |
2139 | } while (next); | |
2140 | ||
fb794a70 BH |
2141 | if (list_empty(&saved)) { |
2142 | up_read(&pci_bus_sem); | |
8bb705e3 | 2143 | return -ENOENT; |
fb794a70 | 2144 | } |
8bb705e3 CK |
2145 | |
2146 | __pci_bus_size_bridges(bridge->subordinate, &added); | |
2147 | __pci_bridge_assign_resources(bridge, &added, &failed); | |
2148 | BUG_ON(!list_empty(&added)); | |
2149 | ||
2150 | if (!list_empty(&failed)) { | |
2151 | ret = -ENOSPC; | |
2152 | goto cleanup; | |
2153 | } | |
2154 | ||
2155 | list_for_each_entry(dev_res, &saved, list) { | |
0d607618 | 2156 | /* Skip the bridge we just assigned resources for */ |
8bb705e3 CK |
2157 | if (bridge == dev_res->dev) |
2158 | continue; | |
2159 | ||
2160 | bridge = dev_res->dev; | |
2161 | pci_setup_bridge(bridge->subordinate); | |
2162 | } | |
2163 | ||
2164 | free_list(&saved); | |
fb794a70 | 2165 | up_read(&pci_bus_sem); |
8bb705e3 CK |
2166 | return 0; |
2167 | ||
2168 | cleanup: | |
0d607618 | 2169 | /* Restore size and flags */ |
8bb705e3 CK |
2170 | list_for_each_entry(dev_res, &failed, list) { |
2171 | struct resource *res = dev_res->res; | |
2172 | ||
2173 | res->start = dev_res->start; | |
2174 | res->end = dev_res->end; | |
2175 | res->flags = dev_res->flags; | |
2176 | } | |
2177 | free_list(&failed); | |
2178 | ||
2179 | /* Revert to the old configuration */ | |
2180 | list_for_each_entry(dev_res, &saved, list) { | |
2181 | struct resource *res = dev_res->res; | |
2182 | ||
2183 | bridge = dev_res->dev; | |
2184 | i = res - bridge->resource; | |
2185 | ||
2186 | res->start = dev_res->start; | |
2187 | res->end = dev_res->end; | |
2188 | res->flags = dev_res->flags; | |
2189 | ||
2190 | pci_claim_resource(bridge, i); | |
2191 | pci_setup_bridge(bridge->subordinate); | |
2192 | } | |
2193 | free_list(&saved); | |
fb794a70 | 2194 | up_read(&pci_bus_sem); |
8bb705e3 CK |
2195 | |
2196 | return ret; | |
2197 | } | |
2198 | ||
17787940 | 2199 | void pci_assign_unassigned_bus_resources(struct pci_bus *bus) |
9b03088f | 2200 | { |
9b03088f | 2201 | struct pci_dev *dev; |
0d607618 NJ |
2202 | /* List of resources that want additional resources */ |
2203 | LIST_HEAD(add_list); | |
9b03088f | 2204 | |
9b03088f | 2205 | down_read(&pci_bus_sem); |
24a0c654 AS |
2206 | for_each_pci_bridge(dev, bus) |
2207 | if (pci_has_subordinate(dev)) | |
2208 | __pci_bus_size_bridges(dev->subordinate, &add_list); | |
9b03088f YL |
2209 | up_read(&pci_bus_sem); |
2210 | __pci_bus_assign_resources(bus, &add_list, NULL); | |
bdc4abec | 2211 | BUG_ON(!list_empty(&add_list)); |
17787940 | 2212 | } |
e6b29dea | 2213 | EXPORT_SYMBOL_GPL(pci_assign_unassigned_bus_resources); |