]> Git Repo - linux.git/blame - arch/arm/Kconfig
ARM: 7927/1: dcache: select DCACHE_WORD_ACCESS for big-endian CPUs
[linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
b1b3f49c
RK
4 select ARCH_BINFMT_ELF_RANDOMIZE_PIE
5 select ARCH_HAS_ATOMIC64_DEC_IF_POSITIVE
3d06770e 6 select ARCH_HAS_TICK_BROADCAST if GENERIC_CLOCKEVENTS_BROADCAST
171b3f0d 7 select ARCH_HAVE_CUSTOM_GPIO_H
d7018848 8 select ARCH_MIGHT_HAVE_PC_PARPORT
017f161a 9 select ARCH_USE_BUILTIN_BSWAP
0cbad9c9 10 select ARCH_USE_CMPXCHG_LOCKREF
b1b3f49c 11 select ARCH_WANT_IPC_PARSE_VERSION
ee951c63 12 select BUILDTIME_EXTABLE_SORT if MMU
171b3f0d 13 select CLONE_BACKWARDS
b1b3f49c 14 select CPU_PM if (SUSPEND || CPU_IDLE)
cb601185 15 select DCACHE_WORD_ACCESS if (CPU_V6 || CPU_V6K || CPU_V7) && MMU
4477ca45 16 select GENERIC_ATOMIC64 if (CPU_V7M || CPU_V6 || !CPU_32v6K || !AEABI)
b1b3f49c 17 select GENERIC_CLOCKEVENTS_BROADCAST if SMP
171b3f0d 18 select GENERIC_IDLE_POLL_SETUP
b1b3f49c
RK
19 select GENERIC_IRQ_PROBE
20 select GENERIC_IRQ_SHOW
b1b3f49c 21 select GENERIC_PCI_IOMAP
38ff87f7 22 select GENERIC_SCHED_CLOCK
b1b3f49c
RK
23 select GENERIC_SMP_IDLE_THREAD
24 select GENERIC_STRNCPY_FROM_USER
25 select GENERIC_STRNLEN_USER
26 select HARDIRQS_SW_RESEND
09f05d85 27 select HAVE_ARCH_JUMP_LABEL if !XIP_KERNEL
5cbad0eb 28 select HAVE_ARCH_KGDB
91702175 29 select HAVE_ARCH_SECCOMP_FILTER if (AEABI && !OABI_COMPAT)
0693bf68 30 select HAVE_ARCH_TRACEHOOK
b1b3f49c 31 select HAVE_BPF_JIT
171b3f0d 32 select HAVE_CONTEXT_TRACKING
b1b3f49c
RK
33 select HAVE_C_RECORDMCOUNT
34 select HAVE_DEBUG_KMEMLEAK
35 select HAVE_DMA_API_DEBUG
36 select HAVE_DMA_ATTRS
37 select HAVE_DMA_CONTIGUOUS if MMU
80be7a7f 38 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
b1b3f49c 39 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
0e341af8 40 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
b1b3f49c 41 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
1fe53268 42 select HAVE_GENERIC_DMA_COHERENT
b1b3f49c
RK
43 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
44 select HAVE_IDE if PCI || ISA || PCMCIA
87c46b6c 45 select HAVE_IRQ_TIME_ACCOUNTING
e7db7b42 46 select HAVE_KERNEL_GZIP
f9b493ac 47 select HAVE_KERNEL_LZ4
6e8699f7 48 select HAVE_KERNEL_LZMA
b1b3f49c 49 select HAVE_KERNEL_LZO
a7f464f3 50 select HAVE_KERNEL_XZ
b1b3f49c
RK
51 select HAVE_KPROBES if !XIP_KERNEL
52 select HAVE_KRETPROBES if (HAVE_KPROBES)
53 select HAVE_MEMBLOCK
171b3f0d 54 select HAVE_MOD_ARCH_SPECIFIC if ARM_UNWIND
b1b3f49c 55 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
7ada189f 56 select HAVE_PERF_EVENTS
49863894
WD
57 select HAVE_PERF_REGS
58 select HAVE_PERF_USER_STACK_DUMP
e513f8bf 59 select HAVE_REGS_AND_STACK_ACCESS_API
b1b3f49c 60 select HAVE_SYSCALL_TRACEPOINTS
af1839eb 61 select HAVE_UID16
31c1fc81 62 select HAVE_VIRT_CPU_ACCOUNTING_GEN
da0ec6f7 63 select IRQ_FORCED_THREADING
3d92a71a 64 select KTIME_SCALAR
171b3f0d
RK
65 select MODULES_USE_ELF_REL
66 select OLD_SIGACTION
67 select OLD_SIGSUSPEND3
b1b3f49c
RK
68 select PERF_USE_VMALLOC
69 select RTC_LIB
70 select SYS_SUPPORTS_APM_EMULATION
171b3f0d
RK
71 # Above selects are sorted alphabetically; please add new ones
72 # according to that. Thanks.
1da177e4
LT
73 help
74 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 75 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 76 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 77 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
78 Europe. There is an ARM Linux project with a web page at
79 <http://www.arm.linux.org.uk/>.
80
74facffe
RK
81config ARM_HAS_SG_CHAIN
82 bool
83
4ce63fcd
MS
84config NEED_SG_DMA_LENGTH
85 bool
86
87config ARM_DMA_USE_IOMMU
4ce63fcd 88 bool
b1b3f49c
RK
89 select ARM_HAS_SG_CHAIN
90 select NEED_SG_DMA_LENGTH
4ce63fcd 91
60460abf
SWK
92if ARM_DMA_USE_IOMMU
93
94config ARM_DMA_IOMMU_ALIGNMENT
95 int "Maximum PAGE_SIZE order of alignment for DMA IOMMU buffers"
96 range 4 9
97 default 8
98 help
99 DMA mapping framework by default aligns all buffers to the smallest
100 PAGE_SIZE order which is greater than or equal to the requested buffer
101 size. This works well for buffers up to a few hundreds kilobytes, but
102 for larger buffers it just a waste of address space. Drivers which has
103 relatively small addressing window (like 64Mib) might run out of
104 virtual space with just a few allocations.
105
106 With this parameter you can specify the maximum PAGE_SIZE order for
107 DMA IOMMU buffers. Larger buffers will be aligned only to this
108 specified order. The order is expressed as a power of two multiplied
109 by the PAGE_SIZE.
110
111endif
112
1a189b97
RK
113config HAVE_PWM
114 bool
115
0b05da72
HUK
116config MIGHT_HAVE_PCI
117 bool
118
75e7153a
RB
119config SYS_SUPPORTS_APM_EMULATION
120 bool
121
bc581770
LW
122config HAVE_TCM
123 bool
124 select GENERIC_ALLOCATOR
125
e119bfff
RK
126config HAVE_PROC_CPU
127 bool
128
5ea81769
AV
129config NO_IOPORT
130 bool
5ea81769 131
1da177e4
LT
132config EISA
133 bool
134 ---help---
135 The Extended Industry Standard Architecture (EISA) bus was
136 developed as an open alternative to the IBM MicroChannel bus.
137
138 The EISA bus provided some of the features of the IBM MicroChannel
139 bus while maintaining backward compatibility with cards made for
140 the older ISA bus. The EISA bus saw limited use between 1988 and
141 1995 when it was made obsolete by the PCI bus.
142
143 Say Y here if you are building a kernel for an EISA-based machine.
144
145 Otherwise, say N.
146
147config SBUS
148 bool
149
f16fb1ec
RK
150config STACKTRACE_SUPPORT
151 bool
152 default y
153
f76e9154
NP
154config HAVE_LATENCYTOP_SUPPORT
155 bool
156 depends on !SMP
157 default y
158
f16fb1ec
RK
159config LOCKDEP_SUPPORT
160 bool
161 default y
162
7ad1bcb2
RK
163config TRACE_IRQFLAGS_SUPPORT
164 bool
165 default y
166
1da177e4
LT
167config RWSEM_GENERIC_SPINLOCK
168 bool
169 default y
170
171config RWSEM_XCHGADD_ALGORITHM
172 bool
173
f0d1b0b3
DH
174config ARCH_HAS_ILOG2_U32
175 bool
f0d1b0b3
DH
176
177config ARCH_HAS_ILOG2_U64
178 bool
f0d1b0b3 179
89c52ed4
BD
180config ARCH_HAS_CPUFREQ
181 bool
182 help
183 Internal node to signify that the ARCH has CPUFREQ support
184 and that the relevant menu configurations are displayed for
185 it.
186
4a1b5733
EV
187config ARCH_HAS_BANDGAP
188 bool
189
b89c3b16
AM
190config GENERIC_HWEIGHT
191 bool
192 default y
193
1da177e4
LT
194config GENERIC_CALIBRATE_DELAY
195 bool
196 default y
197
a08b6b79
AV
198config ARCH_MAY_HAVE_PC_FDC
199 bool
200
5ac6da66
CL
201config ZONE_DMA
202 bool
5ac6da66 203
ccd7ab7f
FT
204config NEED_DMA_MAP_STATE
205 def_bool y
206
58af4a24
RH
207config ARCH_HAS_DMA_SET_COHERENT_MASK
208 bool
209
1da177e4
LT
210config GENERIC_ISA_DMA
211 bool
212
1da177e4
LT
213config FIQ
214 bool
215
13a5045d
RH
216config NEED_RET_TO_USER
217 bool
218
034d2f5a
AV
219config ARCH_MTD_XIP
220 bool
221
c760fc19
HC
222config VECTORS_BASE
223 hex
6afd6fae 224 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
225 default DRAM_BASE if REMAP_VECTORS_TO_RAM
226 default 0x00000000
227 help
19accfd3
RK
228 The base address of exception vectors. This must be two pages
229 in size.
c760fc19 230
dc21af99 231config ARM_PATCH_PHYS_VIRT
c1becedc
RK
232 bool "Patch physical to virtual translations at runtime" if EMBEDDED
233 default y
b511d75d 234 depends on !XIP_KERNEL && MMU
dc21af99
RK
235 depends on !ARCH_REALVIEW || !SPARSEMEM
236 help
111e9a5c
RK
237 Patch phys-to-virt and virt-to-phys translation functions at
238 boot and module load time according to the position of the
239 kernel in system memory.
dc21af99 240
111e9a5c 241 This can only be used with non-XIP MMU kernels where the base
daece596 242 of physical memory is at a 16MB boundary.
dc21af99 243
c1becedc
RK
244 Only disable this option if you know that you do not require
245 this feature (eg, building a kernel for a single machine) and
246 you need to shrink the kernel to the minimal size.
dc21af99 247
01464226
RH
248config NEED_MACH_GPIO_H
249 bool
250 help
251 Select this when mach/gpio.h is required to provide special
252 definitions for this platform. The need for mach/gpio.h should
253 be avoided when possible.
254
c334bc15
RH
255config NEED_MACH_IO_H
256 bool
257 help
258 Select this when mach/io.h is required to provide special
259 definitions for this platform. The need for mach/io.h should
260 be avoided when possible.
261
0cdc8b92 262config NEED_MACH_MEMORY_H
1b9f95f8
NP
263 bool
264 help
0cdc8b92
NP
265 Select this when mach/memory.h is required to provide special
266 definitions for this platform. The need for mach/memory.h should
267 be avoided when possible.
dc21af99 268
1b9f95f8 269config PHYS_OFFSET
974c0724 270 hex "Physical address of main memory" if MMU
0cdc8b92 271 depends on !ARM_PATCH_PHYS_VIRT && !NEED_MACH_MEMORY_H
974c0724 272 default DRAM_BASE if !MMU
111e9a5c 273 help
1b9f95f8
NP
274 Please provide the physical address corresponding to the
275 location of main memory in your system.
cada3c08 276
87e040b6
SG
277config GENERIC_BUG
278 def_bool y
279 depends on BUG
280
1da177e4
LT
281source "init/Kconfig"
282
dc52ddc0
MH
283source "kernel/Kconfig.freezer"
284
1da177e4
LT
285menu "System Type"
286
3c427975
HC
287config MMU
288 bool "MMU-based Paged Memory Management Support"
289 default y
290 help
291 Select if you want MMU-based virtualised addressing space
292 support by paged memory management. If unsure, say 'Y'.
293
ccf50e23
RK
294#
295# The "ARM system type" choice list is ordered alphabetically by option
296# text. Please add new entries in the option alphabetic order.
297#
1da177e4
LT
298choice
299 prompt "ARM system type"
1420b22b
AB
300 default ARCH_VERSATILE if !MMU
301 default ARCH_MULTIPLATFORM if MMU
1da177e4 302
387798b3
RH
303config ARCH_MULTIPLATFORM
304 bool "Allow multiple platforms to be selected"
b1b3f49c 305 depends on MMU
387798b3
RH
306 select ARM_PATCH_PHYS_VIRT
307 select AUTO_ZRELADDR
66314223 308 select COMMON_CLK
387798b3 309 select MULTI_IRQ_HANDLER
66314223
DN
310 select SPARSE_IRQ
311 select USE_OF
66314223 312
4af6fee1
DS
313config ARCH_INTEGRATOR
314 bool "ARM Ltd. Integrator family"
89c52ed4 315 select ARCH_HAS_CPUFREQ
b1b3f49c 316 select ARM_AMBA
a613163d 317 select COMMON_CLK
f9a6aa43 318 select COMMON_CLK_VERSATILE
b1b3f49c 319 select GENERIC_CLOCKEVENTS
9904f793 320 select HAVE_TCM
c5a0adb5 321 select ICST
b1b3f49c
RK
322 select MULTI_IRQ_HANDLER
323 select NEED_MACH_MEMORY_H
f4b8b319 324 select PLAT_VERSATILE
695436e3 325 select SPARSE_IRQ
d7057e1d 326 select USE_OF
2389d501 327 select VERSATILE_FPGA_IRQ
4af6fee1
DS
328 help
329 Support for ARM's Integrator platform.
330
331config ARCH_REALVIEW
332 bool "ARM Ltd. RealView family"
b1b3f49c 333 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 334 select ARM_AMBA
b1b3f49c 335 select ARM_TIMER_SP804
f9a6aa43
LW
336 select COMMON_CLK
337 select COMMON_CLK_VERSATILE
ae30ceac 338 select GENERIC_CLOCKEVENTS
b56ba8aa 339 select GPIO_PL061 if GPIOLIB
b1b3f49c 340 select ICST
0cdc8b92 341 select NEED_MACH_MEMORY_H
b1b3f49c
RK
342 select PLAT_VERSATILE
343 select PLAT_VERSATILE_CLCD
4af6fee1
DS
344 help
345 This enables support for ARM Ltd RealView boards.
346
347config ARCH_VERSATILE
348 bool "ARM Ltd. Versatile family"
b1b3f49c 349 select ARCH_WANT_OPTIONAL_GPIOLIB
4af6fee1 350 select ARM_AMBA
b1b3f49c 351 select ARM_TIMER_SP804
4af6fee1 352 select ARM_VIC
6d803ba7 353 select CLKDEV_LOOKUP
b1b3f49c 354 select GENERIC_CLOCKEVENTS
aa3831cf 355 select HAVE_MACH_CLKDEV
c5a0adb5 356 select ICST
f4b8b319 357 select PLAT_VERSATILE
3414ba8c 358 select PLAT_VERSATILE_CLCD
b1b3f49c 359 select PLAT_VERSATILE_CLOCK
2389d501 360 select VERSATILE_FPGA_IRQ
4af6fee1
DS
361 help
362 This enables support for ARM Ltd Versatile board.
363
8fc5ffa0
AV
364config ARCH_AT91
365 bool "Atmel AT91"
f373e8c0 366 select ARCH_REQUIRE_GPIOLIB
bd602995 367 select CLKDEV_LOOKUP
e261501d 368 select IRQ_DOMAIN
01464226 369 select NEED_MACH_GPIO_H
1ac02d79 370 select NEED_MACH_IO_H if PCCARD
6732ae5c
JCPV
371 select PINCTRL
372 select PINCTRL_AT91 if USE_OF
4af6fee1 373 help
929e994f
NF
374 This enables support for systems based on Atmel
375 AT91RM9200 and AT91SAM9* processors.
4af6fee1 376
93e22567
RK
377config ARCH_CLPS711X
378 bool "Cirrus Logic CLPS711x/EP721x/EP731x-based"
a3b8d4a5 379 select ARCH_REQUIRE_GPIOLIB
ea7d1bc9 380 select AUTO_ZRELADDR
c99f72ad 381 select CLKSRC_MMIO
93e22567
RK
382 select COMMON_CLK
383 select CPU_ARM720T
4a8355c4 384 select GENERIC_CLOCKEVENTS
6597619f 385 select MFD_SYSCON
99f04c8f 386 select MULTI_IRQ_HANDLER
0d8be81c 387 select SPARSE_IRQ
93e22567
RK
388 help
389 Support for Cirrus Logic 711x/721x/731x based boards.
390
788c9700
RK
391config ARCH_GEMINI
392 bool "Cortina Systems Gemini"
788c9700 393 select ARCH_REQUIRE_GPIOLIB
f3372c01 394 select CLKSRC_MMIO
b1b3f49c 395 select CPU_FA526
f3372c01 396 select GENERIC_CLOCKEVENTS
788c9700
RK
397 help
398 Support for the Cortina Systems Gemini family SoCs
399
1da177e4
LT
400config ARCH_EBSA110
401 bool "EBSA-110"
b1b3f49c 402 select ARCH_USES_GETTIMEOFFSET
c750815e 403 select CPU_SA110
f7e68bbf 404 select ISA
c334bc15 405 select NEED_MACH_IO_H
0cdc8b92 406 select NEED_MACH_MEMORY_H
b1b3f49c 407 select NO_IOPORT
1da177e4
LT
408 help
409 This is an evaluation board for the StrongARM processor available
f6c8965a 410 from Digital. It has limited hardware on-board, including an
1da177e4
LT
411 Ethernet interface, two PCMCIA sockets, two serial ports and a
412 parallel port.
413
e7736d47
LB
414config ARCH_EP93XX
415 bool "EP93xx-based"
b1b3f49c
RK
416 select ARCH_HAS_HOLES_MEMORYMODEL
417 select ARCH_REQUIRE_GPIOLIB
418 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
419 select ARM_AMBA
420 select ARM_VIC
6d803ba7 421 select CLKDEV_LOOKUP
b1b3f49c 422 select CPU_ARM920T
5725aeae 423 select NEED_MACH_MEMORY_H
e7736d47
LB
424 help
425 This enables support for the Cirrus EP93xx series of CPUs.
426
1da177e4
LT
427config ARCH_FOOTBRIDGE
428 bool "FootBridge"
c750815e 429 select CPU_SA110
1da177e4 430 select FOOTBRIDGE
4e8d7637 431 select GENERIC_CLOCKEVENTS
d0ee9f40 432 select HAVE_IDE
8ef6e620 433 select NEED_MACH_IO_H if !MMU
0cdc8b92 434 select NEED_MACH_MEMORY_H
f999b8bd
MM
435 help
436 Support for systems based on the DC21285 companion chip
437 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 438
4af6fee1
DS
439config ARCH_NETX
440 bool "Hilscher NetX based"
b1b3f49c 441 select ARM_VIC
234b6ced 442 select CLKSRC_MMIO
c750815e 443 select CPU_ARM926T
2fcfe6b8 444 select GENERIC_CLOCKEVENTS
f999b8bd 445 help
4af6fee1
DS
446 This enables support for systems based on the Hilscher NetX Soc
447
3b938be6
RK
448config ARCH_IOP13XX
449 bool "IOP13xx-based"
450 depends on MMU
b1b3f49c 451 select CPU_XSC3
0cdc8b92 452 select NEED_MACH_MEMORY_H
13a5045d 453 select NEED_RET_TO_USER
b1b3f49c
RK
454 select PCI
455 select PLAT_IOP
456 select VMSPLIT_1G
3b938be6
RK
457 help
458 Support for Intel's IOP13XX (XScale) family of processors.
459
3f7e5815
LB
460config ARCH_IOP32X
461 bool "IOP32x-based"
a4f7e763 462 depends on MMU
b1b3f49c 463 select ARCH_REQUIRE_GPIOLIB
c750815e 464 select CPU_XSCALE
e9004f50 465 select GPIO_IOP
13a5045d 466 select NEED_RET_TO_USER
f7e68bbf 467 select PCI
b1b3f49c 468 select PLAT_IOP
f999b8bd 469 help
3f7e5815
LB
470 Support for Intel's 80219 and IOP32X (XScale) family of
471 processors.
472
473config ARCH_IOP33X
474 bool "IOP33x-based"
475 depends on MMU
b1b3f49c 476 select ARCH_REQUIRE_GPIOLIB
c750815e 477 select CPU_XSCALE
e9004f50 478 select GPIO_IOP
13a5045d 479 select NEED_RET_TO_USER
3f7e5815 480 select PCI
b1b3f49c 481 select PLAT_IOP
3f7e5815
LB
482 help
483 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 484
3b938be6
RK
485config ARCH_IXP4XX
486 bool "IXP4xx-based"
a4f7e763 487 depends on MMU
58af4a24 488 select ARCH_HAS_DMA_SET_COHERENT_MASK
d10d2d48 489 select ARCH_SUPPORTS_BIG_ENDIAN
b1b3f49c 490 select ARCH_REQUIRE_GPIOLIB
234b6ced 491 select CLKSRC_MMIO
c750815e 492 select CPU_XSCALE
b1b3f49c 493 select DMABOUNCE if PCI
3b938be6 494 select GENERIC_CLOCKEVENTS
0b05da72 495 select MIGHT_HAVE_PCI
c334bc15 496 select NEED_MACH_IO_H
9296d94d 497 select USB_EHCI_BIG_ENDIAN_DESC
171b3f0d 498 select USB_EHCI_BIG_ENDIAN_MMIO
c4713074 499 help
3b938be6 500 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 501
edabd38e
SB
502config ARCH_DOVE
503 bool "Marvell Dove"
edabd38e 504 select ARCH_REQUIRE_GPIOLIB
756b2531 505 select CPU_PJ4
edabd38e 506 select GENERIC_CLOCKEVENTS
0f81bd43 507 select MIGHT_HAVE_PCI
171b3f0d 508 select MVEBU_MBUS
9139acd1
SH
509 select PINCTRL
510 select PINCTRL_DOVE
abcda1dc 511 select PLAT_ORION_LEGACY
0f81bd43 512 select USB_ARCH_HAS_EHCI
edabd38e
SB
513 help
514 Support for the Marvell Dove SoC 88AP510
515
651c74c7
SB
516config ARCH_KIRKWOOD
517 bool "Marvell Kirkwood"
0e2ee0c0 518 select ARCH_HAS_CPUFREQ
a8865655 519 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 520 select CPU_FEROCEON
651c74c7 521 select GENERIC_CLOCKEVENTS
171b3f0d 522 select MVEBU_MBUS
b1b3f49c 523 select PCI
1dc831bf 524 select PCI_QUIRKS
f9e75922
AL
525 select PINCTRL
526 select PINCTRL_KIRKWOOD
abcda1dc 527 select PLAT_ORION_LEGACY
651c74c7
SB
528 help
529 Support for the following Marvell Kirkwood series SoCs:
530 88F6180, 88F6192 and 88F6281.
531
794d15b2
SS
532config ARCH_MV78XX0
533 bool "Marvell MV78xx0"
a8865655 534 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 535 select CPU_FEROCEON
794d15b2 536 select GENERIC_CLOCKEVENTS
171b3f0d 537 select MVEBU_MBUS
b1b3f49c 538 select PCI
abcda1dc 539 select PLAT_ORION_LEGACY
794d15b2
SS
540 help
541 Support for the following Marvell MV78xx0 series SoCs:
542 MV781x0, MV782x0.
543
9dd0b194 544config ARCH_ORION5X
585cf175
TP
545 bool "Marvell Orion"
546 depends on MMU
a8865655 547 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 548 select CPU_FEROCEON
51cbff1d 549 select GENERIC_CLOCKEVENTS
171b3f0d 550 select MVEBU_MBUS
b1b3f49c 551 select PCI
abcda1dc 552 select PLAT_ORION_LEGACY
585cf175 553 help
9dd0b194 554 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 555 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 556 Orion-2 (5281), Orion-1-90 (6183).
585cf175 557
788c9700 558config ARCH_MMP
2f7e8fae 559 bool "Marvell PXA168/910/MMP2"
788c9700 560 depends on MMU
788c9700 561 select ARCH_REQUIRE_GPIOLIB
6d803ba7 562 select CLKDEV_LOOKUP
b1b3f49c 563 select GENERIC_ALLOCATOR
788c9700 564 select GENERIC_CLOCKEVENTS
157d2644 565 select GPIO_PXA
c24b3114 566 select IRQ_DOMAIN
0f374561 567 select MULTI_IRQ_HANDLER
7c8f86a4 568 select PINCTRL
788c9700 569 select PLAT_PXA
0bd86961 570 select SPARSE_IRQ
788c9700 571 help
2f7e8fae 572 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
573
574config ARCH_KS8695
575 bool "Micrel/Kendin KS8695"
98830bc9 576 select ARCH_REQUIRE_GPIOLIB
c7e783d6 577 select CLKSRC_MMIO
b1b3f49c 578 select CPU_ARM922T
c7e783d6 579 select GENERIC_CLOCKEVENTS
b1b3f49c 580 select NEED_MACH_MEMORY_H
788c9700
RK
581 help
582 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
583 System-on-Chip devices.
584
788c9700
RK
585config ARCH_W90X900
586 bool "Nuvoton W90X900 CPU"
c52d3d68 587 select ARCH_REQUIRE_GPIOLIB
6d803ba7 588 select CLKDEV_LOOKUP
6fa5d5f7 589 select CLKSRC_MMIO
b1b3f49c 590 select CPU_ARM926T
58b5369e 591 select GENERIC_CLOCKEVENTS
788c9700 592 help
a8bc4ead 593 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
594 At present, the w90x900 has been renamed nuc900, regarding
595 the ARM series product line, you can login the following
596 link address to know more.
597
598 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
599 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 600
93e22567
RK
601config ARCH_LPC32XX
602 bool "NXP LPC32XX"
603 select ARCH_REQUIRE_GPIOLIB
604 select ARM_AMBA
605 select CLKDEV_LOOKUP
606 select CLKSRC_MMIO
607 select CPU_ARM926T
608 select GENERIC_CLOCKEVENTS
609 select HAVE_IDE
610 select HAVE_PWM
611 select USB_ARCH_HAS_OHCI
612 select USE_OF
613 help
614 Support for the NXP LPC32XX family of processors
615
1da177e4 616config ARCH_PXA
2c8086a5 617 bool "PXA2xx/PXA3xx-based"
a4f7e763 618 depends on MMU
89c52ed4 619 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
620 select ARCH_MTD_XIP
621 select ARCH_REQUIRE_GPIOLIB
622 select ARM_CPU_SUSPEND if PM
623 select AUTO_ZRELADDR
6d803ba7 624 select CLKDEV_LOOKUP
234b6ced 625 select CLKSRC_MMIO
981d0f39 626 select GENERIC_CLOCKEVENTS
157d2644 627 select GPIO_PXA
d0ee9f40 628 select HAVE_IDE
b1b3f49c 629 select MULTI_IRQ_HANDLER
b1b3f49c
RK
630 select PLAT_PXA
631 select SPARSE_IRQ
f999b8bd 632 help
2c8086a5 633 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 634
788c9700
RK
635config ARCH_MSM
636 bool "Qualcomm MSM"
923a081c 637 select ARCH_REQUIRE_GPIOLIB
c602520f 638 select CLKSRC_OF if OF
8cc7f533 639 select COMMON_CLK
b1b3f49c 640 select GENERIC_CLOCKEVENTS
49cbe786 641 help
4b53eb4f
DW
642 Support for Qualcomm MSM/QSD based systems. This runs on the
643 apps processor of the MSM/QSD and depends on a shared memory
644 interface to the modem processor which runs the baseband
645 stack and controls some vital subsystems
646 (clock and power control, etc).
49cbe786 647
c793c1b0 648config ARCH_SHMOBILE
6d72ad35 649 bool "Renesas SH-Mobile / R-Mobile"
69469995 650 select ARM_PATCH_PHYS_VIRT
5e93c6b4 651 select CLKDEV_LOOKUP
b1b3f49c 652 select GENERIC_CLOCKEVENTS
4c3ffffd 653 select HAVE_ARM_SCU if SMP
a894fcc2 654 select HAVE_ARM_TWD if SMP
aa3831cf 655 select HAVE_MACH_CLKDEV
3b55658a 656 select HAVE_SMP
ce5ea9f3 657 select MIGHT_HAVE_CACHE_L2X0
60f1435c 658 select MULTI_IRQ_HANDLER
b1b3f49c 659 select NO_IOPORT
2cd3c927 660 select PINCTRL
b1b3f49c
RK
661 select PM_GENERIC_DOMAINS if PM
662 select SPARSE_IRQ
c793c1b0 663 help
6d72ad35 664 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 665
1da177e4
LT
666config ARCH_RPC
667 bool "RiscPC"
668 select ARCH_ACORN
a08b6b79 669 select ARCH_MAY_HAVE_PC_FDC
07f841b7 670 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 671 select ARCH_USES_GETTIMEOFFSET
b1b3f49c 672 select FIQ
d0ee9f40 673 select HAVE_IDE
b1b3f49c
RK
674 select HAVE_PATA_PLATFORM
675 select ISA_DMA_API
c334bc15 676 select NEED_MACH_IO_H
0cdc8b92 677 select NEED_MACH_MEMORY_H
b1b3f49c 678 select NO_IOPORT
b4811bac 679 select VIRT_TO_BUS
1da177e4
LT
680 help
681 On the Acorn Risc-PC, Linux can support the internal IDE disk and
682 CD-ROM interface, serial and parallel port, and the floppy drive.
683
684config ARCH_SA1100
685 bool "SA1100-based"
89c52ed4 686 select ARCH_HAS_CPUFREQ
b1b3f49c
RK
687 select ARCH_MTD_XIP
688 select ARCH_REQUIRE_GPIOLIB
689 select ARCH_SPARSEMEM_ENABLE
690 select CLKDEV_LOOKUP
691 select CLKSRC_MMIO
1937f5b9 692 select CPU_FREQ
b1b3f49c 693 select CPU_SA1100
3e238be2 694 select GENERIC_CLOCKEVENTS
d0ee9f40 695 select HAVE_IDE
b1b3f49c 696 select ISA
0cdc8b92 697 select NEED_MACH_MEMORY_H
375dec92 698 select SPARSE_IRQ
f999b8bd
MM
699 help
700 Support for StrongARM 11x0 based boards.
1da177e4 701
b130d5c2
KK
702config ARCH_S3C24XX
703 bool "Samsung S3C24XX SoCs"
9d56c02a 704 select ARCH_HAS_CPUFREQ
53650430 705 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 706 select CLKDEV_LOOKUP
4280506a 707 select CLKSRC_SAMSUNG_PWM
7f78b6eb 708 select GENERIC_CLOCKEVENTS
880cf071 709 select GPIO_SAMSUNG
20676c15 710 select HAVE_S3C2410_I2C if I2C
b130d5c2 711 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 712 select HAVE_S3C_RTC if RTC_CLASS
17453dd2 713 select MULTI_IRQ_HANDLER
01464226 714 select NEED_MACH_GPIO_H
c334bc15 715 select NEED_MACH_IO_H
cd8dc7ae 716 select SAMSUNG_ATAGS
1da177e4 717 help
b130d5c2
KK
718 Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443
719 and S3C2450 SoCs based systems, such as the Simtec Electronics BAST
720 (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or the
721 Samsung SMDK2410 development board (and derivatives).
63b1f51b 722
a08ab637
BD
723config ARCH_S3C64XX
724 bool "Samsung S3C64XX"
b1b3f49c
RK
725 select ARCH_HAS_CPUFREQ
726 select ARCH_REQUIRE_GPIOLIB
89f0ce72 727 select ARM_VIC
b1b3f49c 728 select CLKDEV_LOOKUP
4280506a 729 select CLKSRC_SAMSUNG_PWM
b69f460d 730 select COMMON_CLK
b1b3f49c 731 select CPU_V6
04a49b71 732 select GENERIC_CLOCKEVENTS
880cf071 733 select GPIO_SAMSUNG
b1b3f49c
RK
734 select HAVE_S3C2410_I2C if I2C
735 select HAVE_S3C2410_WATCHDOG if WATCHDOG
6700397a 736 select HAVE_TCM
b1b3f49c 737 select NEED_MACH_GPIO_H
89f0ce72 738 select NO_IOPORT
b1b3f49c 739 select PLAT_SAMSUNG
6e2d9e93 740 select PM_GENERIC_DOMAINS
b1b3f49c
RK
741 select S3C_DEV_NAND
742 select S3C_GPIO_TRACK
cd8dc7ae 743 select SAMSUNG_ATAGS
b1b3f49c 744 select SAMSUNG_GPIOLIB_4BIT
6e2d9e93 745 select SAMSUNG_WAKEMASK
88f59738 746 select SAMSUNG_WDT_RESET
89f0ce72 747 select USB_ARCH_HAS_OHCI
a08ab637
BD
748 help
749 Samsung S3C64XX series based systems
750
49b7a491
KK
751config ARCH_S5P64X0
752 bool "Samsung S5P6440 S5P6450"
d8b22d25 753 select CLKDEV_LOOKUP
4280506a 754 select CLKSRC_SAMSUNG_PWM
b1b3f49c 755 select CPU_V6
9e65bbf2 756 select GENERIC_CLOCKEVENTS
880cf071 757 select GPIO_SAMSUNG
20676c15 758 select HAVE_S3C2410_I2C if I2C
b1b3f49c 759 select HAVE_S3C2410_WATCHDOG if WATCHDOG
754961a8 760 select HAVE_S3C_RTC if RTC_CLASS
01464226 761 select NEED_MACH_GPIO_H
cd8dc7ae 762 select SAMSUNG_ATAGS
171b3f0d 763 select SAMSUNG_WDT_RESET
c4ffccdd 764 help
49b7a491
KK
765 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
766 SMDK6450.
c4ffccdd 767
acc84707
MS
768config ARCH_S5PC100
769 bool "Samsung S5PC100"
53650430 770 select ARCH_REQUIRE_GPIOLIB
29e8eb0f 771 select CLKDEV_LOOKUP
4280506a 772 select CLKSRC_SAMSUNG_PWM
5a7652f2 773 select CPU_V7
6a5a2e3b 774 select GENERIC_CLOCKEVENTS
880cf071 775 select GPIO_SAMSUNG
20676c15 776 select HAVE_S3C2410_I2C if I2C
c39d8d55 777 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 778 select HAVE_S3C_RTC if RTC_CLASS
01464226 779 select NEED_MACH_GPIO_H
cd8dc7ae 780 select SAMSUNG_ATAGS
171b3f0d 781 select SAMSUNG_WDT_RESET
5a7652f2 782 help
acc84707 783 Samsung S5PC100 series based systems
5a7652f2 784
170f4e42
KK
785config ARCH_S5PV210
786 bool "Samsung S5PV210/S5PC110"
b1b3f49c 787 select ARCH_HAS_CPUFREQ
0f75a96b 788 select ARCH_HAS_HOLES_MEMORYMODEL
b1b3f49c 789 select ARCH_SPARSEMEM_ENABLE
b2a9dd46 790 select CLKDEV_LOOKUP
4280506a 791 select CLKSRC_SAMSUNG_PWM
b1b3f49c 792 select CPU_V7
9e65bbf2 793 select GENERIC_CLOCKEVENTS
880cf071 794 select GPIO_SAMSUNG
20676c15 795 select HAVE_S3C2410_I2C if I2C
c39d8d55 796 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 797 select HAVE_S3C_RTC if RTC_CLASS
01464226 798 select NEED_MACH_GPIO_H
0cdc8b92 799 select NEED_MACH_MEMORY_H
cd8dc7ae 800 select SAMSUNG_ATAGS
170f4e42
KK
801 help
802 Samsung S5PV210/S5PC110 series based systems
803
83014579 804config ARCH_EXYNOS
93e22567 805 bool "Samsung EXYNOS"
b1b3f49c 806 select ARCH_HAS_CPUFREQ
0f75a96b 807 select ARCH_HAS_HOLES_MEMORYMODEL
e245f969 808 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 809 select ARCH_SPARSEMEM_ENABLE
e245f969 810 select ARM_GIC
340fcb5c 811 select COMMON_CLK
b1b3f49c 812 select CPU_V7
cc0e72b8 813 select GENERIC_CLOCKEVENTS
20676c15 814 select HAVE_S3C2410_I2C if I2C
c39d8d55 815 select HAVE_S3C2410_WATCHDOG if WATCHDOG
b1b3f49c 816 select HAVE_S3C_RTC if RTC_CLASS
0cdc8b92 817 select NEED_MACH_MEMORY_H
6e726ea4 818 select SPARSE_IRQ
f8b1ac01 819 select USE_OF
cc0e72b8 820 help
83014579 821 Support for SAMSUNG's EXYNOS SoCs (EXYNOS4/5)
cc0e72b8 822
7c6337e2
KH
823config ARCH_DAVINCI
824 bool "TI DaVinci"
b1b3f49c 825 select ARCH_HAS_HOLES_MEMORYMODEL
dce1115b 826 select ARCH_REQUIRE_GPIOLIB
6d803ba7 827 select CLKDEV_LOOKUP
20e9969b 828 select GENERIC_ALLOCATOR
b1b3f49c 829 select GENERIC_CLOCKEVENTS
dc7ad3b3 830 select GENERIC_IRQ_CHIP
b1b3f49c 831 select HAVE_IDE
3ad7a42d 832 select TI_PRIV_EDMA
689e331f 833 select USE_OF
b1b3f49c 834 select ZONE_DMA
7c6337e2
KH
835 help
836 Support for TI's DaVinci platform.
837
a0694861
TL
838config ARCH_OMAP1
839 bool "TI OMAP1"
00a36698 840 depends on MMU
89c52ed4 841 select ARCH_HAS_CPUFREQ
9af915da 842 select ARCH_HAS_HOLES_MEMORYMODEL
a0694861 843 select ARCH_OMAP
21f47fbc 844 select ARCH_REQUIRE_GPIOLIB
b1b3f49c 845 select CLKDEV_LOOKUP
d6e15d78 846 select CLKSRC_MMIO
b1b3f49c 847 select GENERIC_CLOCKEVENTS
a0694861 848 select GENERIC_IRQ_CHIP
a0694861
TL
849 select HAVE_IDE
850 select IRQ_DOMAIN
851 select NEED_MACH_IO_H if PCCARD
852 select NEED_MACH_MEMORY_H
21f47fbc 853 help
a0694861 854 Support for older TI OMAP1 (omap7xx, omap15xx or omap16xx)
02c981c0 855
1da177e4
LT
856endchoice
857
387798b3
RH
858menu "Multiple platform selection"
859 depends on ARCH_MULTIPLATFORM
860
861comment "CPU Core family selection"
862
387798b3
RH
863config ARCH_MULTI_V4T
864 bool "ARMv4T based platforms (ARM720T, ARM920T, ...)"
387798b3 865 depends on !ARCH_MULTI_V6_V7
b1b3f49c 866 select ARCH_MULTI_V4_V5
24e860fb
AB
867 select CPU_ARM920T if !(CPU_ARM7TDMI || CPU_ARM720T || \
868 CPU_ARM740T || CPU_ARM9TDMI || CPU_ARM922T || \
869 CPU_ARM925T || CPU_ARM940T)
387798b3
RH
870
871config ARCH_MULTI_V5
872 bool "ARMv5 based platforms (ARM926T, XSCALE, PJ1, ...)"
387798b3 873 depends on !ARCH_MULTI_V6_V7
b1b3f49c 874 select ARCH_MULTI_V4_V5
24e860fb
AB
875 select CPU_ARM926T if (!CPU_ARM946E || CPU_ARM1020 || \
876 CPU_ARM1020E || CPU_ARM1022 || CPU_ARM1026 || \
877 CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_FEROCEON)
387798b3
RH
878
879config ARCH_MULTI_V4_V5
880 bool
881
882config ARCH_MULTI_V6
8dda05cc 883 bool "ARMv6 based platforms (ARM11)"
387798b3 884 select ARCH_MULTI_V6_V7
b1b3f49c 885 select CPU_V6
387798b3
RH
886
887config ARCH_MULTI_V7
8dda05cc 888 bool "ARMv7 based platforms (Cortex-A, PJ4, Scorpion, Krait)"
387798b3
RH
889 default y
890 select ARCH_MULTI_V6_V7
b1b3f49c 891 select CPU_V7
387798b3
RH
892
893config ARCH_MULTI_V6_V7
894 bool
895
896config ARCH_MULTI_CPU_AUTO
897 def_bool !(ARCH_MULTI_V4 || ARCH_MULTI_V4T || ARCH_MULTI_V6_V7)
898 select ARCH_MULTI_V5
899
900endmenu
901
ccf50e23
RK
902#
903# This is sorted alphabetically by mach-* pathname. However, plat-*
904# Kconfigs may be included either alphabetically (according to the
905# plat- suffix) or along side the corresponding mach-* source.
906#
3e93a22b
GC
907source "arch/arm/mach-mvebu/Kconfig"
908
95b8f20f
RK
909source "arch/arm/mach-at91/Kconfig"
910
8ac49e04
CD
911source "arch/arm/mach-bcm/Kconfig"
912
f1ac922d
SW
913source "arch/arm/mach-bcm2835/Kconfig"
914
1da177e4
LT
915source "arch/arm/mach-clps711x/Kconfig"
916
d94f944e
AV
917source "arch/arm/mach-cns3xxx/Kconfig"
918
95b8f20f
RK
919source "arch/arm/mach-davinci/Kconfig"
920
921source "arch/arm/mach-dove/Kconfig"
922
e7736d47
LB
923source "arch/arm/mach-ep93xx/Kconfig"
924
1da177e4
LT
925source "arch/arm/mach-footbridge/Kconfig"
926
59d3a193
PZ
927source "arch/arm/mach-gemini/Kconfig"
928
387798b3
RH
929source "arch/arm/mach-highbank/Kconfig"
930
1da177e4
LT
931source "arch/arm/mach-integrator/Kconfig"
932
3f7e5815
LB
933source "arch/arm/mach-iop32x/Kconfig"
934
935source "arch/arm/mach-iop33x/Kconfig"
1da177e4 936
285f5fa7
DW
937source "arch/arm/mach-iop13xx/Kconfig"
938
1da177e4
LT
939source "arch/arm/mach-ixp4xx/Kconfig"
940
828989ad
SS
941source "arch/arm/mach-keystone/Kconfig"
942
95b8f20f
RK
943source "arch/arm/mach-kirkwood/Kconfig"
944
945source "arch/arm/mach-ks8695/Kconfig"
946
95b8f20f
RK
947source "arch/arm/mach-msm/Kconfig"
948
794d15b2
SS
949source "arch/arm/mach-mv78xx0/Kconfig"
950
3995eb82 951source "arch/arm/mach-imx/Kconfig"
1da177e4 952
1d3f33d5
SG
953source "arch/arm/mach-mxs/Kconfig"
954
95b8f20f 955source "arch/arm/mach-netx/Kconfig"
49cbe786 956
95b8f20f 957source "arch/arm/mach-nomadik/Kconfig"
95b8f20f 958
9851ca57
DT
959source "arch/arm/mach-nspire/Kconfig"
960
d48af15e
TL
961source "arch/arm/plat-omap/Kconfig"
962
963source "arch/arm/mach-omap1/Kconfig"
1da177e4 964
1dbae815
TL
965source "arch/arm/mach-omap2/Kconfig"
966
9dd0b194 967source "arch/arm/mach-orion5x/Kconfig"
585cf175 968
387798b3
RH
969source "arch/arm/mach-picoxcell/Kconfig"
970
95b8f20f
RK
971source "arch/arm/mach-pxa/Kconfig"
972source "arch/arm/plat-pxa/Kconfig"
585cf175 973
95b8f20f
RK
974source "arch/arm/mach-mmp/Kconfig"
975
976source "arch/arm/mach-realview/Kconfig"
977
d63dc051
HS
978source "arch/arm/mach-rockchip/Kconfig"
979
95b8f20f 980source "arch/arm/mach-sa1100/Kconfig"
edabd38e 981
cf383678 982source "arch/arm/plat-samsung/Kconfig"
a21765a7 983
387798b3
RH
984source "arch/arm/mach-socfpga/Kconfig"
985
a7ed099f 986source "arch/arm/mach-spear/Kconfig"
a21765a7 987
65ebcc11
SK
988source "arch/arm/mach-sti/Kconfig"
989
85fd6d63 990source "arch/arm/mach-s3c24xx/Kconfig"
1da177e4 991
431107ea 992source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637 993
49b7a491 994source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 995
5a7652f2 996source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 997
170f4e42
KK
998source "arch/arm/mach-s5pv210/Kconfig"
999
83014579 1000source "arch/arm/mach-exynos/Kconfig"
cc0e72b8 1001
882d01f9 1002source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1003
3b52634f
MR
1004source "arch/arm/mach-sunxi/Kconfig"
1005
156a0997
BS
1006source "arch/arm/mach-prima2/Kconfig"
1007
c5f80065
EG
1008source "arch/arm/mach-tegra/Kconfig"
1009
95b8f20f 1010source "arch/arm/mach-u300/Kconfig"
1da177e4 1011
95b8f20f 1012source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1013
1014source "arch/arm/mach-versatile/Kconfig"
1015
ceade897 1016source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1017source "arch/arm/plat-versatile/Kconfig"
ceade897 1018
2a0ba738
MZ
1019source "arch/arm/mach-virt/Kconfig"
1020
6f35f9a9
TP
1021source "arch/arm/mach-vt8500/Kconfig"
1022
7ec80ddf 1023source "arch/arm/mach-w90x900/Kconfig"
1024
9a45eb69
JC
1025source "arch/arm/mach-zynq/Kconfig"
1026
1da177e4
LT
1027# Definitions to make life easier
1028config ARCH_ACORN
1029 bool
1030
7ae1f7ec
LB
1031config PLAT_IOP
1032 bool
469d3044 1033 select GENERIC_CLOCKEVENTS
7ae1f7ec 1034
69b02f6a
LB
1035config PLAT_ORION
1036 bool
bfe45e0b 1037 select CLKSRC_MMIO
b1b3f49c 1038 select COMMON_CLK
dc7ad3b3 1039 select GENERIC_IRQ_CHIP
278b45b0 1040 select IRQ_DOMAIN
69b02f6a 1041
abcda1dc
TP
1042config PLAT_ORION_LEGACY
1043 bool
1044 select PLAT_ORION
1045
bd5ce433
EM
1046config PLAT_PXA
1047 bool
1048
f4b8b319
RK
1049config PLAT_VERSATILE
1050 bool
1051
e3887714
RK
1052config ARM_TIMER_SP804
1053 bool
bfe45e0b 1054 select CLKSRC_MMIO
7a0eca71 1055 select CLKSRC_OF if OF
e3887714 1056
1da177e4
LT
1057source arch/arm/mm/Kconfig
1058
958cab0f
RK
1059config ARM_NR_BANKS
1060 int
1061 default 16 if ARCH_EP93XX
1062 default 8
1063
afe4b25e 1064config IWMMXT
698613b6 1065 bool "Enable iWMMXt support" if !CPU_PJ4
ef6c8445 1066 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
698613b6 1067 default y if PXA27x || PXA3xx || ARCH_MMP || CPU_PJ4
afe4b25e
LB
1068 help
1069 Enable support for iWMMXt context switching at run time if
1070 running on a CPU that supports it.
1071
52108641 1072config MULTI_IRQ_HANDLER
1073 bool
1074 help
1075 Allow each machine to specify it's own IRQ handler at run time.
1076
3b93e7b0
HC
1077if !MMU
1078source "arch/arm/Kconfig-nommu"
1079endif
1080
3e0a07f8
GC
1081config PJ4B_ERRATA_4742
1082 bool "PJ4B Errata 4742: IDLE Wake Up Commands can Cause the CPU Core to Cease Operation"
1083 depends on CPU_PJ4B && MACH_ARMADA_370
1084 default y
1085 help
1086 When coming out of either a Wait for Interrupt (WFI) or a Wait for
1087 Event (WFE) IDLE states, a specific timing sensitivity exists between
1088 the retiring WFI/WFE instructions and the newly issued subsequent
1089 instructions. This sensitivity can result in a CPU hang scenario.
1090 Workaround:
1091 The software must insert either a Data Synchronization Barrier (DSB)
1092 or Data Memory Barrier (DMB) command immediately after the WFI/WFE
1093 instruction
1094
f0c4b8d6
WD
1095config ARM_ERRATA_326103
1096 bool "ARM errata: FSR write bit incorrect on a SWP to read-only memory"
1097 depends on CPU_V6
1098 help
1099 Executing a SWP instruction to read-only memory does not set bit 11
1100 of the FSR on the ARM 1136 prior to r1p0. This causes the kernel to
1101 treat the access as a read, preventing a COW from occurring and
1102 causing the faulting task to livelock.
1103
9cba3ccc
CM
1104config ARM_ERRATA_411920
1105 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1106 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1107 help
1108 Invalidation of the Instruction Cache operation can
1109 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1110 It does not affect the MPCore. This option enables the ARM Ltd.
1111 recommended workaround.
1112
7ce236fc
CM
1113config ARM_ERRATA_430973
1114 bool "ARM errata: Stale prediction on replaced interworking branch"
1115 depends on CPU_V7
1116 help
1117 This option enables the workaround for the 430973 Cortex-A8
1118 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1119 interworking branch is replaced with another code sequence at the
1120 same virtual address, whether due to self-modifying code or virtual
1121 to physical address re-mapping, Cortex-A8 does not recover from the
1122 stale interworking branch prediction. This results in Cortex-A8
1123 executing the new code sequence in the incorrect ARM or Thumb state.
1124 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1125 and also flushes the branch target cache at every context switch.
1126 Note that setting specific bits in the ACTLR register may not be
1127 available in non-secure mode.
1128
855c551f
CM
1129config ARM_ERRATA_458693
1130 bool "ARM errata: Processor deadlock when a false hazard is created"
1131 depends on CPU_V7
62e4d357 1132 depends on !ARCH_MULTIPLATFORM
855c551f
CM
1133 help
1134 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1135 erratum. For very specific sequences of memory operations, it is
1136 possible for a hazard condition intended for a cache line to instead
1137 be incorrectly associated with a different cache line. This false
1138 hazard might then cause a processor deadlock. The workaround enables
1139 the L1 caching of the NEON accesses and disables the PLD instruction
1140 in the ACTLR register. Note that setting specific bits in the ACTLR
1141 register may not be available in non-secure mode.
1142
0516e464
CM
1143config ARM_ERRATA_460075
1144 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1145 depends on CPU_V7
62e4d357 1146 depends on !ARCH_MULTIPLATFORM
0516e464
CM
1147 help
1148 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1149 erratum. Any asynchronous access to the L2 cache may encounter a
1150 situation in which recent store transactions to the L2 cache are lost
1151 and overwritten with stale memory contents from external memory. The
1152 workaround disables the write-allocate mode for the L2 cache via the
1153 ACTLR register. Note that setting specific bits in the ACTLR register
1154 may not be available in non-secure mode.
1155
9f05027c
WD
1156config ARM_ERRATA_742230
1157 bool "ARM errata: DMB operation may be faulty"
1158 depends on CPU_V7 && SMP
62e4d357 1159 depends on !ARCH_MULTIPLATFORM
9f05027c
WD
1160 help
1161 This option enables the workaround for the 742230 Cortex-A9
1162 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1163 between two write operations may not ensure the correct visibility
1164 ordering of the two writes. This workaround sets a specific bit in
1165 the diagnostic register of the Cortex-A9 which causes the DMB
1166 instruction to behave as a DSB, ensuring the correct behaviour of
1167 the two writes.
1168
a672e99b
WD
1169config ARM_ERRATA_742231
1170 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1171 depends on CPU_V7 && SMP
62e4d357 1172 depends on !ARCH_MULTIPLATFORM
a672e99b
WD
1173 help
1174 This option enables the workaround for the 742231 Cortex-A9
1175 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1176 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1177 accessing some data located in the same cache line, may get corrupted
1178 data due to bad handling of the address hazard when the line gets
1179 replaced from one of the CPUs at the same time as another CPU is
1180 accessing it. This workaround sets specific bits in the diagnostic
1181 register of the Cortex-A9 which reduces the linefill issuing
1182 capabilities of the processor.
1183
9e65582a 1184config PL310_ERRATA_588369
fa0ce403 1185 bool "PL310 errata: Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1186 depends on CACHE_L2X0
9e65582a
SS
1187 help
1188 The PL310 L2 cache controller implements three types of Clean &
1189 Invalidate maintenance operations: by Physical Address
1190 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1191 They are architecturally defined to behave as the execution of a
1192 clean operation followed immediately by an invalidate operation,
1193 both performing to the same memory location. This functionality
1194 is not correctly implemented in PL310 as clean lines are not
2839e06c 1195 invalidated as a result of these operations.
cdf357f1 1196
69155794
JM
1197config ARM_ERRATA_643719
1198 bool "ARM errata: LoUIS bit field in CLIDR register is incorrect"
1199 depends on CPU_V7 && SMP
1200 help
1201 This option enables the workaround for the 643719 Cortex-A9 (prior to
1202 r1p0) erratum. On affected cores the LoUIS bit field of the CLIDR
1203 register returns zero when it should return one. The workaround
1204 corrects this value, ensuring cache maintenance operations which use
1205 it behave as intended and avoiding data corruption.
1206
cdf357f1
WD
1207config ARM_ERRATA_720789
1208 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
e66dc745 1209 depends on CPU_V7
cdf357f1
WD
1210 help
1211 This option enables the workaround for the 720789 Cortex-A9 (prior to
1212 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1213 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1214 As a consequence of this erratum, some TLB entries which should be
1215 invalidated are not, resulting in an incoherency in the system page
1216 tables. The workaround changes the TLB flushing routines to invalidate
1217 entries regardless of the ASID.
475d92fc 1218
1f0090a1 1219config PL310_ERRATA_727915
fa0ce403 1220 bool "PL310 errata: Background Clean & Invalidate by Way operation can cause data corruption"
1f0090a1
RK
1221 depends on CACHE_L2X0
1222 help
1223 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1224 operation (offset 0x7FC). This operation runs in background so that
1225 PL310 can handle normal accesses while it is in progress. Under very
1226 rare circumstances, due to this erratum, write data can be lost when
1227 PL310 treats a cacheable write transaction during a Clean &
1228 Invalidate by Way operation.
1229
475d92fc
WD
1230config ARM_ERRATA_743622
1231 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1232 depends on CPU_V7
62e4d357 1233 depends on !ARCH_MULTIPLATFORM
475d92fc
WD
1234 help
1235 This option enables the workaround for the 743622 Cortex-A9
efbc74ac 1236 (r2p*) erratum. Under very rare conditions, a faulty
475d92fc
WD
1237 optimisation in the Cortex-A9 Store Buffer may lead to data
1238 corruption. This workaround sets a specific bit in the diagnostic
1239 register of the Cortex-A9 which disables the Store Buffer
1240 optimisation, preventing the defect from occurring. This has no
1241 visible impact on the overall performance or power consumption of the
1242 processor.
1243
9a27c27c
WD
1244config ARM_ERRATA_751472
1245 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
ba90c516 1246 depends on CPU_V7
62e4d357 1247 depends on !ARCH_MULTIPLATFORM
9a27c27c
WD
1248 help
1249 This option enables the workaround for the 751472 Cortex-A9 (prior
1250 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1251 completion of a following broadcasted operation if the second
1252 operation is received by a CPU before the ICIALLUIS has completed,
1253 potentially leading to corrupted entries in the cache or TLB.
1254
fa0ce403
WD
1255config PL310_ERRATA_753970
1256 bool "PL310 errata: cache sync operation may be faulty"
885028e4
SK
1257 depends on CACHE_PL310
1258 help
1259 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1260
1261 Under some condition the effect of cache sync operation on
1262 the store buffer still remains when the operation completes.
1263 This means that the store buffer is always asked to drain and
1264 this prevents it from merging any further writes. The workaround
1265 is to replace the normal offset of cache sync operation (0x730)
1266 by another offset targeting an unmapped PL310 register 0x740.
1267 This has the same effect as the cache sync operation: store buffer
1268 drain and waiting for all buffers empty.
1269
fcbdc5fe
WD
1270config ARM_ERRATA_754322
1271 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1272 depends on CPU_V7
1273 help
1274 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1275 r3p*) erratum. A speculative memory access may cause a page table walk
1276 which starts prior to an ASID switch but completes afterwards. This
1277 can populate the micro-TLB with a stale entry which may be hit with
1278 the new ASID. This workaround places two dsb instructions in the mm
1279 switching code so that no page table walks can cross the ASID switch.
1280
5dab26af
WD
1281config ARM_ERRATA_754327
1282 bool "ARM errata: no automatic Store Buffer drain"
1283 depends on CPU_V7 && SMP
1284 help
1285 This option enables the workaround for the 754327 Cortex-A9 (prior to
1286 r2p0) erratum. The Store Buffer does not have any automatic draining
1287 mechanism and therefore a livelock may occur if an external agent
1288 continuously polls a memory location waiting to observe an update.
1289 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1290 written polling loops from denying visibility of updates to memory.
1291
145e10e1
CM
1292config ARM_ERRATA_364296
1293 bool "ARM errata: Possible cache data corruption with hit-under-miss enabled"
fd832478 1294 depends on CPU_V6
145e10e1
CM
1295 help
1296 This options enables the workaround for the 364296 ARM1136
1297 r0p2 erratum (possible cache data corruption with
1298 hit-under-miss enabled). It sets the undocumented bit 31 in
1299 the auxiliary control register and the FI bit in the control
1300 register, thus disabling hit-under-miss without putting the
1301 processor into full low interrupt latency mode. ARM11MPCore
1302 is not affected.
1303
f630c1bd
WD
1304config ARM_ERRATA_764369
1305 bool "ARM errata: Data cache line maintenance operation by MVA may not succeed"
1306 depends on CPU_V7 && SMP
1307 help
1308 This option enables the workaround for erratum 764369
1309 affecting Cortex-A9 MPCore with two or more processors (all
1310 current revisions). Under certain timing circumstances, a data
1311 cache line maintenance operation by MVA targeting an Inner
1312 Shareable memory region may fail to proceed up to either the
1313 Point of Coherency or to the Point of Unification of the
1314 system. This workaround adds a DSB instruction before the
1315 relevant cache maintenance functions and sets a specific bit
1316 in the diagnostic control register of the SCU.
1317
11ed0ba1
WD
1318config PL310_ERRATA_769419
1319 bool "PL310 errata: no automatic Store Buffer drain"
1320 depends on CACHE_L2X0
1321 help
1322 On revisions of the PL310 prior to r3p2, the Store Buffer does
1323 not automatically drain. This can cause normal, non-cacheable
1324 writes to be retained when the memory system is idle, leading
1325 to suboptimal I/O performance for drivers using coherent DMA.
1326 This option adds a write barrier to the cpu_idle loop so that,
1327 on systems with an outer cache, the store buffer is drained
1328 explicitly.
1329
7253b85c
SH
1330config ARM_ERRATA_775420
1331 bool "ARM errata: A data cache maintenance operation which aborts, might lead to deadlock"
1332 depends on CPU_V7
1333 help
1334 This option enables the workaround for the 775420 Cortex-A9 (r2p2,
1335 r2p6,r2p8,r2p10,r3p0) erratum. In case a date cache maintenance
1336 operation aborts with MMU exception, it might cause the processor
1337 to deadlock. This workaround puts DSB before executing ISB if
1338 an abort may occur on cache maintenance.
1339
93dc6887
CM
1340config ARM_ERRATA_798181
1341 bool "ARM errata: TLBI/DSB failure on Cortex-A15"
1342 depends on CPU_V7 && SMP
1343 help
1344 On Cortex-A15 (r0p0..r3p2) the TLBI*IS/DSB operations are not
1345 adequately shooting down all use of the old entries. This
1346 option enables the Linux kernel workaround for this erratum
1347 which sends an IPI to the CPUs that are running the same ASID
1348 as the one being invalidated.
1349
84b6504f
WD
1350config ARM_ERRATA_773022
1351 bool "ARM errata: incorrect instructions may be executed from loop buffer"
1352 depends on CPU_V7
1353 help
1354 This option enables the workaround for the 773022 Cortex-A15
1355 (up to r0p4) erratum. In certain rare sequences of code, the
1356 loop buffer may deliver incorrect instructions. This
1357 workaround disables the loop buffer to avoid the erratum.
1358
1da177e4
LT
1359endmenu
1360
1361source "arch/arm/common/Kconfig"
1362
1da177e4
LT
1363menu "Bus support"
1364
1365config ARM_AMBA
1366 bool
1367
1368config ISA
1369 bool
1da177e4
LT
1370 help
1371 Find out whether you have ISA slots on your motherboard. ISA is the
1372 name of a bus system, i.e. the way the CPU talks to the other stuff
1373 inside your box. Other bus systems are PCI, EISA, MicroChannel
1374 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1375 newer boards don't support it. If you have ISA, say Y, otherwise N.
1376
065909b9 1377# Select ISA DMA controller support
1da177e4
LT
1378config ISA_DMA
1379 bool
065909b9 1380 select ISA_DMA_API
1da177e4 1381
065909b9 1382# Select ISA DMA interface
5cae841b
AV
1383config ISA_DMA_API
1384 bool
5cae841b 1385
1da177e4 1386config PCI
0b05da72 1387 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1388 help
1389 Find out whether you have a PCI motherboard. PCI is the name of a
1390 bus system, i.e. the way the CPU talks to the other stuff inside
1391 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1392 VESA. If you have PCI, say Y, otherwise N.
1393
52882173
AV
1394config PCI_DOMAINS
1395 bool
1396 depends on PCI
1397
b080ac8a
MRJ
1398config PCI_NANOENGINE
1399 bool "BSE nanoEngine PCI support"
1400 depends on SA1100_NANOENGINE
1401 help
1402 Enable PCI on the BSE nanoEngine board.
1403
36e23590
MW
1404config PCI_SYSCALL
1405 def_bool PCI
1406
a0113a99
MR
1407config PCI_HOST_ITE8152
1408 bool
1409 depends on PCI && MACH_ARMCORE
1410 default y
1411 select DMABOUNCE
1412
1da177e4 1413source "drivers/pci/Kconfig"
3f06d157 1414source "drivers/pci/pcie/Kconfig"
1da177e4
LT
1415
1416source "drivers/pcmcia/Kconfig"
1417
1418endmenu
1419
1420menu "Kernel Features"
1421
3b55658a
DM
1422config HAVE_SMP
1423 bool
1424 help
1425 This option should be selected by machines which have an SMP-
1426 capable CPU.
1427
1428 The only effect of this option is to make the SMP-related
1429 options available to the user for configuration.
1430
1da177e4 1431config SMP
bb2d8130 1432 bool "Symmetric Multi-Processing"
fbb4ddac 1433 depends on CPU_V6K || CPU_V7
bc28248e 1434 depends on GENERIC_CLOCKEVENTS
3b55658a 1435 depends on HAVE_SMP
801bb21c 1436 depends on MMU || ARM_MPU
1da177e4
LT
1437 help
1438 This enables support for systems with more than one CPU. If you have
1439 a system with only one CPU, like most personal computers, say N. If
1440 you have a system with more than one CPU, say Y.
1441
1442 If you say N here, the kernel will run on single and multiprocessor
1443 machines, but will use only one CPU of a multiprocessor machine. If
1444 you say Y here, the kernel will run on many, but not all, single
1445 processor machines. On a single processor machine, the kernel will
1446 run faster if you say N here.
1447
395cf969 1448 See also <file:Documentation/x86/i386/IO-APIC.txt>,
1da177e4 1449 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1450 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1451
1452 If you don't know what to do here, say N.
1453
f00ec48f
RK
1454config SMP_ON_UP
1455 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
801bb21c 1456 depends on SMP && !XIP_KERNEL && MMU
f00ec48f
RK
1457 default y
1458 help
1459 SMP kernels contain instructions which fail on non-SMP processors.
1460 Enabling this option allows the kernel to modify itself to make
1461 these instructions safe. Disabling it allows about 1K of space
1462 savings.
1463
1464 If you don't know what to do here, say Y.
1465
c9018aab
VG
1466config ARM_CPU_TOPOLOGY
1467 bool "Support cpu topology definition"
1468 depends on SMP && CPU_V7
1469 default y
1470 help
1471 Support ARM cpu topology definition. The MPIDR register defines
1472 affinity between processors which is then used to describe the cpu
1473 topology of an ARM System.
1474
1475config SCHED_MC
1476 bool "Multi-core scheduler support"
1477 depends on ARM_CPU_TOPOLOGY
1478 help
1479 Multi-core scheduler support improves the CPU scheduler's decision
1480 making when dealing with multi-core CPU chips at a cost of slightly
1481 increased overhead in some places. If unsure say N here.
1482
1483config SCHED_SMT
1484 bool "SMT scheduler support"
1485 depends on ARM_CPU_TOPOLOGY
1486 help
1487 Improves the CPU scheduler's decision making when dealing with
1488 MultiThreading at a cost of slightly increased overhead in some
1489 places. If unsure say N here.
1490
a8cbcd92
RK
1491config HAVE_ARM_SCU
1492 bool
a8cbcd92
RK
1493 help
1494 This option enables support for the ARM system coherency unit
1495
8a4da6e3 1496config HAVE_ARM_ARCH_TIMER
022c03a2
MZ
1497 bool "Architected timer support"
1498 depends on CPU_V7
8a4da6e3 1499 select ARM_ARCH_TIMER
0c403462 1500 select GENERIC_CLOCKEVENTS
022c03a2
MZ
1501 help
1502 This option enables support for the ARM architected timer
1503
f32f4ce2
RK
1504config HAVE_ARM_TWD
1505 bool
1506 depends on SMP
da4a686a 1507 select CLKSRC_OF if OF
f32f4ce2
RK
1508 help
1509 This options enables support for the ARM timer and watchdog unit
1510
e8db288e
NP
1511config MCPM
1512 bool "Multi-Cluster Power Management"
1513 depends on CPU_V7 && SMP
1514 help
1515 This option provides the common power management infrastructure
1516 for (multi-)cluster based systems, such as big.LITTLE based
1517 systems.
1518
1c33be57
NP
1519config BIG_LITTLE
1520 bool "big.LITTLE support (Experimental)"
1521 depends on CPU_V7 && SMP
1522 select MCPM
1523 help
1524 This option enables support selections for the big.LITTLE
1525 system architecture.
1526
1527config BL_SWITCHER
1528 bool "big.LITTLE switcher support"
1529 depends on BIG_LITTLE && MCPM && HOTPLUG_CPU
1530 select CPU_PM
1531 select ARM_CPU_SUSPEND
1532 help
1533 The big.LITTLE "switcher" provides the core functionality to
1534 transparently handle transition between a cluster of A15's
1535 and a cluster of A7's in a big.LITTLE system.
1536
b22537c6
NP
1537config BL_SWITCHER_DUMMY_IF
1538 tristate "Simple big.LITTLE switcher user interface"
1539 depends on BL_SWITCHER && DEBUG_KERNEL
1540 help
1541 This is a simple and dummy char dev interface to control
1542 the big.LITTLE switcher core code. It is meant for
1543 debugging purposes only.
1544
8d5796d2
LB
1545choice
1546 prompt "Memory split"
1547 default VMSPLIT_3G
1548 help
1549 Select the desired split between kernel and user memory.
1550
1551 If you are not absolutely sure what you are doing, leave this
1552 option alone!
1553
1554 config VMSPLIT_3G
1555 bool "3G/1G user/kernel split"
1556 config VMSPLIT_2G
1557 bool "2G/2G user/kernel split"
1558 config VMSPLIT_1G
1559 bool "1G/3G user/kernel split"
1560endchoice
1561
1562config PAGE_OFFSET
1563 hex
1564 default 0x40000000 if VMSPLIT_1G
1565 default 0x80000000 if VMSPLIT_2G
1566 default 0xC0000000
1567
1da177e4
LT
1568config NR_CPUS
1569 int "Maximum number of CPUs (2-32)"
1570 range 2 32
1571 depends on SMP
1572 default "4"
1573
a054a811 1574config HOTPLUG_CPU
00b7dede 1575 bool "Support for hot-pluggable CPUs"
40b31360 1576 depends on SMP
a054a811
RK
1577 help
1578 Say Y here to experiment with turning CPUs off and on. CPUs
1579 can be controlled through /sys/devices/system/cpu.
1580
2bdd424f
WD
1581config ARM_PSCI
1582 bool "Support for the ARM Power State Coordination Interface (PSCI)"
1583 depends on CPU_V7
1584 help
1585 Say Y here if you want Linux to communicate with system firmware
1586 implementing the PSCI specification for CPU-centric power
1587 management operations described in ARM document number ARM DEN
1588 0022A ("Power State Coordination Interface System Software on
1589 ARM processors").
1590
2a6ad871
MR
1591# The GPIO number here must be sorted by descending number. In case of
1592# a multiplatform kernel, we just want the highest value required by the
1593# selected platforms.
44986ab0
PDSN
1594config ARCH_NR_GPIO
1595 int
3dea19e8 1596 default 1024 if ARCH_SHMOBILE || ARCH_TEGRA
6d0fc190 1597 default 512 if ARCH_EXYNOS || ARCH_KEYSTONE || SOC_OMAP5 || SOC_DRA7XX
06b851e5 1598 default 392 if ARCH_U8500
01bb914c
TP
1599 default 352 if ARCH_VT8500
1600 default 288 if ARCH_SUNXI
2a6ad871 1601 default 264 if MACH_H4700
44986ab0
PDSN
1602 default 0
1603 help
1604 Maximum number of GPIOs in the system.
1605
1606 If unsure, leave the default value.
1607
d45a398f 1608source kernel/Kconfig.preempt
1da177e4 1609
c9218b16 1610config HZ_FIXED
f8065813 1611 int
b130d5c2 1612 default 200 if ARCH_EBSA110 || ARCH_S3C24XX || ARCH_S5P64X0 || \
a73ddc61 1613 ARCH_S5PV210 || ARCH_EXYNOS4
5248c657 1614 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1615 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
47d84682 1616 default 0
c9218b16
RK
1617
1618choice
47d84682 1619 depends on HZ_FIXED = 0
c9218b16
RK
1620 prompt "Timer frequency"
1621
1622config HZ_100
1623 bool "100 Hz"
1624
1625config HZ_200
1626 bool "200 Hz"
1627
1628config HZ_250
1629 bool "250 Hz"
1630
1631config HZ_300
1632 bool "300 Hz"
1633
1634config HZ_500
1635 bool "500 Hz"
1636
1637config HZ_1000
1638 bool "1000 Hz"
1639
1640endchoice
1641
1642config HZ
1643 int
47d84682 1644 default HZ_FIXED if HZ_FIXED != 0
c9218b16
RK
1645 default 100 if HZ_100
1646 default 200 if HZ_200
1647 default 250 if HZ_250
1648 default 300 if HZ_300
1649 default 500 if HZ_500
1650 default 1000
1651
1652config SCHED_HRTICK
1653 def_bool HIGH_RES_TIMERS
f8065813 1654
b28748fb
RK
1655config SCHED_HRTICK
1656 def_bool HIGH_RES_TIMERS
1657
16c79651 1658config THUMB2_KERNEL
bc7dea00 1659 bool "Compile the kernel in Thumb-2 mode" if !CPU_THUMBONLY
4477ca45 1660 depends on (CPU_V7 || CPU_V7M) && !CPU_V6 && !CPU_V6K
bc7dea00 1661 default y if CPU_THUMBONLY
16c79651
CM
1662 select AEABI
1663 select ARM_ASM_UNIFIED
89bace65 1664 select ARM_UNWIND
16c79651
CM
1665 help
1666 By enabling this option, the kernel will be compiled in
1667 Thumb-2 mode. A compiler/assembler that understand the unified
1668 ARM-Thumb syntax is needed.
1669
1670 If unsure, say N.
1671
6f685c5c
DM
1672config THUMB2_AVOID_R_ARM_THM_JUMP11
1673 bool "Work around buggy Thumb-2 short branch relocations in gas"
1674 depends on THUMB2_KERNEL && MODULES
1675 default y
1676 help
1677 Various binutils versions can resolve Thumb-2 branches to
1678 locally-defined, preemptible global symbols as short-range "b.n"
1679 branch instructions.
1680
1681 This is a problem, because there's no guarantee the final
1682 destination of the symbol, or any candidate locations for a
1683 trampoline, are within range of the branch. For this reason, the
1684 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1685 relocation in modules at all, and it makes little sense to add
1686 support.
1687
1688 The symptom is that the kernel fails with an "unsupported
1689 relocation" error when loading some modules.
1690
1691 Until fixed tools are available, passing
1692 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1693 code which hits this problem, at the cost of a bit of extra runtime
1694 stack usage in some cases.
1695
1696 The problem is described in more detail at:
1697 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1698
1699 Only Thumb-2 kernels are affected.
1700
1701 Unless you are sure your tools don't have this problem, say Y.
1702
0becb088
CM
1703config ARM_ASM_UNIFIED
1704 bool
1705
704bdda0
NP
1706config AEABI
1707 bool "Use the ARM EABI to compile the kernel"
1708 help
1709 This option allows for the kernel to be compiled using the latest
1710 ARM ABI (aka EABI). This is only useful if you are using a user
1711 space environment that is also compiled with EABI.
1712
1713 Since there are major incompatibilities between the legacy ABI and
1714 EABI, especially with regard to structure member alignment, this
1715 option also changes the kernel syscall calling convention to
1716 disambiguate both ABIs and allow for backward compatibility support
1717 (selected with CONFIG_OABI_COMPAT).
1718
1719 To use this you need GCC version 4.0.0 or later.
1720
6c90c872 1721config OABI_COMPAT
a73a3ff1 1722 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
d6f94fa0 1723 depends on AEABI && !THUMB2_KERNEL
6c90c872
NP
1724 help
1725 This option preserves the old syscall interface along with the
1726 new (ARM EABI) one. It also provides a compatibility layer to
1727 intercept syscalls that have structure arguments which layout
1728 in memory differs between the legacy ABI and the new ARM EABI
1729 (only for non "thumb" binaries). This option adds a tiny
1730 overhead to all syscalls and produces a slightly larger kernel.
91702175
KC
1731
1732 The seccomp filter system will not be available when this is
1733 selected, since there is no way yet to sensibly distinguish
1734 between calling conventions during filtering.
1735
6c90c872
NP
1736 If you know you'll be using only pure EABI user space then you
1737 can say N here. If this option is not selected and you attempt
1738 to execute a legacy ABI binary then the result will be
1739 UNPREDICTABLE (in fact it can be predicted that it won't work
b02f8467 1740 at all). If in doubt say N.
6c90c872 1741
eb33575c 1742config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1743 bool
e80d6a24 1744
05944d74
RK
1745config ARCH_SPARSEMEM_ENABLE
1746 bool
1747
07a2f737
RK
1748config ARCH_SPARSEMEM_DEFAULT
1749 def_bool ARCH_SPARSEMEM_ENABLE
1750
05944d74 1751config ARCH_SELECT_MEMORY_MODEL
be370302 1752 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1753
7b7bf499
WD
1754config HAVE_ARCH_PFN_VALID
1755 def_bool ARCH_HAS_HOLES_MEMORYMODEL || !SPARSEMEM
1756
053a96ca 1757config HIGHMEM
e8db89a2
RK
1758 bool "High Memory Support"
1759 depends on MMU
053a96ca
NP
1760 help
1761 The address space of ARM processors is only 4 Gigabytes large
1762 and it has to accommodate user address space, kernel address
1763 space as well as some memory mapped IO. That means that, if you
1764 have a large amount of physical memory and/or IO, not all of the
1765 memory can be "permanently mapped" by the kernel. The physical
1766 memory that is not permanently mapped is called "high memory".
1767
1768 Depending on the selected kernel/user memory split, minimum
1769 vmalloc space and actual amount of RAM, you may not need this
1770 option which should result in a slightly faster kernel.
1771
1772 If unsure, say n.
1773
65cec8e3
RK
1774config HIGHPTE
1775 bool "Allocate 2nd-level pagetables from highmem"
1776 depends on HIGHMEM
65cec8e3 1777
1b8873a0
JI
1778config HW_PERF_EVENTS
1779 bool "Enable hardware performance counter support for perf events"
f0d1bc47 1780 depends on PERF_EVENTS
1b8873a0
JI
1781 default y
1782 help
1783 Enable hardware performance counter support for perf events. If
1784 disabled, perf events will use software events only.
1785
1355e2a6
CM
1786config SYS_SUPPORTS_HUGETLBFS
1787 def_bool y
1788 depends on ARM_LPAE
1789
8d962507
CM
1790config HAVE_ARCH_TRANSPARENT_HUGEPAGE
1791 def_bool y
1792 depends on ARM_LPAE
1793
4bfab203
SC
1794config ARCH_WANT_GENERAL_HUGETLB
1795 def_bool y
1796
3f22ab27
DH
1797source "mm/Kconfig"
1798
c1b2d970
MD
1799config FORCE_MAX_ZONEORDER
1800 int "Maximum zone order" if ARCH_SHMOBILE
1801 range 11 64 if ARCH_SHMOBILE
898f08e1 1802 default "12" if SOC_AM33XX
c1b2d970
MD
1803 default "9" if SA1111
1804 default "11"
1805 help
1806 The kernel memory allocator divides physically contiguous memory
1807 blocks into "zones", where each zone is a power of two number of
1808 pages. This option selects the largest power of two that the kernel
1809 keeps in the memory allocator. If you need to allocate very large
1810 blocks of physically contiguous memory, then you may need to
1811 increase this value.
1812
1813 This config option is actually maximum order plus one. For example,
1814 a value of 11 means that the largest free memory block is 2^10 pages.
1815
1da177e4
LT
1816config ALIGNMENT_TRAP
1817 bool
f12d0d7c 1818 depends on CPU_CP15_MMU
1da177e4 1819 default y if !ARCH_EBSA110
e119bfff 1820 select HAVE_PROC_CPU if PROC_FS
1da177e4 1821 help
84eb8d06 1822 ARM processors cannot fetch/store information which is not
1da177e4
LT
1823 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1824 address divisible by 4. On 32-bit ARM processors, these non-aligned
1825 fetch/store instructions will be emulated in software if you say
1826 here, which has a severe performance impact. This is necessary for
1827 correct operation of some network protocols. With an IP-only
1828 configuration it is safe to say N, otherwise say Y.
1829
39ec58f3 1830config UACCESS_WITH_MEMCPY
38ef2ad5
LW
1831 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user()"
1832 depends on MMU
39ec58f3
LB
1833 default y if CPU_FEROCEON
1834 help
1835 Implement faster copy_to_user and clear_user methods for CPU
1836 cores where a 8-word STM instruction give significantly higher
1837 memory write throughput than a sequence of individual 32bit stores.
1838
1839 A possible side effect is a slight increase in scheduling latency
1840 between threads sharing the same address space if they invoke
1841 such copy operations with large buffers.
1842
1843 However, if the CPU data cache is using a write-allocate mode,
1844 this option is unlikely to provide any performance gain.
1845
70c70d97
NP
1846config SECCOMP
1847 bool
1848 prompt "Enable seccomp to safely compute untrusted bytecode"
1849 ---help---
1850 This kernel feature is useful for number crunching applications
1851 that may need to compute untrusted bytecode during their
1852 execution. By using pipes or other transports made available to
1853 the process as file descriptors supporting the read/write
1854 syscalls, it's possible to isolate those applications in
1855 their own address space using seccomp. Once seccomp is
1856 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1857 and the task is only allowed to execute a few safe syscalls
1858 defined by each seccomp mode.
1859
c743f380
NP
1860config CC_STACKPROTECTOR
1861 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
1862 help
1863 This option turns on the -fstack-protector GCC feature. This
1864 feature puts, at the beginning of functions, a canary value on
1865 the stack just before the return address, and validates
1866 the value just before actually returning. Stack based buffer
1867 overflows (that need to overwrite this return address) now also
1868 overwrite the canary, which gets detected and the attack is then
1869 neutralized via a kernel panic.
1870 This feature requires gcc version 4.2 or above.
1871
06e6295b
SS
1872config SWIOTLB
1873 def_bool y
1874
1875config IOMMU_HELPER
1876 def_bool SWIOTLB
1877
eff8d644
SS
1878config XEN_DOM0
1879 def_bool y
1880 depends on XEN
1881
1882config XEN
1883 bool "Xen guest support on ARM (EXPERIMENTAL)"
85323a99 1884 depends on ARM && AEABI && OF
f880b67d 1885 depends on CPU_V7 && !CPU_V6
85323a99 1886 depends on !GENERIC_ATOMIC64
17b7ab80 1887 select ARM_PSCI
83862ccf 1888 select SWIOTLB_XEN
eff8d644
SS
1889 help
1890 Say Y if you want to run Linux in a Virtual Machine on Xen on ARM.
1891
1da177e4
LT
1892endmenu
1893
1894menu "Boot options"
1895
9eb8f674
GL
1896config USE_OF
1897 bool "Flattened Device Tree support"
b1b3f49c 1898 select IRQ_DOMAIN
9eb8f674
GL
1899 select OF
1900 select OF_EARLY_FLATTREE
1901 help
1902 Include support for flattened device tree machine descriptions.
1903
bd51e2f5
NP
1904config ATAGS
1905 bool "Support for the traditional ATAGS boot data passing" if USE_OF
1906 default y
1907 help
1908 This is the traditional way of passing data to the kernel at boot
1909 time. If you are solely relying on the flattened device tree (or
1910 the ARM_ATAG_DTB_COMPAT option) then you may unselect this option
1911 to remove ATAGS support from your kernel binary. If unsure,
1912 leave this to y.
1913
1914config DEPRECATED_PARAM_STRUCT
1915 bool "Provide old way to pass kernel parameters"
1916 depends on ATAGS
1917 help
1918 This was deprecated in 2001 and announced to live on for 5 years.
1919 Some old boot loaders still use this way.
1920
1da177e4
LT
1921# Compressed boot loader in ROM. Yes, we really want to ask about
1922# TEXT and BSS so we preserve their values in the config files.
1923config ZBOOT_ROM_TEXT
1924 hex "Compressed ROM boot loader base address"
1925 default "0"
1926 help
1927 The physical address at which the ROM-able zImage is to be
1928 placed in the target. Platforms which normally make use of
1929 ROM-able zImage formats normally set this to a suitable
1930 value in their defconfig file.
1931
1932 If ZBOOT_ROM is not enabled, this has no effect.
1933
1934config ZBOOT_ROM_BSS
1935 hex "Compressed ROM boot loader BSS address"
1936 default "0"
1937 help
f8c440b2
DF
1938 The base address of an area of read/write memory in the target
1939 for the ROM-able zImage which must be available while the
1940 decompressor is running. It must be large enough to hold the
1941 entire decompressed kernel plus an additional 128 KiB.
1942 Platforms which normally make use of ROM-able zImage formats
1943 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1944
1945 If ZBOOT_ROM is not enabled, this has no effect.
1946
1947config ZBOOT_ROM
1948 bool "Compressed boot loader in ROM/flash"
1949 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1950 help
1951 Say Y here if you intend to execute your compressed kernel image
1952 (zImage) directly from ROM or flash. If unsure, say N.
1953
090ab3ff
SH
1954choice
1955 prompt "Include SD/MMC loader in zImage (EXPERIMENTAL)"
d6f94fa0 1956 depends on ZBOOT_ROM && ARCH_SH7372
090ab3ff
SH
1957 default ZBOOT_ROM_NONE
1958 help
1959 Include experimental SD/MMC loading code in the ROM-able zImage.
59bf8964 1960 With this enabled it is possible to write the ROM-able zImage
090ab3ff
SH
1961 kernel image to an MMC or SD card and boot the kernel straight
1962 from the reset vector. At reset the processor Mask ROM will load
59bf8964 1963 the first part of the ROM-able zImage which in turn loads the
090ab3ff
SH
1964 rest the kernel image to RAM.
1965
1966config ZBOOT_ROM_NONE
1967 bool "No SD/MMC loader in zImage (EXPERIMENTAL)"
1968 help
1969 Do not load image from SD or MMC
1970
f45b1149
SH
1971config ZBOOT_ROM_MMCIF
1972 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
f45b1149 1973 help
090ab3ff
SH
1974 Load image from MMCIF hardware block.
1975
1976config ZBOOT_ROM_SH_MOBILE_SDHI
1977 bool "Include SuperH Mobile SDHI loader in zImage (EXPERIMENTAL)"
1978 help
1979 Load image from SDHI hardware block
1980
1981endchoice
f45b1149 1982
e2a6a3aa
JB
1983config ARM_APPENDED_DTB
1984 bool "Use appended device tree blob to zImage (EXPERIMENTAL)"
d6f94fa0 1985 depends on OF && !ZBOOT_ROM
e2a6a3aa
JB
1986 help
1987 With this option, the boot code will look for a device tree binary
1988 (DTB) appended to zImage
1989 (e.g. cat zImage <filename>.dtb > zImage_w_dtb).
1990
1991 This is meant as a backward compatibility convenience for those
1992 systems with a bootloader that can't be upgraded to accommodate
1993 the documented boot protocol using a device tree.
1994
1995 Beware that there is very little in terms of protection against
1996 this option being confused by leftover garbage in memory that might
1997 look like a DTB header after a reboot if no actual DTB is appended
1998 to zImage. Do not leave this option active in a production kernel
1999 if you don't intend to always append a DTB. Proper passing of the
2000 location into r2 of a bootloader provided DTB is always preferable
2001 to this option.
2002
b90b9a38
NP
2003config ARM_ATAG_DTB_COMPAT
2004 bool "Supplement the appended DTB with traditional ATAG information"
2005 depends on ARM_APPENDED_DTB
2006 help
2007 Some old bootloaders can't be updated to a DTB capable one, yet
2008 they provide ATAGs with memory configuration, the ramdisk address,
2009 the kernel cmdline string, etc. Such information is dynamically
2010 provided by the bootloader and can't always be stored in a static
2011 DTB. To allow a device tree enabled kernel to be used with such
2012 bootloaders, this option allows zImage to extract the information
2013 from the ATAG list and store it at run time into the appended DTB.
2014
d0f34a11
RG
2015choice
2016 prompt "Kernel command line type" if ARM_ATAG_DTB_COMPAT
2017 default ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2018
2019config ARM_ATAG_DTB_COMPAT_CMDLINE_FROM_BOOTLOADER
2020 bool "Use bootloader kernel arguments if available"
2021 help
2022 Uses the command-line options passed by the boot loader instead of
2023 the device tree bootargs property. If the boot loader doesn't provide
2024 any, the device tree bootargs property will be used.
2025
2026config ARM_ATAG_DTB_COMPAT_CMDLINE_EXTEND
2027 bool "Extend with bootloader kernel arguments"
2028 help
2029 The command-line arguments provided by the boot loader will be
2030 appended to the the device tree bootargs property.
2031
2032endchoice
2033
1da177e4
LT
2034config CMDLINE
2035 string "Default kernel command string"
2036 default ""
2037 help
2038 On some architectures (EBSA110 and CATS), there is currently no way
2039 for the boot loader to pass arguments to the kernel. For these
2040 architectures, you should supply some command-line options at build
2041 time by entering them here. As a minimum, you should specify the
2042 memory size and the root device (e.g., mem=64M root=/dev/nfs).
2043
4394c124
VB
2044choice
2045 prompt "Kernel command line type" if CMDLINE != ""
2046 default CMDLINE_FROM_BOOTLOADER
bd51e2f5 2047 depends on ATAGS
4394c124
VB
2048
2049config CMDLINE_FROM_BOOTLOADER
2050 bool "Use bootloader kernel arguments if available"
2051 help
2052 Uses the command-line options passed by the boot loader. If
2053 the boot loader doesn't provide any, the default kernel command
2054 string provided in CMDLINE will be used.
2055
2056config CMDLINE_EXTEND
2057 bool "Extend bootloader kernel arguments"
2058 help
2059 The command-line arguments provided by the boot loader will be
2060 appended to the default kernel command string.
2061
92d2040d
AH
2062config CMDLINE_FORCE
2063 bool "Always use the default kernel command string"
92d2040d
AH
2064 help
2065 Always use the default kernel command string, even if the boot
2066 loader passes other arguments to the kernel.
2067 This is useful if you cannot or don't want to change the
2068 command-line options your boot loader passes to the kernel.
4394c124 2069endchoice
92d2040d 2070
1da177e4
LT
2071config XIP_KERNEL
2072 bool "Kernel Execute-In-Place from ROM"
387798b3 2073 depends on !ZBOOT_ROM && !ARM_LPAE && !ARCH_MULTIPLATFORM
1da177e4
LT
2074 help
2075 Execute-In-Place allows the kernel to run from non-volatile storage
2076 directly addressable by the CPU, such as NOR flash. This saves RAM
2077 space since the text section of the kernel is not loaded from flash
2078 to RAM. Read-write sections, such as the data section and stack,
2079 are still copied to RAM. The XIP kernel is not compressed since
2080 it has to run directly from flash, so it will take more space to
2081 store it. The flash address used to link the kernel object files,
2082 and for storing it, is configuration dependent. Therefore, if you
2083 say Y here, you must know the proper physical address where to
2084 store the kernel image depending on your own flash memory usage.
2085
2086 Also note that the make target becomes "make xipImage" rather than
2087 "make zImage" or "make Image". The final kernel binary to put in
2088 ROM memory will be arch/arm/boot/xipImage.
2089
2090 If unsure, say N.
2091
2092config XIP_PHYS_ADDR
2093 hex "XIP Kernel Physical Location"
2094 depends on XIP_KERNEL
2095 default "0x00080000"
2096 help
2097 This is the physical address in your flash memory the kernel will
2098 be linked for and stored to. This address is dependent on your
2099 own flash usage.
2100
c587e4a6
RP
2101config KEXEC
2102 bool "Kexec system call (EXPERIMENTAL)"
19ab428f 2103 depends on (!SMP || PM_SLEEP_SMP)
c587e4a6
RP
2104 help
2105 kexec is a system call that implements the ability to shutdown your
2106 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 2107 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
2108 you can start any kernel with it, not just Linux.
2109
2110 It is an ongoing process to be certain the hardware in a machine
2111 is properly shutdown, so do not be surprised if this code does not
bf220695 2112 initially work for you.
c587e4a6 2113
4cd9d6f7
RP
2114config ATAGS_PROC
2115 bool "Export atags in procfs"
bd51e2f5 2116 depends on ATAGS && KEXEC
b98d7291 2117 default y
4cd9d6f7
RP
2118 help
2119 Should the atags used to boot the kernel be exported in an "atags"
2120 file in procfs. Useful with kexec.
2121
cb5d39b3
MW
2122config CRASH_DUMP
2123 bool "Build kdump crash kernel (EXPERIMENTAL)"
cb5d39b3
MW
2124 help
2125 Generate crash dump after being started by kexec. This should
2126 be normally only set in special crash dump kernels which are
2127 loaded in the main kernel with kexec-tools into a specially
2128 reserved region and then later executed after a crash by
2129 kdump/kexec. The crash dump kernel must be compiled to a
2130 memory address not used by the main kernel
2131
2132 For more details see Documentation/kdump/kdump.txt
2133
e69edc79
EM
2134config AUTO_ZRELADDR
2135 bool "Auto calculation of the decompressed kernel image address"
e1b31445 2136 depends on !ZBOOT_ROM
e69edc79
EM
2137 help
2138 ZRELADDR is the physical address where the decompressed kernel
2139 image will be placed. If AUTO_ZRELADDR is selected, the address
2140 will be determined at run-time by masking the current IP with
2141 0xf8000000. This assumes the zImage being placed in the first 128MB
2142 from start of memory.
2143
1da177e4
LT
2144endmenu
2145
ac9d7efc 2146menu "CPU Power Management"
1da177e4 2147
89c52ed4 2148if ARCH_HAS_CPUFREQ
1da177e4 2149source "drivers/cpufreq/Kconfig"
1da177e4
LT
2150endif
2151
ac9d7efc
RK
2152source "drivers/cpuidle/Kconfig"
2153
2154endmenu
2155
1da177e4
LT
2156menu "Floating point emulation"
2157
2158comment "At least one emulation must be selected"
2159
2160config FPE_NWFPE
2161 bool "NWFPE math emulation"
593c252a 2162 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
2163 ---help---
2164 Say Y to include the NWFPE floating point emulator in the kernel.
2165 This is necessary to run most binaries. Linux does not currently
2166 support floating point hardware so you need to say Y here even if
2167 your machine has an FPA or floating point co-processor podule.
2168
2169 You may say N here if you are going to load the Acorn FPEmulator
2170 early in the bootup.
2171
2172config FPE_NWFPE_XP
2173 bool "Support extended precision"
bedf142b 2174 depends on FPE_NWFPE
1da177e4
LT
2175 help
2176 Say Y to include 80-bit support in the kernel floating-point
2177 emulator. Otherwise, only 32 and 64-bit support is compiled in.
2178 Note that gcc does not generate 80-bit operations by default,
2179 so in most cases this option only enlarges the size of the
2180 floating point emulator without any good reason.
2181
2182 You almost surely want to say N here.
2183
2184config FPE_FASTFPE
2185 bool "FastFPE math emulation (EXPERIMENTAL)"
d6f94fa0 2186 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3
1da177e4
LT
2187 ---help---
2188 Say Y here to include the FAST floating point emulator in the kernel.
2189 This is an experimental much faster emulator which now also has full
2190 precision for the mantissa. It does not support any exceptions.
2191 It is very simple, and approximately 3-6 times faster than NWFPE.
2192
2193 It should be sufficient for most programs. It may be not suitable
2194 for scientific calculations, but you have to check this for yourself.
2195 If you do not feel you need a faster FP emulation you should better
2196 choose NWFPE.
2197
2198config VFP
2199 bool "VFP-format floating point maths"
e399b1a4 2200 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
2201 help
2202 Say Y to include VFP support code in the kernel. This is needed
2203 if your hardware includes a VFP unit.
2204
2205 Please see <file:Documentation/arm/VFP/release-notes.txt> for
2206 release notes and additional status information.
2207
2208 Say N if your target does not have VFP hardware.
2209
25ebee02
CM
2210config VFPv3
2211 bool
2212 depends on VFP
2213 default y if CPU_V7
2214
b5872db4
CM
2215config NEON
2216 bool "Advanced SIMD (NEON) Extension support"
2217 depends on VFPv3 && CPU_V7
2218 help
2219 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
2220 Extension.
2221
73c132c1
AB
2222config KERNEL_MODE_NEON
2223 bool "Support for NEON in kernel mode"
c4a30c3b 2224 depends on NEON && AEABI
73c132c1
AB
2225 help
2226 Say Y to include support for NEON in kernel mode.
2227
1da177e4
LT
2228endmenu
2229
2230menu "Userspace binary formats"
2231
2232source "fs/Kconfig.binfmt"
2233
2234config ARTHUR
2235 tristate "RISC OS personality"
704bdda0 2236 depends on !AEABI
1da177e4
LT
2237 help
2238 Say Y here to include the kernel code necessary if you want to run
2239 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2240 experimental; if this sounds frightening, say N and sleep in peace.
2241 You can also say M here to compile this support as a module (which
2242 will be called arthur).
2243
2244endmenu
2245
2246menu "Power management options"
2247
eceab4ac 2248source "kernel/power/Kconfig"
1da177e4 2249
f4cb5700 2250config ARCH_SUSPEND_POSSIBLE
4b1082ca 2251 depends on !ARCH_S5PC100
19a0519d 2252 depends on CPU_ARM920T || CPU_ARM926T || CPU_FEROCEON || CPU_SA1100 || \
3f5d0819 2253 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE || CPU_MOHAWK
f4cb5700
JB
2254 def_bool y
2255
15e0d9e3
AB
2256config ARM_CPU_SUSPEND
2257 def_bool PM_SLEEP
2258
1da177e4
LT
2259endmenu
2260
d5950b43
SR
2261source "net/Kconfig"
2262
ac25150f 2263source "drivers/Kconfig"
1da177e4
LT
2264
2265source "fs/Kconfig"
2266
1da177e4
LT
2267source "arch/arm/Kconfig.debug"
2268
2269source "security/Kconfig"
2270
2271source "crypto/Kconfig"
2272
2273source "lib/Kconfig"
749cf76c
CD
2274
2275source "arch/arm/kvm/Kconfig"
This page took 1.76103 seconds and 4 git commands to generate.