]> Git Repo - linux.git/blame - arch/arm/Kconfig
ARM: 6889/1: futex: add SMP futex support when !CPU_USE_DOMAINS
[linux.git] / arch / arm / Kconfig
CommitLineData
1da177e4
LT
1config ARM
2 bool
3 default y
e17c6d56 4 select HAVE_AOUT
24056f52 5 select HAVE_DMA_API_DEBUG
2064c946 6 select HAVE_IDE
2778f620 7 select HAVE_MEMBLOCK
12b824fb 8 select RTC_LIB
75e7153a 9 select SYS_SUPPORTS_APM_EMULATION
a41297a0 10 select GENERIC_ATOMIC64 if (CPU_V6 || !CPU_32v6K || !AEABI)
fe166148 11 select HAVE_OPROFILE if (HAVE_PERF_EVENTS)
5cbad0eb 12 select HAVE_ARCH_KGDB
ed7c84d5 13 select HAVE_KPROBES if (!XIP_KERNEL && !THUMB2_KERNEL)
9edddaa2 14 select HAVE_KRETPROBES if (HAVE_KPROBES)
606576ce 15 select HAVE_FUNCTION_TRACER if (!XIP_KERNEL)
80be7a7f
RV
16 select HAVE_FTRACE_MCOUNT_RECORD if (!XIP_KERNEL)
17 select HAVE_DYNAMIC_FTRACE if (!XIP_KERNEL)
0e341af8 18 select HAVE_FUNCTION_GRAPH_TRACER if (!THUMB2_KERNEL)
1fe53268 19 select HAVE_GENERIC_DMA_COHERENT
e7db7b42
AT
20 select HAVE_KERNEL_GZIP
21 select HAVE_KERNEL_LZO
6e8699f7 22 select HAVE_KERNEL_LZMA
e360adbe 23 select HAVE_IRQ_WORK
7ada189f
JI
24 select HAVE_PERF_EVENTS
25 select PERF_USE_VMALLOC
e513f8bf 26 select HAVE_REGS_AND_STACK_ACCESS_API
e399b1a4 27 select HAVE_HW_BREAKPOINT if (PERF_EVENTS && (CPU_V6 || CPU_V6K || CPU_V7))
ed60453f 28 select HAVE_C_RECORDMCOUNT
e2a93ecc
LB
29 select HAVE_GENERIC_HARDIRQS
30 select HAVE_SPARSE_IRQ
25a5662a 31 select GENERIC_IRQ_SHOW
1da177e4
LT
32 help
33 The ARM series is a line of low-power-consumption RISC chip designs
f6c8965a 34 licensed by ARM Ltd and targeted at embedded applications and
1da177e4 35 handhelds such as the Compaq IPAQ. ARM-based PCs are no longer
f6c8965a 36 manufactured, but legacy ARM-based PC hardware remains popular in
1da177e4
LT
37 Europe. There is an ARM Linux project with a web page at
38 <http://www.arm.linux.org.uk/>.
39
1a189b97
RK
40config HAVE_PWM
41 bool
42
0b05da72
HUK
43config MIGHT_HAVE_PCI
44 bool
45
75e7153a
RB
46config SYS_SUPPORTS_APM_EMULATION
47 bool
48
112f38a4
RK
49config HAVE_SCHED_CLOCK
50 bool
51
0a938b97
DB
52config GENERIC_GPIO
53 bool
0a938b97 54
5cfc8ee0
JS
55config ARCH_USES_GETTIMEOFFSET
56 bool
57 default n
746140c7 58
0567a0c0
KH
59config GENERIC_CLOCKEVENTS
60 bool
0567a0c0 61
a8655e83
CM
62config GENERIC_CLOCKEVENTS_BROADCAST
63 bool
64 depends on GENERIC_CLOCKEVENTS
5388a6b2 65 default y if SMP
a8655e83 66
bf9dd360
RH
67config KTIME_SCALAR
68 bool
69 default y
70
bc581770
LW
71config HAVE_TCM
72 bool
73 select GENERIC_ALLOCATOR
74
e119bfff
RK
75config HAVE_PROC_CPU
76 bool
77
5ea81769
AV
78config NO_IOPORT
79 bool
5ea81769 80
1da177e4
LT
81config EISA
82 bool
83 ---help---
84 The Extended Industry Standard Architecture (EISA) bus was
85 developed as an open alternative to the IBM MicroChannel bus.
86
87 The EISA bus provided some of the features of the IBM MicroChannel
88 bus while maintaining backward compatibility with cards made for
89 the older ISA bus. The EISA bus saw limited use between 1988 and
90 1995 when it was made obsolete by the PCI bus.
91
92 Say Y here if you are building a kernel for an EISA-based machine.
93
94 Otherwise, say N.
95
96config SBUS
97 bool
98
99config MCA
100 bool
101 help
102 MicroChannel Architecture is found in some IBM PS/2 machines and
103 laptops. It is a bus system similar to PCI or ISA. See
104 <file:Documentation/mca.txt> (and especially the web page given
105 there) before attempting to build an MCA bus kernel.
106
f16fb1ec
RK
107config STACKTRACE_SUPPORT
108 bool
109 default y
110
f76e9154
NP
111config HAVE_LATENCYTOP_SUPPORT
112 bool
113 depends on !SMP
114 default y
115
f16fb1ec
RK
116config LOCKDEP_SUPPORT
117 bool
118 default y
119
7ad1bcb2
RK
120config TRACE_IRQFLAGS_SUPPORT
121 bool
122 default y
123
4a2581a0
TG
124config HARDIRQS_SW_RESEND
125 bool
126 default y
127
128config GENERIC_IRQ_PROBE
129 bool
130 default y
131
95c354fe
NP
132config GENERIC_LOCKBREAK
133 bool
134 default y
135 depends on SMP && PREEMPT
136
1da177e4
LT
137config RWSEM_GENERIC_SPINLOCK
138 bool
139 default y
140
141config RWSEM_XCHGADD_ALGORITHM
142 bool
143
f0d1b0b3
DH
144config ARCH_HAS_ILOG2_U32
145 bool
f0d1b0b3
DH
146
147config ARCH_HAS_ILOG2_U64
148 bool
f0d1b0b3 149
89c52ed4
BD
150config ARCH_HAS_CPUFREQ
151 bool
152 help
153 Internal node to signify that the ARCH has CPUFREQ support
154 and that the relevant menu configurations are displayed for
155 it.
156
c7b0aff4
KH
157config ARCH_HAS_CPU_IDLE_WAIT
158 def_bool y
159
b89c3b16
AM
160config GENERIC_HWEIGHT
161 bool
162 default y
163
1da177e4
LT
164config GENERIC_CALIBRATE_DELAY
165 bool
166 default y
167
a08b6b79
AV
168config ARCH_MAY_HAVE_PC_FDC
169 bool
170
5ac6da66
CL
171config ZONE_DMA
172 bool
5ac6da66 173
ccd7ab7f
FT
174config NEED_DMA_MAP_STATE
175 def_bool y
176
1da177e4
LT
177config GENERIC_ISA_DMA
178 bool
179
1da177e4
LT
180config FIQ
181 bool
182
034d2f5a
AV
183config ARCH_MTD_XIP
184 bool
185
c760fc19
HC
186config VECTORS_BASE
187 hex
6afd6fae 188 default 0xffff0000 if MMU || CPU_HIGH_VECTOR
c760fc19
HC
189 default DRAM_BASE if REMAP_VECTORS_TO_RAM
190 default 0x00000000
191 help
192 The base address of exception vectors.
193
dc21af99
RK
194config ARM_PATCH_PHYS_VIRT
195 bool "Patch physical to virtual translations at runtime (EXPERIMENTAL)"
196 depends on EXPERIMENTAL
b511d75d 197 depends on !XIP_KERNEL && MMU
dc21af99
RK
198 depends on !ARCH_REALVIEW || !SPARSEMEM
199 help
111e9a5c
RK
200 Patch phys-to-virt and virt-to-phys translation functions at
201 boot and module load time according to the position of the
202 kernel in system memory.
dc21af99 203
111e9a5c
RK
204 This can only be used with non-XIP MMU kernels where the base
205 of physical memory is at a 16MB boundary, or theoretically 64K
206 for the MSM machine class.
dc21af99 207
cada3c08
RK
208config ARM_PATCH_PHYS_VIRT_16BIT
209 def_bool y
210 depends on ARM_PATCH_PHYS_VIRT && ARCH_MSM
111e9a5c
RK
211 help
212 This option extends the physical to virtual translation patching
213 to allow physical memory down to a theoretical minimum of 64K
214 boundaries.
cada3c08 215
1da177e4
LT
216source "init/Kconfig"
217
dc52ddc0
MH
218source "kernel/Kconfig.freezer"
219
1da177e4
LT
220menu "System Type"
221
3c427975
HC
222config MMU
223 bool "MMU-based Paged Memory Management Support"
224 default y
225 help
226 Select if you want MMU-based virtualised addressing space
227 support by paged memory management. If unsure, say 'Y'.
228
ccf50e23
RK
229#
230# The "ARM system type" choice list is ordered alphabetically by option
231# text. Please add new entries in the option alphabetic order.
232#
1da177e4
LT
233choice
234 prompt "ARM system type"
6a0e2430 235 default ARCH_VERSATILE
1da177e4 236
4af6fee1
DS
237config ARCH_INTEGRATOR
238 bool "ARM Ltd. Integrator family"
239 select ARM_AMBA
89c52ed4 240 select ARCH_HAS_CPUFREQ
6d803ba7 241 select CLKDEV_LOOKUP
c5a0adb5 242 select ICST
13edd86d 243 select GENERIC_CLOCKEVENTS
f4b8b319 244 select PLAT_VERSATILE
c41b16f8 245 select PLAT_VERSATILE_FPGA_IRQ
4af6fee1
DS
246 help
247 Support for ARM's Integrator platform.
248
249config ARCH_REALVIEW
250 bool "ARM Ltd. RealView family"
251 select ARM_AMBA
6d803ba7 252 select CLKDEV_LOOKUP
c5a0adb5 253 select ICST
ae30ceac 254 select GENERIC_CLOCKEVENTS
eb7fffa3 255 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 256 select PLAT_VERSATILE
3cb5ee49 257 select PLAT_VERSATILE_CLCD
e3887714 258 select ARM_TIMER_SP804
b56ba8aa 259 select GPIO_PL061 if GPIOLIB
4af6fee1
DS
260 help
261 This enables support for ARM Ltd RealView boards.
262
263config ARCH_VERSATILE
264 bool "ARM Ltd. Versatile family"
265 select ARM_AMBA
266 select ARM_VIC
6d803ba7 267 select CLKDEV_LOOKUP
c5a0adb5 268 select ICST
89df1272 269 select GENERIC_CLOCKEVENTS
bbeddc43 270 select ARCH_WANT_OPTIONAL_GPIOLIB
f4b8b319 271 select PLAT_VERSATILE
3414ba8c 272 select PLAT_VERSATILE_CLCD
c41b16f8 273 select PLAT_VERSATILE_FPGA_IRQ
e3887714 274 select ARM_TIMER_SP804
4af6fee1
DS
275 help
276 This enables support for ARM Ltd Versatile board.
277
ceade897
RK
278config ARCH_VEXPRESS
279 bool "ARM Ltd. Versatile Express family"
280 select ARCH_WANT_OPTIONAL_GPIOLIB
281 select ARM_AMBA
282 select ARM_TIMER_SP804
6d803ba7 283 select CLKDEV_LOOKUP
ceade897 284 select GENERIC_CLOCKEVENTS
ceade897 285 select HAVE_CLK
95c34f83 286 select HAVE_PATA_PLATFORM
ceade897
RK
287 select ICST
288 select PLAT_VERSATILE
0fb44b91 289 select PLAT_VERSATILE_CLCD
ceade897
RK
290 help
291 This enables support for the ARM Ltd Versatile Express boards.
292
8fc5ffa0
AV
293config ARCH_AT91
294 bool "Atmel AT91"
f373e8c0 295 select ARCH_REQUIRE_GPIOLIB
93686ae8 296 select HAVE_CLK
4af6fee1 297 help
2b3b3516
AV
298 This enables support for systems based on the Atmel AT91RM9200,
299 AT91SAM9 and AT91CAP9 processors.
4af6fee1 300
ccf50e23
RK
301config ARCH_BCMRING
302 bool "Broadcom BCMRING"
303 depends on MMU
304 select CPU_V6
305 select ARM_AMBA
6d803ba7 306 select CLKDEV_LOOKUP
ccf50e23
RK
307 select GENERIC_CLOCKEVENTS
308 select ARCH_WANT_OPTIONAL_GPIOLIB
309 help
310 Support for Broadcom's BCMRing platform.
311
1da177e4 312config ARCH_CLPS711X
4af6fee1 313 bool "Cirrus Logic CLPS711x/EP721x-based"
c750815e 314 select CPU_ARM720T
5cfc8ee0 315 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
316 help
317 Support for Cirrus Logic 711x/721x based boards.
1da177e4 318
d94f944e
AV
319config ARCH_CNS3XXX
320 bool "Cavium Networks CNS3XXX family"
321 select CPU_V6
d94f944e
AV
322 select GENERIC_CLOCKEVENTS
323 select ARM_GIC
0b05da72 324 select MIGHT_HAVE_PCI
5f32f7a0 325 select PCI_DOMAINS if PCI
d94f944e
AV
326 help
327 Support for Cavium Networks CNS3XXX platform.
328
788c9700
RK
329config ARCH_GEMINI
330 bool "Cortina Systems Gemini"
331 select CPU_FA526
788c9700 332 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 333 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
334 help
335 Support for the Cortina Systems Gemini family SoCs
336
1da177e4
LT
337config ARCH_EBSA110
338 bool "EBSA-110"
c750815e 339 select CPU_SA110
f7e68bbf 340 select ISA
c5eb2a2b 341 select NO_IOPORT
5cfc8ee0 342 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
343 help
344 This is an evaluation board for the StrongARM processor available
f6c8965a 345 from Digital. It has limited hardware on-board, including an
1da177e4
LT
346 Ethernet interface, two PCMCIA sockets, two serial ports and a
347 parallel port.
348
e7736d47
LB
349config ARCH_EP93XX
350 bool "EP93xx-based"
c750815e 351 select CPU_ARM920T
e7736d47
LB
352 select ARM_AMBA
353 select ARM_VIC
6d803ba7 354 select CLKDEV_LOOKUP
7444a72e 355 select ARCH_REQUIRE_GPIOLIB
eb33575c 356 select ARCH_HAS_HOLES_MEMORYMODEL
5cfc8ee0 357 select ARCH_USES_GETTIMEOFFSET
e7736d47
LB
358 help
359 This enables support for the Cirrus EP93xx series of CPUs.
360
1da177e4
LT
361config ARCH_FOOTBRIDGE
362 bool "FootBridge"
c750815e 363 select CPU_SA110
1da177e4 364 select FOOTBRIDGE
4e8d7637 365 select GENERIC_CLOCKEVENTS
f999b8bd
MM
366 help
367 Support for systems based on the DC21285 companion chip
368 ("FootBridge"), such as the Simtec CATS and the Rebel NetWinder.
1da177e4 369
788c9700
RK
370config ARCH_MXC
371 bool "Freescale MXC/iMX-based"
788c9700 372 select GENERIC_CLOCKEVENTS
788c9700 373 select ARCH_REQUIRE_GPIOLIB
6d803ba7 374 select CLKDEV_LOOKUP
c124befc 375 select HAVE_SCHED_CLOCK
788c9700
RK
376 help
377 Support for Freescale MXC/iMX-based family of processors
378
1d3f33d5
SG
379config ARCH_MXS
380 bool "Freescale MXS-based"
381 select GENERIC_CLOCKEVENTS
382 select ARCH_REQUIRE_GPIOLIB
b9214b97 383 select CLKDEV_LOOKUP
1d3f33d5
SG
384 help
385 Support for Freescale MXS-based family of processors
386
7bd0f2f5 387config ARCH_STMP3XXX
388 bool "Freescale STMP3xxx"
389 select CPU_ARM926T
6d803ba7 390 select CLKDEV_LOOKUP
7bd0f2f5 391 select ARCH_REQUIRE_GPIOLIB
7bd0f2f5 392 select GENERIC_CLOCKEVENTS
7bd0f2f5 393 select USB_ARCH_HAS_EHCI
394 help
395 Support for systems based on the Freescale 3xxx CPUs.
396
4af6fee1
DS
397config ARCH_NETX
398 bool "Hilscher NetX based"
c750815e 399 select CPU_ARM926T
4af6fee1 400 select ARM_VIC
2fcfe6b8 401 select GENERIC_CLOCKEVENTS
f999b8bd 402 help
4af6fee1
DS
403 This enables support for systems based on the Hilscher NetX Soc
404
405config ARCH_H720X
406 bool "Hynix HMS720x-based"
c750815e 407 select CPU_ARM720T
4af6fee1 408 select ISA_DMA_API
5cfc8ee0 409 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
410 help
411 This enables support for systems based on the Hynix HMS720x
412
3b938be6
RK
413config ARCH_IOP13XX
414 bool "IOP13xx-based"
415 depends on MMU
c750815e 416 select CPU_XSC3
3b938be6
RK
417 select PLAT_IOP
418 select PCI
419 select ARCH_SUPPORTS_MSI
8d5796d2 420 select VMSPLIT_1G
3b938be6
RK
421 help
422 Support for Intel's IOP13XX (XScale) family of processors.
423
3f7e5815
LB
424config ARCH_IOP32X
425 bool "IOP32x-based"
a4f7e763 426 depends on MMU
c750815e 427 select CPU_XSCALE
7ae1f7ec 428 select PLAT_IOP
f7e68bbf 429 select PCI
bb2b180c 430 select ARCH_REQUIRE_GPIOLIB
f999b8bd 431 help
3f7e5815
LB
432 Support for Intel's 80219 and IOP32X (XScale) family of
433 processors.
434
435config ARCH_IOP33X
436 bool "IOP33x-based"
437 depends on MMU
c750815e 438 select CPU_XSCALE
7ae1f7ec 439 select PLAT_IOP
3f7e5815 440 select PCI
bb2b180c 441 select ARCH_REQUIRE_GPIOLIB
3f7e5815
LB
442 help
443 Support for Intel's IOP33X (XScale) family of processors.
1da177e4 444
3b938be6
RK
445config ARCH_IXP23XX
446 bool "IXP23XX-based"
a4f7e763 447 depends on MMU
c750815e 448 select CPU_XSC3
3b938be6 449 select PCI
5cfc8ee0 450 select ARCH_USES_GETTIMEOFFSET
f999b8bd 451 help
3b938be6 452 Support for Intel's IXP23xx (XScale) family of processors.
1da177e4
LT
453
454config ARCH_IXP2000
455 bool "IXP2400/2800-based"
a4f7e763 456 depends on MMU
c750815e 457 select CPU_XSCALE
f7e68bbf 458 select PCI
5cfc8ee0 459 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
460 help
461 Support for Intel's IXP2400/2800 (XScale) family of processors.
1da177e4 462
3b938be6
RK
463config ARCH_IXP4XX
464 bool "IXP4xx-based"
a4f7e763 465 depends on MMU
c750815e 466 select CPU_XSCALE
8858e9af 467 select GENERIC_GPIO
3b938be6 468 select GENERIC_CLOCKEVENTS
5b0d495c 469 select HAVE_SCHED_CLOCK
0b05da72 470 select MIGHT_HAVE_PCI
485bdde7 471 select DMABOUNCE if PCI
c4713074 472 help
3b938be6 473 Support for Intel's IXP4XX (XScale) family of processors.
c4713074 474
edabd38e
SB
475config ARCH_DOVE
476 bool "Marvell Dove"
c786282e 477 select CPU_V6K
edabd38e 478 select PCI
edabd38e 479 select ARCH_REQUIRE_GPIOLIB
edabd38e
SB
480 select GENERIC_CLOCKEVENTS
481 select PLAT_ORION
482 help
483 Support for the Marvell Dove SoC 88AP510
484
651c74c7
SB
485config ARCH_KIRKWOOD
486 bool "Marvell Kirkwood"
c750815e 487 select CPU_FEROCEON
651c74c7 488 select PCI
a8865655 489 select ARCH_REQUIRE_GPIOLIB
651c74c7
SB
490 select GENERIC_CLOCKEVENTS
491 select PLAT_ORION
492 help
493 Support for the following Marvell Kirkwood series SoCs:
494 88F6180, 88F6192 and 88F6281.
495
777f9beb
LB
496config ARCH_LOKI
497 bool "Marvell Loki (88RC8480)"
c750815e 498 select CPU_FEROCEON
777f9beb
LB
499 select GENERIC_CLOCKEVENTS
500 select PLAT_ORION
501 help
502 Support for the Marvell Loki (88RC8480) SoC.
503
40805949
KW
504config ARCH_LPC32XX
505 bool "NXP LPC32XX"
506 select CPU_ARM926T
507 select ARCH_REQUIRE_GPIOLIB
508 select HAVE_IDE
509 select ARM_AMBA
510 select USB_ARCH_HAS_OHCI
6d803ba7 511 select CLKDEV_LOOKUP
40805949
KW
512 select GENERIC_TIME
513 select GENERIC_CLOCKEVENTS
514 help
515 Support for the NXP LPC32XX family of processors
516
794d15b2
SS
517config ARCH_MV78XX0
518 bool "Marvell MV78xx0"
c750815e 519 select CPU_FEROCEON
794d15b2 520 select PCI
a8865655 521 select ARCH_REQUIRE_GPIOLIB
794d15b2
SS
522 select GENERIC_CLOCKEVENTS
523 select PLAT_ORION
524 help
525 Support for the following Marvell MV78xx0 series SoCs:
526 MV781x0, MV782x0.
527
9dd0b194 528config ARCH_ORION5X
585cf175
TP
529 bool "Marvell Orion"
530 depends on MMU
c750815e 531 select CPU_FEROCEON
038ee083 532 select PCI
a8865655 533 select ARCH_REQUIRE_GPIOLIB
51cbff1d 534 select GENERIC_CLOCKEVENTS
69b02f6a 535 select PLAT_ORION
585cf175 536 help
9dd0b194 537 Support for the following Marvell Orion 5x series SoCs:
d2b2a6bb 538 Orion-1 (5181), Orion-VoIP (5181L), Orion-NAS (5182),
d323ade1 539 Orion-2 (5281), Orion-1-90 (6183).
585cf175 540
788c9700 541config ARCH_MMP
2f7e8fae 542 bool "Marvell PXA168/910/MMP2"
788c9700 543 depends on MMU
788c9700 544 select ARCH_REQUIRE_GPIOLIB
6d803ba7 545 select CLKDEV_LOOKUP
788c9700 546 select GENERIC_CLOCKEVENTS
28bb7bc6 547 select HAVE_SCHED_CLOCK
788c9700
RK
548 select TICK_ONESHOT
549 select PLAT_PXA
0bd86961 550 select SPARSE_IRQ
788c9700 551 help
2f7e8fae 552 Support for Marvell's PXA168/PXA910(MMP) and MMP2 processor line.
788c9700
RK
553
554config ARCH_KS8695
555 bool "Micrel/Kendin KS8695"
556 select CPU_ARM922T
98830bc9 557 select ARCH_REQUIRE_GPIOLIB
5cfc8ee0 558 select ARCH_USES_GETTIMEOFFSET
788c9700
RK
559 help
560 Support for Micrel/Kendin KS8695 "Centaur" (ARM922T) based
561 System-on-Chip devices.
562
563config ARCH_NS9XXX
564 bool "NetSilicon NS9xxx"
565 select CPU_ARM926T
566 select GENERIC_GPIO
788c9700
RK
567 select GENERIC_CLOCKEVENTS
568 select HAVE_CLK
569 help
570 Say Y here if you intend to run this kernel on a NetSilicon NS9xxx
571 System.
572
573 <http://www.digi.com/products/microprocessors/index.jsp>
574
575config ARCH_W90X900
576 bool "Nuvoton W90X900 CPU"
577 select CPU_ARM926T
c52d3d68 578 select ARCH_REQUIRE_GPIOLIB
6d803ba7 579 select CLKDEV_LOOKUP
58b5369e 580 select GENERIC_CLOCKEVENTS
788c9700 581 help
a8bc4ead 582 Support for Nuvoton (Winbond logic dept.) ARM9 processor,
583 At present, the w90x900 has been renamed nuc900, regarding
584 the ARM series product line, you can login the following
585 link address to know more.
586
587 <http://www.nuvoton.com/hq/enu/ProductAndSales/ProductLines/
588 ConsumerElectronicsIC/ARMMicrocontroller/ARMMicrocontroller>
788c9700 589
a62e9030 590config ARCH_NUC93X
591 bool "Nuvoton NUC93X CPU"
592 select CPU_ARM926T
6d803ba7 593 select CLKDEV_LOOKUP
a62e9030 594 help
595 Support for Nuvoton (Winbond logic dept.) NUC93X MCU,The NUC93X is a
596 low-power and high performance MPEG-4/JPEG multimedia controller chip.
597
c5f80065
EG
598config ARCH_TEGRA
599 bool "NVIDIA Tegra"
4073723a 600 select CLKDEV_LOOKUP
c5f80065
EG
601 select GENERIC_TIME
602 select GENERIC_CLOCKEVENTS
603 select GENERIC_GPIO
604 select HAVE_CLK
e3f4c0ab 605 select HAVE_SCHED_CLOCK
c5f80065 606 select ARCH_HAS_BARRIERS if CACHE_L2X0
7056d423 607 select ARCH_HAS_CPUFREQ
c5f80065
EG
608 help
609 This enables support for NVIDIA Tegra based systems (Tegra APX,
610 Tegra 6xx and Tegra 2 series).
611
4af6fee1
DS
612config ARCH_PNX4008
613 bool "Philips Nexperia PNX4008 Mobile"
c750815e 614 select CPU_ARM926T
6d803ba7 615 select CLKDEV_LOOKUP
5cfc8ee0 616 select ARCH_USES_GETTIMEOFFSET
4af6fee1
DS
617 help
618 This enables support for Philips PNX4008 mobile platform.
619
1da177e4 620config ARCH_PXA
2c8086a5 621 bool "PXA2xx/PXA3xx-based"
a4f7e763 622 depends on MMU
034d2f5a 623 select ARCH_MTD_XIP
89c52ed4 624 select ARCH_HAS_CPUFREQ
6d803ba7 625 select CLKDEV_LOOKUP
7444a72e 626 select ARCH_REQUIRE_GPIOLIB
981d0f39 627 select GENERIC_CLOCKEVENTS
7ce83018 628 select HAVE_SCHED_CLOCK
a88264c2 629 select TICK_ONESHOT
bd5ce433 630 select PLAT_PXA
6ac6b817 631 select SPARSE_IRQ
f999b8bd 632 help
2c8086a5 633 Support for Intel/Marvell's PXA2xx/PXA3xx processor line.
1da177e4 634
788c9700
RK
635config ARCH_MSM
636 bool "Qualcomm MSM"
4b536b8d 637 select HAVE_CLK
49cbe786 638 select GENERIC_CLOCKEVENTS
923a081c 639 select ARCH_REQUIRE_GPIOLIB
bd32344a 640 select CLKDEV_LOOKUP
49cbe786 641 help
4b53eb4f
DW
642 Support for Qualcomm MSM/QSD based systems. This runs on the
643 apps processor of the MSM/QSD and depends on a shared memory
644 interface to the modem processor which runs the baseband
645 stack and controls some vital subsystems
646 (clock and power control, etc).
49cbe786 647
c793c1b0 648config ARCH_SHMOBILE
6d72ad35
PM
649 bool "Renesas SH-Mobile / R-Mobile"
650 select HAVE_CLK
5e93c6b4 651 select CLKDEV_LOOKUP
6d72ad35
PM
652 select GENERIC_CLOCKEVENTS
653 select NO_IOPORT
654 select SPARSE_IRQ
60f1435c 655 select MULTI_IRQ_HANDLER
c793c1b0 656 help
6d72ad35 657 Support for Renesas's SH-Mobile and R-Mobile ARM platforms.
c793c1b0 658
1da177e4
LT
659config ARCH_RPC
660 bool "RiscPC"
661 select ARCH_ACORN
662 select FIQ
663 select TIMER_ACORN
a08b6b79 664 select ARCH_MAY_HAVE_PC_FDC
341eb781 665 select HAVE_PATA_PLATFORM
065909b9 666 select ISA_DMA_API
5ea81769 667 select NO_IOPORT
07f841b7 668 select ARCH_SPARSEMEM_ENABLE
5cfc8ee0 669 select ARCH_USES_GETTIMEOFFSET
1da177e4
LT
670 help
671 On the Acorn Risc-PC, Linux can support the internal IDE disk and
672 CD-ROM interface, serial and parallel port, and the floppy drive.
673
674config ARCH_SA1100
675 bool "SA1100-based"
c750815e 676 select CPU_SA1100
f7e68bbf 677 select ISA
05944d74 678 select ARCH_SPARSEMEM_ENABLE
034d2f5a 679 select ARCH_MTD_XIP
89c52ed4 680 select ARCH_HAS_CPUFREQ
1937f5b9 681 select CPU_FREQ
3e238be2 682 select GENERIC_CLOCKEVENTS
9483a578 683 select HAVE_CLK
5094b92f 684 select HAVE_SCHED_CLOCK
3e238be2 685 select TICK_ONESHOT
7444a72e 686 select ARCH_REQUIRE_GPIOLIB
f999b8bd
MM
687 help
688 Support for StrongARM 11x0 based boards.
1da177e4
LT
689
690config ARCH_S3C2410
63b1f51b 691 bool "Samsung S3C2410, S3C2412, S3C2413, S3C2416, S3C2440, S3C2442, S3C2443, S3C2450"
0a938b97 692 select GENERIC_GPIO
9d56c02a 693 select ARCH_HAS_CPUFREQ
9483a578 694 select HAVE_CLK
5cfc8ee0 695 select ARCH_USES_GETTIMEOFFSET
20676c15 696 select HAVE_S3C2410_I2C if I2C
1da177e4
LT
697 help
698 Samsung S3C2410X CPU based systems, such as the Simtec Electronics
699 BAST (<http://www.simtec.co.uk/products/EB110ITX/>), the IPAQ 1940 or
f6c8965a 700 the Samsung SMDK2410 development board (and derivatives).
1da177e4 701
63b1f51b 702 Note, the S3C2416 and the S3C2450 are so close that they even share
25985edc 703 the same SoC ID code. This means that there is no separate machine
63b1f51b
BD
704 directory (no arch/arm/mach-s3c2450) as the S3C2416 was first.
705
a08ab637
BD
706config ARCH_S3C64XX
707 bool "Samsung S3C64XX"
89f1fa08 708 select PLAT_SAMSUNG
89f0ce72 709 select CPU_V6
89f0ce72 710 select ARM_VIC
a08ab637 711 select HAVE_CLK
89f0ce72 712 select NO_IOPORT
5cfc8ee0 713 select ARCH_USES_GETTIMEOFFSET
89c52ed4 714 select ARCH_HAS_CPUFREQ
89f0ce72
BD
715 select ARCH_REQUIRE_GPIOLIB
716 select SAMSUNG_CLKSRC
717 select SAMSUNG_IRQ_VIC_TIMER
718 select SAMSUNG_IRQ_UART
719 select S3C_GPIO_TRACK
720 select S3C_GPIO_PULL_UPDOWN
721 select S3C_GPIO_CFG_S3C24XX
722 select S3C_GPIO_CFG_S3C64XX
723 select S3C_DEV_NAND
724 select USB_ARCH_HAS_OHCI
725 select SAMSUNG_GPIOLIB_4BIT
20676c15 726 select HAVE_S3C2410_I2C if I2C
c39d8d55 727 select HAVE_S3C2410_WATCHDOG if WATCHDOG
a08ab637
BD
728 help
729 Samsung S3C64XX series based systems
730
49b7a491
KK
731config ARCH_S5P64X0
732 bool "Samsung S5P6440 S5P6450"
c4ffccdd
KK
733 select CPU_V6
734 select GENERIC_GPIO
735 select HAVE_CLK
c39d8d55 736 select HAVE_S3C2410_WATCHDOG if WATCHDOG
9e65bbf2
SK
737 select GENERIC_CLOCKEVENTS
738 select HAVE_SCHED_CLOCK
20676c15 739 select HAVE_S3C2410_I2C if I2C
754961a8 740 select HAVE_S3C_RTC if RTC_CLASS
c4ffccdd 741 help
49b7a491
KK
742 Samsung S5P64X0 CPU based systems, such as the Samsung SMDK6440,
743 SMDK6450.
c4ffccdd 744
550db7f1
KK
745config ARCH_S5P6442
746 bool "Samsung S5P6442"
747 select CPU_V6
748 select GENERIC_GPIO
749 select HAVE_CLK
925c68cd 750 select ARCH_USES_GETTIMEOFFSET
c39d8d55 751 select HAVE_S3C2410_WATCHDOG if WATCHDOG
550db7f1
KK
752 help
753 Samsung S5P6442 CPU based systems
754
acc84707
MS
755config ARCH_S5PC100
756 bool "Samsung S5PC100"
5a7652f2
BM
757 select GENERIC_GPIO
758 select HAVE_CLK
759 select CPU_V7
d6d502fa 760 select ARM_L1_CACHE_SHIFT_6
925c68cd 761 select ARCH_USES_GETTIMEOFFSET
20676c15 762 select HAVE_S3C2410_I2C if I2C
754961a8 763 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 764 select HAVE_S3C2410_WATCHDOG if WATCHDOG
5a7652f2 765 help
acc84707 766 Samsung S5PC100 series based systems
5a7652f2 767
170f4e42
KK
768config ARCH_S5PV210
769 bool "Samsung S5PV210/S5PC110"
770 select CPU_V7
eecb6a84 771 select ARCH_SPARSEMEM_ENABLE
170f4e42
KK
772 select GENERIC_GPIO
773 select HAVE_CLK
774 select ARM_L1_CACHE_SHIFT_6
d8144aea 775 select ARCH_HAS_CPUFREQ
9e65bbf2
SK
776 select GENERIC_CLOCKEVENTS
777 select HAVE_SCHED_CLOCK
20676c15 778 select HAVE_S3C2410_I2C if I2C
754961a8 779 select HAVE_S3C_RTC if RTC_CLASS
c39d8d55 780 select HAVE_S3C2410_WATCHDOG if WATCHDOG
170f4e42
KK
781 help
782 Samsung S5PV210/S5PC110 series based systems
783
10606aad
KK
784config ARCH_EXYNOS4
785 bool "Samsung EXYNOS4"
cc0e72b8 786 select CPU_V7
f567fa6f 787 select ARCH_SPARSEMEM_ENABLE
cc0e72b8
CY
788 select GENERIC_GPIO
789 select HAVE_CLK
b333fb16 790 select ARCH_HAS_CPUFREQ
cc0e72b8 791 select GENERIC_CLOCKEVENTS
754961a8 792 select HAVE_S3C_RTC if RTC_CLASS
20676c15 793 select HAVE_S3C2410_I2C if I2C
c39d8d55 794 select HAVE_S3C2410_WATCHDOG if WATCHDOG
cc0e72b8 795 help
10606aad 796 Samsung EXYNOS4 series based systems
cc0e72b8 797
1da177e4
LT
798config ARCH_SHARK
799 bool "Shark"
c750815e 800 select CPU_SA110
f7e68bbf
RK
801 select ISA
802 select ISA_DMA
3bca103a 803 select ZONE_DMA
f7e68bbf 804 select PCI
5cfc8ee0 805 select ARCH_USES_GETTIMEOFFSET
f999b8bd
MM
806 help
807 Support for the StrongARM based Digital DNARD machine, also known
808 as "Shark" (<http://www.shark-linux.de/shark.html>).
1da177e4 809
83ef3338
HK
810config ARCH_TCC_926
811 bool "Telechips TCC ARM926-based systems"
812 select CPU_ARM926T
813 select HAVE_CLK
6d803ba7 814 select CLKDEV_LOOKUP
83ef3338
HK
815 select GENERIC_CLOCKEVENTS
816 help
817 Support for Telechips TCC ARM926-based systems.
818
d98aac75
LW
819config ARCH_U300
820 bool "ST-Ericsson U300 Series"
821 depends on MMU
822 select CPU_ARM926T
5c21b7ca 823 select HAVE_SCHED_CLOCK
bc581770 824 select HAVE_TCM
d98aac75
LW
825 select ARM_AMBA
826 select ARM_VIC
d98aac75 827 select GENERIC_CLOCKEVENTS
6d803ba7 828 select CLKDEV_LOOKUP
d98aac75
LW
829 select GENERIC_GPIO
830 help
831 Support for ST-Ericsson U300 series mobile platforms.
832
ccf50e23
RK
833config ARCH_U8500
834 bool "ST-Ericsson U8500 Series"
835 select CPU_V7
836 select ARM_AMBA
ccf50e23 837 select GENERIC_CLOCKEVENTS
6d803ba7 838 select CLKDEV_LOOKUP
94bdc0e2 839 select ARCH_REQUIRE_GPIOLIB
7c1a70e9 840 select ARCH_HAS_CPUFREQ
ccf50e23
RK
841 help
842 Support for ST-Ericsson's Ux500 architecture
843
844config ARCH_NOMADIK
845 bool "STMicroelectronics Nomadik"
846 select ARM_AMBA
847 select ARM_VIC
848 select CPU_ARM926T
6d803ba7 849 select CLKDEV_LOOKUP
ccf50e23 850 select GENERIC_CLOCKEVENTS
ccf50e23
RK
851 select ARCH_REQUIRE_GPIOLIB
852 help
853 Support for the Nomadik platform by ST-Ericsson
854
7c6337e2
KH
855config ARCH_DAVINCI
856 bool "TI DaVinci"
7c6337e2 857 select GENERIC_CLOCKEVENTS
dce1115b 858 select ARCH_REQUIRE_GPIOLIB
3bca103a 859 select ZONE_DMA
9232fcc9 860 select HAVE_IDE
6d803ba7 861 select CLKDEV_LOOKUP
20e9969b 862 select GENERIC_ALLOCATOR
ae88e05a 863 select ARCH_HAS_HOLES_MEMORYMODEL
7c6337e2
KH
864 help
865 Support for TI's DaVinci platform.
866
3b938be6
RK
867config ARCH_OMAP
868 bool "TI OMAP"
9483a578 869 select HAVE_CLK
7444a72e 870 select ARCH_REQUIRE_GPIOLIB
89c52ed4 871 select ARCH_HAS_CPUFREQ
06cad098 872 select GENERIC_CLOCKEVENTS
dc548fbb 873 select HAVE_SCHED_CLOCK
9af915da 874 select ARCH_HAS_HOLES_MEMORYMODEL
3b938be6 875 help
6e457bb0 876 Support for TI's OMAP platform (OMAP1/2/3/4).
3b938be6 877
cee37e50
VK
878config PLAT_SPEAR
879 bool "ST SPEAr"
880 select ARM_AMBA
881 select ARCH_REQUIRE_GPIOLIB
6d803ba7 882 select CLKDEV_LOOKUP
cee37e50 883 select GENERIC_CLOCKEVENTS
cee37e50
VK
884 select HAVE_CLK
885 help
886 Support for ST's SPEAr platform (SPEAr3xx, SPEAr6xx and SPEAr13xx).
887
21f47fbc
AC
888config ARCH_VT8500
889 bool "VIA/WonderMedia 85xx"
890 select CPU_ARM926T
891 select GENERIC_GPIO
892 select ARCH_HAS_CPUFREQ
893 select GENERIC_CLOCKEVENTS
894 select ARCH_REQUIRE_GPIOLIB
895 select HAVE_PWM
896 help
897 Support for VIA/WonderMedia VT8500/WM85xx System-on-Chip.
1da177e4
LT
898endchoice
899
ccf50e23
RK
900#
901# This is sorted alphabetically by mach-* pathname. However, plat-*
902# Kconfigs may be included either alphabetically (according to the
903# plat- suffix) or along side the corresponding mach-* source.
904#
95b8f20f
RK
905source "arch/arm/mach-at91/Kconfig"
906
907source "arch/arm/mach-bcmring/Kconfig"
908
1da177e4
LT
909source "arch/arm/mach-clps711x/Kconfig"
910
d94f944e
AV
911source "arch/arm/mach-cns3xxx/Kconfig"
912
95b8f20f
RK
913source "arch/arm/mach-davinci/Kconfig"
914
915source "arch/arm/mach-dove/Kconfig"
916
e7736d47
LB
917source "arch/arm/mach-ep93xx/Kconfig"
918
1da177e4
LT
919source "arch/arm/mach-footbridge/Kconfig"
920
59d3a193
PZ
921source "arch/arm/mach-gemini/Kconfig"
922
95b8f20f
RK
923source "arch/arm/mach-h720x/Kconfig"
924
1da177e4
LT
925source "arch/arm/mach-integrator/Kconfig"
926
3f7e5815
LB
927source "arch/arm/mach-iop32x/Kconfig"
928
929source "arch/arm/mach-iop33x/Kconfig"
1da177e4 930
285f5fa7
DW
931source "arch/arm/mach-iop13xx/Kconfig"
932
1da177e4
LT
933source "arch/arm/mach-ixp4xx/Kconfig"
934
935source "arch/arm/mach-ixp2000/Kconfig"
936
c4713074
LB
937source "arch/arm/mach-ixp23xx/Kconfig"
938
95b8f20f
RK
939source "arch/arm/mach-kirkwood/Kconfig"
940
941source "arch/arm/mach-ks8695/Kconfig"
942
777f9beb
LB
943source "arch/arm/mach-loki/Kconfig"
944
40805949
KW
945source "arch/arm/mach-lpc32xx/Kconfig"
946
95b8f20f
RK
947source "arch/arm/mach-msm/Kconfig"
948
794d15b2
SS
949source "arch/arm/mach-mv78xx0/Kconfig"
950
95b8f20f 951source "arch/arm/plat-mxc/Kconfig"
1da177e4 952
1d3f33d5
SG
953source "arch/arm/mach-mxs/Kconfig"
954
95b8f20f 955source "arch/arm/mach-netx/Kconfig"
49cbe786 956
95b8f20f
RK
957source "arch/arm/mach-nomadik/Kconfig"
958source "arch/arm/plat-nomadik/Kconfig"
959
960source "arch/arm/mach-ns9xxx/Kconfig"
1da177e4 961
186f93ea 962source "arch/arm/mach-nuc93x/Kconfig"
1da177e4 963
d48af15e
TL
964source "arch/arm/plat-omap/Kconfig"
965
966source "arch/arm/mach-omap1/Kconfig"
1da177e4 967
1dbae815
TL
968source "arch/arm/mach-omap2/Kconfig"
969
9dd0b194 970source "arch/arm/mach-orion5x/Kconfig"
585cf175 971
95b8f20f
RK
972source "arch/arm/mach-pxa/Kconfig"
973source "arch/arm/plat-pxa/Kconfig"
585cf175 974
95b8f20f
RK
975source "arch/arm/mach-mmp/Kconfig"
976
977source "arch/arm/mach-realview/Kconfig"
978
979source "arch/arm/mach-sa1100/Kconfig"
edabd38e 980
cf383678 981source "arch/arm/plat-samsung/Kconfig"
a21765a7 982source "arch/arm/plat-s3c24xx/Kconfig"
c4ffccdd 983source "arch/arm/plat-s5p/Kconfig"
a21765a7 984
cee37e50 985source "arch/arm/plat-spear/Kconfig"
a21765a7 986
83ef3338
HK
987source "arch/arm/plat-tcc/Kconfig"
988
a21765a7
BD
989if ARCH_S3C2410
990source "arch/arm/mach-s3c2400/Kconfig"
1da177e4 991source "arch/arm/mach-s3c2410/Kconfig"
a21765a7 992source "arch/arm/mach-s3c2412/Kconfig"
f1290a49 993source "arch/arm/mach-s3c2416/Kconfig"
a21765a7 994source "arch/arm/mach-s3c2440/Kconfig"
e4d06e39 995source "arch/arm/mach-s3c2443/Kconfig"
a21765a7 996endif
1da177e4 997
a08ab637 998if ARCH_S3C64XX
431107ea 999source "arch/arm/mach-s3c64xx/Kconfig"
a08ab637
BD
1000endif
1001
49b7a491 1002source "arch/arm/mach-s5p64x0/Kconfig"
c4ffccdd 1003
550db7f1 1004source "arch/arm/mach-s5p6442/Kconfig"
7bd0f2f5 1005
5a7652f2 1006source "arch/arm/mach-s5pc100/Kconfig"
5a7652f2 1007
170f4e42
KK
1008source "arch/arm/mach-s5pv210/Kconfig"
1009
10606aad 1010source "arch/arm/mach-exynos4/Kconfig"
cc0e72b8 1011
882d01f9 1012source "arch/arm/mach-shmobile/Kconfig"
52c543f9 1013
882d01f9 1014source "arch/arm/plat-stmp3xxx/Kconfig"
9e73c84c 1015
c5f80065
EG
1016source "arch/arm/mach-tegra/Kconfig"
1017
95b8f20f 1018source "arch/arm/mach-u300/Kconfig"
1da177e4 1019
95b8f20f 1020source "arch/arm/mach-ux500/Kconfig"
1da177e4
LT
1021
1022source "arch/arm/mach-versatile/Kconfig"
1023
ceade897 1024source "arch/arm/mach-vexpress/Kconfig"
420c34e4 1025source "arch/arm/plat-versatile/Kconfig"
ceade897 1026
21f47fbc
AC
1027source "arch/arm/mach-vt8500/Kconfig"
1028
7ec80ddf 1029source "arch/arm/mach-w90x900/Kconfig"
1030
1da177e4
LT
1031# Definitions to make life easier
1032config ARCH_ACORN
1033 bool
1034
7ae1f7ec
LB
1035config PLAT_IOP
1036 bool
469d3044 1037 select GENERIC_CLOCKEVENTS
08f26b1e 1038 select HAVE_SCHED_CLOCK
7ae1f7ec 1039
69b02f6a
LB
1040config PLAT_ORION
1041 bool
f06a1624 1042 select HAVE_SCHED_CLOCK
69b02f6a 1043
bd5ce433
EM
1044config PLAT_PXA
1045 bool
1046
f4b8b319
RK
1047config PLAT_VERSATILE
1048 bool
1049
e3887714
RK
1050config ARM_TIMER_SP804
1051 bool
1052
1da177e4
LT
1053source arch/arm/mm/Kconfig
1054
afe4b25e
LB
1055config IWMMXT
1056 bool "Enable iWMMXt support"
ef6c8445
HZ
1057 depends on CPU_XSCALE || CPU_XSC3 || CPU_MOHAWK || CPU_PJ4
1058 default y if PXA27x || PXA3xx || PXA95x || ARCH_MMP
afe4b25e
LB
1059 help
1060 Enable support for iWMMXt context switching at run time if
1061 running on a CPU that supports it.
1062
1da177e4
LT
1063# bool 'Use XScale PMU as timer source' CONFIG_XSCALE_PMU_TIMER
1064config XSCALE_PMU
1065 bool
1066 depends on CPU_XSCALE && !XSCALE_PMU_TIMER
1067 default y
1068
0f4f0672 1069config CPU_HAS_PMU
e399b1a4 1070 depends on (CPU_V6 || CPU_V6K || CPU_V7 || XSCALE_PMU) && \
8954bb0d 1071 (!ARCH_OMAP3 || OMAP3_EMU)
0f4f0672
JI
1072 default y
1073 bool
1074
52108641 1075config MULTI_IRQ_HANDLER
1076 bool
1077 help
1078 Allow each machine to specify it's own IRQ handler at run time.
1079
3b93e7b0
HC
1080if !MMU
1081source "arch/arm/Kconfig-nommu"
1082endif
1083
9cba3ccc
CM
1084config ARM_ERRATA_411920
1085 bool "ARM errata: Invalidation of the Instruction Cache operation can fail"
e399b1a4 1086 depends on CPU_V6 || CPU_V6K
9cba3ccc
CM
1087 help
1088 Invalidation of the Instruction Cache operation can
1089 fail. This erratum is present in 1136 (before r1p4), 1156 and 1176.
1090 It does not affect the MPCore. This option enables the ARM Ltd.
1091 recommended workaround.
1092
7ce236fc
CM
1093config ARM_ERRATA_430973
1094 bool "ARM errata: Stale prediction on replaced interworking branch"
1095 depends on CPU_V7
1096 help
1097 This option enables the workaround for the 430973 Cortex-A8
1098 (r1p0..r1p2) erratum. If a code sequence containing an ARM/Thumb
1099 interworking branch is replaced with another code sequence at the
1100 same virtual address, whether due to self-modifying code or virtual
1101 to physical address re-mapping, Cortex-A8 does not recover from the
1102 stale interworking branch prediction. This results in Cortex-A8
1103 executing the new code sequence in the incorrect ARM or Thumb state.
1104 The workaround enables the BTB/BTAC operations by setting ACTLR.IBE
1105 and also flushes the branch target cache at every context switch.
1106 Note that setting specific bits in the ACTLR register may not be
1107 available in non-secure mode.
1108
855c551f
CM
1109config ARM_ERRATA_458693
1110 bool "ARM errata: Processor deadlock when a false hazard is created"
1111 depends on CPU_V7
1112 help
1113 This option enables the workaround for the 458693 Cortex-A8 (r2p0)
1114 erratum. For very specific sequences of memory operations, it is
1115 possible for a hazard condition intended for a cache line to instead
1116 be incorrectly associated with a different cache line. This false
1117 hazard might then cause a processor deadlock. The workaround enables
1118 the L1 caching of the NEON accesses and disables the PLD instruction
1119 in the ACTLR register. Note that setting specific bits in the ACTLR
1120 register may not be available in non-secure mode.
1121
0516e464
CM
1122config ARM_ERRATA_460075
1123 bool "ARM errata: Data written to the L2 cache can be overwritten with stale data"
1124 depends on CPU_V7
1125 help
1126 This option enables the workaround for the 460075 Cortex-A8 (r2p0)
1127 erratum. Any asynchronous access to the L2 cache may encounter a
1128 situation in which recent store transactions to the L2 cache are lost
1129 and overwritten with stale memory contents from external memory. The
1130 workaround disables the write-allocate mode for the L2 cache via the
1131 ACTLR register. Note that setting specific bits in the ACTLR register
1132 may not be available in non-secure mode.
1133
9f05027c
WD
1134config ARM_ERRATA_742230
1135 bool "ARM errata: DMB operation may be faulty"
1136 depends on CPU_V7 && SMP
1137 help
1138 This option enables the workaround for the 742230 Cortex-A9
1139 (r1p0..r2p2) erratum. Under rare circumstances, a DMB instruction
1140 between two write operations may not ensure the correct visibility
1141 ordering of the two writes. This workaround sets a specific bit in
1142 the diagnostic register of the Cortex-A9 which causes the DMB
1143 instruction to behave as a DSB, ensuring the correct behaviour of
1144 the two writes.
1145
a672e99b
WD
1146config ARM_ERRATA_742231
1147 bool "ARM errata: Incorrect hazard handling in the SCU may lead to data corruption"
1148 depends on CPU_V7 && SMP
1149 help
1150 This option enables the workaround for the 742231 Cortex-A9
1151 (r2p0..r2p2) erratum. Under certain conditions, specific to the
1152 Cortex-A9 MPCore micro-architecture, two CPUs working in SMP mode,
1153 accessing some data located in the same cache line, may get corrupted
1154 data due to bad handling of the address hazard when the line gets
1155 replaced from one of the CPUs at the same time as another CPU is
1156 accessing it. This workaround sets specific bits in the diagnostic
1157 register of the Cortex-A9 which reduces the linefill issuing
1158 capabilities of the processor.
1159
9e65582a
SS
1160config PL310_ERRATA_588369
1161 bool "Clean & Invalidate maintenance operations do not invalidate clean lines"
2839e06c 1162 depends on CACHE_L2X0
9e65582a
SS
1163 help
1164 The PL310 L2 cache controller implements three types of Clean &
1165 Invalidate maintenance operations: by Physical Address
1166 (offset 0x7F0), by Index/Way (0x7F8) and by Way (0x7FC).
1167 They are architecturally defined to behave as the execution of a
1168 clean operation followed immediately by an invalidate operation,
1169 both performing to the same memory location. This functionality
1170 is not correctly implemented in PL310 as clean lines are not
2839e06c 1171 invalidated as a result of these operations.
cdf357f1
WD
1172
1173config ARM_ERRATA_720789
1174 bool "ARM errata: TLBIASIDIS and TLBIMVAIS operations can broadcast a faulty ASID"
1175 depends on CPU_V7 && SMP
1176 help
1177 This option enables the workaround for the 720789 Cortex-A9 (prior to
1178 r2p0) erratum. A faulty ASID can be sent to the other CPUs for the
1179 broadcasted CP15 TLB maintenance operations TLBIASIDIS and TLBIMVAIS.
1180 As a consequence of this erratum, some TLB entries which should be
1181 invalidated are not, resulting in an incoherency in the system page
1182 tables. The workaround changes the TLB flushing routines to invalidate
1183 entries regardless of the ASID.
475d92fc 1184
1f0090a1
RK
1185config PL310_ERRATA_727915
1186 bool "Background Clean & Invalidate by Way operation can cause data corruption"
1187 depends on CACHE_L2X0
1188 help
1189 PL310 implements the Clean & Invalidate by Way L2 cache maintenance
1190 operation (offset 0x7FC). This operation runs in background so that
1191 PL310 can handle normal accesses while it is in progress. Under very
1192 rare circumstances, due to this erratum, write data can be lost when
1193 PL310 treats a cacheable write transaction during a Clean &
1194 Invalidate by Way operation.
1195
475d92fc
WD
1196config ARM_ERRATA_743622
1197 bool "ARM errata: Faulty hazard checking in the Store Buffer may lead to data corruption"
1198 depends on CPU_V7
1199 help
1200 This option enables the workaround for the 743622 Cortex-A9
1201 (r2p0..r2p2) erratum. Under very rare conditions, a faulty
1202 optimisation in the Cortex-A9 Store Buffer may lead to data
1203 corruption. This workaround sets a specific bit in the diagnostic
1204 register of the Cortex-A9 which disables the Store Buffer
1205 optimisation, preventing the defect from occurring. This has no
1206 visible impact on the overall performance or power consumption of the
1207 processor.
1208
9a27c27c
WD
1209config ARM_ERRATA_751472
1210 bool "ARM errata: Interrupted ICIALLUIS may prevent completion of broadcasted operation"
1211 depends on CPU_V7 && SMP
1212 help
1213 This option enables the workaround for the 751472 Cortex-A9 (prior
1214 to r3p0) erratum. An interrupted ICIALLUIS operation may prevent the
1215 completion of a following broadcasted operation if the second
1216 operation is received by a CPU before the ICIALLUIS has completed,
1217 potentially leading to corrupted entries in the cache or TLB.
1218
885028e4
SK
1219config ARM_ERRATA_753970
1220 bool "ARM errata: cache sync operation may be faulty"
1221 depends on CACHE_PL310
1222 help
1223 This option enables the workaround for the 753970 PL310 (r3p0) erratum.
1224
1225 Under some condition the effect of cache sync operation on
1226 the store buffer still remains when the operation completes.
1227 This means that the store buffer is always asked to drain and
1228 this prevents it from merging any further writes. The workaround
1229 is to replace the normal offset of cache sync operation (0x730)
1230 by another offset targeting an unmapped PL310 register 0x740.
1231 This has the same effect as the cache sync operation: store buffer
1232 drain and waiting for all buffers empty.
1233
fcbdc5fe
WD
1234config ARM_ERRATA_754322
1235 bool "ARM errata: possible faulty MMU translations following an ASID switch"
1236 depends on CPU_V7
1237 help
1238 This option enables the workaround for the 754322 Cortex-A9 (r2p*,
1239 r3p*) erratum. A speculative memory access may cause a page table walk
1240 which starts prior to an ASID switch but completes afterwards. This
1241 can populate the micro-TLB with a stale entry which may be hit with
1242 the new ASID. This workaround places two dsb instructions in the mm
1243 switching code so that no page table walks can cross the ASID switch.
1244
5dab26af
WD
1245config ARM_ERRATA_754327
1246 bool "ARM errata: no automatic Store Buffer drain"
1247 depends on CPU_V7 && SMP
1248 help
1249 This option enables the workaround for the 754327 Cortex-A9 (prior to
1250 r2p0) erratum. The Store Buffer does not have any automatic draining
1251 mechanism and therefore a livelock may occur if an external agent
1252 continuously polls a memory location waiting to observe an update.
1253 This workaround defines cpu_relax() as smp_mb(), preventing correctly
1254 written polling loops from denying visibility of updates to memory.
1255
1da177e4
LT
1256endmenu
1257
1258source "arch/arm/common/Kconfig"
1259
1da177e4
LT
1260menu "Bus support"
1261
1262config ARM_AMBA
1263 bool
1264
1265config ISA
1266 bool
1da177e4
LT
1267 help
1268 Find out whether you have ISA slots on your motherboard. ISA is the
1269 name of a bus system, i.e. the way the CPU talks to the other stuff
1270 inside your box. Other bus systems are PCI, EISA, MicroChannel
1271 (MCA) or VESA. ISA is an older system, now being displaced by PCI;
1272 newer boards don't support it. If you have ISA, say Y, otherwise N.
1273
065909b9 1274# Select ISA DMA controller support
1da177e4
LT
1275config ISA_DMA
1276 bool
065909b9 1277 select ISA_DMA_API
1da177e4 1278
065909b9 1279# Select ISA DMA interface
5cae841b
AV
1280config ISA_DMA_API
1281 bool
5cae841b 1282
1da177e4 1283config PCI
0b05da72 1284 bool "PCI support" if MIGHT_HAVE_PCI
1da177e4
LT
1285 help
1286 Find out whether you have a PCI motherboard. PCI is the name of a
1287 bus system, i.e. the way the CPU talks to the other stuff inside
1288 your box. Other bus systems are ISA, EISA, MicroChannel (MCA) or
1289 VESA. If you have PCI, say Y, otherwise N.
1290
52882173
AV
1291config PCI_DOMAINS
1292 bool
1293 depends on PCI
1294
b080ac8a
MRJ
1295config PCI_NANOENGINE
1296 bool "BSE nanoEngine PCI support"
1297 depends on SA1100_NANOENGINE
1298 help
1299 Enable PCI on the BSE nanoEngine board.
1300
36e23590
MW
1301config PCI_SYSCALL
1302 def_bool PCI
1303
1da177e4
LT
1304# Select the host bridge type
1305config PCI_HOST_VIA82C505
1306 bool
1307 depends on PCI && ARCH_SHARK
1308 default y
1309
a0113a99
MR
1310config PCI_HOST_ITE8152
1311 bool
1312 depends on PCI && MACH_ARMCORE
1313 default y
1314 select DMABOUNCE
1315
1da177e4
LT
1316source "drivers/pci/Kconfig"
1317
1318source "drivers/pcmcia/Kconfig"
1319
1320endmenu
1321
1322menu "Kernel Features"
1323
0567a0c0
KH
1324source "kernel/time/Kconfig"
1325
1da177e4 1326config SMP
bb2d8130 1327 bool "Symmetric Multi-Processing"
fbb4ddac 1328 depends on CPU_V6K || CPU_V7
bc28248e 1329 depends on GENERIC_CLOCKEVENTS
971acb9b 1330 depends on REALVIEW_EB_ARM11MP || REALVIEW_EB_A9MP || \
89c3dedf 1331 MACH_REALVIEW_PB11MP || MACH_REALVIEW_PBX || ARCH_OMAP4 || \
10606aad 1332 ARCH_EXYNOS4 || ARCH_TEGRA || ARCH_U8500 || ARCH_VEXPRESS_CA9X4 || \
e9d728f5 1333 ARCH_MSM_SCORPIONMP || ARCH_SHMOBILE
f6dd9fa5 1334 select USE_GENERIC_SMP_HELPERS
89c3dedf 1335 select HAVE_ARM_SCU if !ARCH_MSM_SCORPIONMP
1da177e4
LT
1336 help
1337 This enables support for systems with more than one CPU. If you have
1338 a system with only one CPU, like most personal computers, say N. If
1339 you have a system with more than one CPU, say Y.
1340
1341 If you say N here, the kernel will run on single and multiprocessor
1342 machines, but will use only one CPU of a multiprocessor machine. If
1343 you say Y here, the kernel will run on many, but not all, single
1344 processor machines. On a single processor machine, the kernel will
1345 run faster if you say N here.
1346
03502faa 1347 See also <file:Documentation/i386/IO-APIC.txt>,
1da177e4 1348 <file:Documentation/nmi_watchdog.txt> and the SMP-HOWTO available at
50a23e6e 1349 <http://tldp.org/HOWTO/SMP-HOWTO.html>.
1da177e4
LT
1350
1351 If you don't know what to do here, say N.
1352
f00ec48f
RK
1353config SMP_ON_UP
1354 bool "Allow booting SMP kernel on uniprocessor systems (EXPERIMENTAL)"
1355 depends on EXPERIMENTAL
4d2692a7 1356 depends on SMP && !XIP_KERNEL
f00ec48f
RK
1357 default y
1358 help
1359 SMP kernels contain instructions which fail on non-SMP processors.
1360 Enabling this option allows the kernel to modify itself to make
1361 these instructions safe. Disabling it allows about 1K of space
1362 savings.
1363
1364 If you don't know what to do here, say Y.
1365
a8cbcd92
RK
1366config HAVE_ARM_SCU
1367 bool
1368 depends on SMP
1369 help
1370 This option enables support for the ARM system coherency unit
1371
f32f4ce2
RK
1372config HAVE_ARM_TWD
1373 bool
1374 depends on SMP
15095bb0 1375 select TICK_ONESHOT
f32f4ce2
RK
1376 help
1377 This options enables support for the ARM timer and watchdog unit
1378
8d5796d2
LB
1379choice
1380 prompt "Memory split"
1381 default VMSPLIT_3G
1382 help
1383 Select the desired split between kernel and user memory.
1384
1385 If you are not absolutely sure what you are doing, leave this
1386 option alone!
1387
1388 config VMSPLIT_3G
1389 bool "3G/1G user/kernel split"
1390 config VMSPLIT_2G
1391 bool "2G/2G user/kernel split"
1392 config VMSPLIT_1G
1393 bool "1G/3G user/kernel split"
1394endchoice
1395
1396config PAGE_OFFSET
1397 hex
1398 default 0x40000000 if VMSPLIT_1G
1399 default 0x80000000 if VMSPLIT_2G
1400 default 0xC0000000
1401
1da177e4
LT
1402config NR_CPUS
1403 int "Maximum number of CPUs (2-32)"
1404 range 2 32
1405 depends on SMP
1406 default "4"
1407
a054a811
RK
1408config HOTPLUG_CPU
1409 bool "Support for hot-pluggable CPUs (EXPERIMENTAL)"
1410 depends on SMP && HOTPLUG && EXPERIMENTAL
176bfc44 1411 depends on !ARCH_MSM
a054a811
RK
1412 help
1413 Say Y here to experiment with turning CPUs off and on. CPUs
1414 can be controlled through /sys/devices/system/cpu.
1415
37ee16ae
RK
1416config LOCAL_TIMERS
1417 bool "Use local timer interrupts"
971acb9b 1418 depends on SMP
37ee16ae 1419 default y
30d8bead 1420 select HAVE_ARM_TWD if (!ARCH_MSM_SCORPIONMP && !EXYNOS4_MCT)
37ee16ae
RK
1421 help
1422 Enable support for local timers on SMP platforms, rather then the
1423 legacy IPI broadcast method. Local timers allows the system
1424 accounting to be spread across the timer interval, preventing a
1425 "thundering herd" at every timer tick.
1426
d45a398f 1427source kernel/Kconfig.preempt
1da177e4 1428
f8065813
RK
1429config HZ
1430 int
49b7a491 1431 default 200 if ARCH_EBSA110 || ARCH_S3C2410 || ARCH_S5P64X0 || \
10606aad 1432 ARCH_S5P6442 || ARCH_S5PV210 || ARCH_EXYNOS4
bfe65704 1433 default OMAP_32K_TIMER_HZ if ARCH_OMAP && OMAP_32K_TIMER
5248c657 1434 default AT91_TIMER_HZ if ARCH_AT91
5da3e714 1435 default SHMOBILE_TIMER_HZ if ARCH_SHMOBILE
f8065813
RK
1436 default 100
1437
16c79651 1438config THUMB2_KERNEL
4a50bfe3 1439 bool "Compile the kernel in Thumb-2 mode (EXPERIMENTAL)"
e399b1a4 1440 depends on CPU_V7 && !CPU_V6 && !CPU_V6K && EXPERIMENTAL
16c79651
CM
1441 select AEABI
1442 select ARM_ASM_UNIFIED
1443 help
1444 By enabling this option, the kernel will be compiled in
1445 Thumb-2 mode. A compiler/assembler that understand the unified
1446 ARM-Thumb syntax is needed.
1447
1448 If unsure, say N.
1449
6f685c5c
DM
1450config THUMB2_AVOID_R_ARM_THM_JUMP11
1451 bool "Work around buggy Thumb-2 short branch relocations in gas"
1452 depends on THUMB2_KERNEL && MODULES
1453 default y
1454 help
1455 Various binutils versions can resolve Thumb-2 branches to
1456 locally-defined, preemptible global symbols as short-range "b.n"
1457 branch instructions.
1458
1459 This is a problem, because there's no guarantee the final
1460 destination of the symbol, or any candidate locations for a
1461 trampoline, are within range of the branch. For this reason, the
1462 kernel does not support fixing up the R_ARM_THM_JUMP11 (102)
1463 relocation in modules at all, and it makes little sense to add
1464 support.
1465
1466 The symptom is that the kernel fails with an "unsupported
1467 relocation" error when loading some modules.
1468
1469 Until fixed tools are available, passing
1470 -fno-optimize-sibling-calls to gcc should prevent gcc generating
1471 code which hits this problem, at the cost of a bit of extra runtime
1472 stack usage in some cases.
1473
1474 The problem is described in more detail at:
1475 https://bugs.launchpad.net/binutils-linaro/+bug/725126
1476
1477 Only Thumb-2 kernels are affected.
1478
1479 Unless you are sure your tools don't have this problem, say Y.
1480
0becb088
CM
1481config ARM_ASM_UNIFIED
1482 bool
1483
704bdda0
NP
1484config AEABI
1485 bool "Use the ARM EABI to compile the kernel"
1486 help
1487 This option allows for the kernel to be compiled using the latest
1488 ARM ABI (aka EABI). This is only useful if you are using a user
1489 space environment that is also compiled with EABI.
1490
1491 Since there are major incompatibilities between the legacy ABI and
1492 EABI, especially with regard to structure member alignment, this
1493 option also changes the kernel syscall calling convention to
1494 disambiguate both ABIs and allow for backward compatibility support
1495 (selected with CONFIG_OABI_COMPAT).
1496
1497 To use this you need GCC version 4.0.0 or later.
1498
6c90c872 1499config OABI_COMPAT
a73a3ff1 1500 bool "Allow old ABI binaries to run with this kernel (EXPERIMENTAL)"
9bc433a1 1501 depends on AEABI && EXPERIMENTAL && !THUMB2_KERNEL
6c90c872
NP
1502 default y
1503 help
1504 This option preserves the old syscall interface along with the
1505 new (ARM EABI) one. It also provides a compatibility layer to
1506 intercept syscalls that have structure arguments which layout
1507 in memory differs between the legacy ABI and the new ARM EABI
1508 (only for non "thumb" binaries). This option adds a tiny
1509 overhead to all syscalls and produces a slightly larger kernel.
1510 If you know you'll be using only pure EABI user space then you
1511 can say N here. If this option is not selected and you attempt
1512 to execute a legacy ABI binary then the result will be
1513 UNPREDICTABLE (in fact it can be predicted that it won't work
1514 at all). If in doubt say Y.
1515
eb33575c 1516config ARCH_HAS_HOLES_MEMORYMODEL
e80d6a24 1517 bool
e80d6a24 1518
05944d74
RK
1519config ARCH_SPARSEMEM_ENABLE
1520 bool
1521
07a2f737
RK
1522config ARCH_SPARSEMEM_DEFAULT
1523 def_bool ARCH_SPARSEMEM_ENABLE
1524
05944d74 1525config ARCH_SELECT_MEMORY_MODEL
be370302 1526 def_bool ARCH_SPARSEMEM_ENABLE
c80d79d7 1527
053a96ca 1528config HIGHMEM
e8db89a2
RK
1529 bool "High Memory Support"
1530 depends on MMU
053a96ca
NP
1531 help
1532 The address space of ARM processors is only 4 Gigabytes large
1533 and it has to accommodate user address space, kernel address
1534 space as well as some memory mapped IO. That means that, if you
1535 have a large amount of physical memory and/or IO, not all of the
1536 memory can be "permanently mapped" by the kernel. The physical
1537 memory that is not permanently mapped is called "high memory".
1538
1539 Depending on the selected kernel/user memory split, minimum
1540 vmalloc space and actual amount of RAM, you may not need this
1541 option which should result in a slightly faster kernel.
1542
1543 If unsure, say n.
1544
65cec8e3
RK
1545config HIGHPTE
1546 bool "Allocate 2nd-level pagetables from highmem"
1547 depends on HIGHMEM
65cec8e3 1548
1b8873a0
JI
1549config HW_PERF_EVENTS
1550 bool "Enable hardware performance counter support for perf events"
fe166148 1551 depends on PERF_EVENTS && CPU_HAS_PMU
1b8873a0
JI
1552 default y
1553 help
1554 Enable hardware performance counter support for perf events. If
1555 disabled, perf events will use software events only.
1556
3f22ab27
DH
1557source "mm/Kconfig"
1558
c1b2d970
MD
1559config FORCE_MAX_ZONEORDER
1560 int "Maximum zone order" if ARCH_SHMOBILE
1561 range 11 64 if ARCH_SHMOBILE
1562 default "9" if SA1111
1563 default "11"
1564 help
1565 The kernel memory allocator divides physically contiguous memory
1566 blocks into "zones", where each zone is a power of two number of
1567 pages. This option selects the largest power of two that the kernel
1568 keeps in the memory allocator. If you need to allocate very large
1569 blocks of physically contiguous memory, then you may need to
1570 increase this value.
1571
1572 This config option is actually maximum order plus one. For example,
1573 a value of 11 means that the largest free memory block is 2^10 pages.
1574
1da177e4
LT
1575config LEDS
1576 bool "Timer and CPU usage LEDs"
e055d5bf 1577 depends on ARCH_CDB89712 || ARCH_EBSA110 || \
8c8fdbc9 1578 ARCH_EBSA285 || ARCH_INTEGRATOR || \
1da177e4
LT
1579 ARCH_LUBBOCK || MACH_MAINSTONE || ARCH_NETWINDER || \
1580 ARCH_OMAP || ARCH_P720T || ARCH_PXA_IDP || \
73a59c1c 1581 ARCH_SA1100 || ARCH_SHARK || ARCH_VERSATILE || \
25329671 1582 ARCH_AT91 || ARCH_DAVINCI || \
ff3042fb 1583 ARCH_KS8695 || MACH_RD88F5182 || ARCH_REALVIEW
1da177e4
LT
1584 help
1585 If you say Y here, the LEDs on your machine will be used
1586 to provide useful information about your current system status.
1587
1588 If you are compiling a kernel for a NetWinder or EBSA-285, you will
1589 be able to select which LEDs are active using the options below. If
1590 you are compiling a kernel for the EBSA-110 or the LART however, the
1591 red LED will simply flash regularly to indicate that the system is
1592 still functional. It is safe to say Y here if you have a CATS
1593 system, but the driver will do nothing.
1594
1595config LEDS_TIMER
1596 bool "Timer LED" if (!ARCH_CDB89712 && !ARCH_OMAP) || \
eebdf7d7
DB
1597 OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1598 || MACH_OMAP_PERSEUS2
1da177e4 1599 depends on LEDS
0567a0c0 1600 depends on !GENERIC_CLOCKEVENTS
1da177e4
LT
1601 default y if ARCH_EBSA110
1602 help
1603 If you say Y here, one of the system LEDs (the green one on the
1604 NetWinder, the amber one on the EBSA285, or the red one on the LART)
1605 will flash regularly to indicate that the system is still
1606 operational. This is mainly useful to kernel hackers who are
1607 debugging unstable kernels.
1608
1609 The LART uses the same LED for both Timer LED and CPU usage LED
1610 functions. You may choose to use both, but the Timer LED function
1611 will overrule the CPU usage LED.
1612
1613config LEDS_CPU
1614 bool "CPU usage LED" if (!ARCH_CDB89712 && !ARCH_EBSA110 && \
eebdf7d7
DB
1615 !ARCH_OMAP) \
1616 || OMAP_OSK_MISTRAL || MACH_OMAP_H2 \
1617 || MACH_OMAP_PERSEUS2
1da177e4
LT
1618 depends on LEDS
1619 help
1620 If you say Y here, the red LED will be used to give a good real
1621 time indication of CPU usage, by lighting whenever the idle task
1622 is not currently executing.
1623
1624 The LART uses the same LED for both Timer LED and CPU usage LED
1625 functions. You may choose to use both, but the Timer LED function
1626 will overrule the CPU usage LED.
1627
1628config ALIGNMENT_TRAP
1629 bool
f12d0d7c 1630 depends on CPU_CP15_MMU
1da177e4 1631 default y if !ARCH_EBSA110
e119bfff 1632 select HAVE_PROC_CPU if PROC_FS
1da177e4 1633 help
84eb8d06 1634 ARM processors cannot fetch/store information which is not
1da177e4
LT
1635 naturally aligned on the bus, i.e., a 4 byte fetch must start at an
1636 address divisible by 4. On 32-bit ARM processors, these non-aligned
1637 fetch/store instructions will be emulated in software if you say
1638 here, which has a severe performance impact. This is necessary for
1639 correct operation of some network protocols. With an IP-only
1640 configuration it is safe to say N, otherwise say Y.
1641
39ec58f3
LB
1642config UACCESS_WITH_MEMCPY
1643 bool "Use kernel mem{cpy,set}() for {copy_to,clear}_user() (EXPERIMENTAL)"
1644 depends on MMU && EXPERIMENTAL
1645 default y if CPU_FEROCEON
1646 help
1647 Implement faster copy_to_user and clear_user methods for CPU
1648 cores where a 8-word STM instruction give significantly higher
1649 memory write throughput than a sequence of individual 32bit stores.
1650
1651 A possible side effect is a slight increase in scheduling latency
1652 between threads sharing the same address space if they invoke
1653 such copy operations with large buffers.
1654
1655 However, if the CPU data cache is using a write-allocate mode,
1656 this option is unlikely to provide any performance gain.
1657
70c70d97
NP
1658config SECCOMP
1659 bool
1660 prompt "Enable seccomp to safely compute untrusted bytecode"
1661 ---help---
1662 This kernel feature is useful for number crunching applications
1663 that may need to compute untrusted bytecode during their
1664 execution. By using pipes or other transports made available to
1665 the process as file descriptors supporting the read/write
1666 syscalls, it's possible to isolate those applications in
1667 their own address space using seccomp. Once seccomp is
1668 enabled via prctl(PR_SET_SECCOMP), it cannot be disabled
1669 and the task is only allowed to execute a few safe syscalls
1670 defined by each seccomp mode.
1671
c743f380
NP
1672config CC_STACKPROTECTOR
1673 bool "Enable -fstack-protector buffer overflow detection (EXPERIMENTAL)"
4a50bfe3 1674 depends on EXPERIMENTAL
c743f380
NP
1675 help
1676 This option turns on the -fstack-protector GCC feature. This
1677 feature puts, at the beginning of functions, a canary value on
1678 the stack just before the return address, and validates
1679 the value just before actually returning. Stack based buffer
1680 overflows (that need to overwrite this return address) now also
1681 overwrite the canary, which gets detected and the attack is then
1682 neutralized via a kernel panic.
1683 This feature requires gcc version 4.2 or above.
1684
73a65b3f
UKK
1685config DEPRECATED_PARAM_STRUCT
1686 bool "Provide old way to pass kernel parameters"
1687 help
1688 This was deprecated in 2001 and announced to live on for 5 years.
1689 Some old boot loaders still use this way.
1690
1da177e4
LT
1691endmenu
1692
1693menu "Boot options"
1694
1695# Compressed boot loader in ROM. Yes, we really want to ask about
1696# TEXT and BSS so we preserve their values in the config files.
1697config ZBOOT_ROM_TEXT
1698 hex "Compressed ROM boot loader base address"
1699 default "0"
1700 help
1701 The physical address at which the ROM-able zImage is to be
1702 placed in the target. Platforms which normally make use of
1703 ROM-able zImage formats normally set this to a suitable
1704 value in their defconfig file.
1705
1706 If ZBOOT_ROM is not enabled, this has no effect.
1707
1708config ZBOOT_ROM_BSS
1709 hex "Compressed ROM boot loader BSS address"
1710 default "0"
1711 help
f8c440b2
DF
1712 The base address of an area of read/write memory in the target
1713 for the ROM-able zImage which must be available while the
1714 decompressor is running. It must be large enough to hold the
1715 entire decompressed kernel plus an additional 128 KiB.
1716 Platforms which normally make use of ROM-able zImage formats
1717 normally set this to a suitable value in their defconfig file.
1da177e4
LT
1718
1719 If ZBOOT_ROM is not enabled, this has no effect.
1720
1721config ZBOOT_ROM
1722 bool "Compressed boot loader in ROM/flash"
1723 depends on ZBOOT_ROM_TEXT != ZBOOT_ROM_BSS
1724 help
1725 Say Y here if you intend to execute your compressed kernel image
1726 (zImage) directly from ROM or flash. If unsure, say N.
1727
f45b1149
SH
1728config ZBOOT_ROM_MMCIF
1729 bool "Include MMCIF loader in zImage (EXPERIMENTAL)"
1730 depends on ZBOOT_ROM && ARCH_SH7372 && EXPERIMENTAL
1731 help
1732 Say Y here to include experimental MMCIF loading code in the
1733 ROM-able zImage. With this enabled it is possible to write the
1734 the ROM-able zImage kernel image to an MMC card and boot the
1735 kernel straight from the reset vector. At reset the processor
1736 Mask ROM will load the first part of the the ROM-able zImage
1737 which in turn loads the rest the kernel image to RAM using the
1738 MMCIF hardware block.
1739
1da177e4
LT
1740config CMDLINE
1741 string "Default kernel command string"
1742 default ""
1743 help
1744 On some architectures (EBSA110 and CATS), there is currently no way
1745 for the boot loader to pass arguments to the kernel. For these
1746 architectures, you should supply some command-line options at build
1747 time by entering them here. As a minimum, you should specify the
1748 memory size and the root device (e.g., mem=64M root=/dev/nfs).
1749
92d2040d
AH
1750config CMDLINE_FORCE
1751 bool "Always use the default kernel command string"
1752 depends on CMDLINE != ""
1753 help
1754 Always use the default kernel command string, even if the boot
1755 loader passes other arguments to the kernel.
1756 This is useful if you cannot or don't want to change the
1757 command-line options your boot loader passes to the kernel.
1758
1759 If unsure, say N.
1760
1da177e4
LT
1761config XIP_KERNEL
1762 bool "Kernel Execute-In-Place from ROM"
1763 depends on !ZBOOT_ROM
1764 help
1765 Execute-In-Place allows the kernel to run from non-volatile storage
1766 directly addressable by the CPU, such as NOR flash. This saves RAM
1767 space since the text section of the kernel is not loaded from flash
1768 to RAM. Read-write sections, such as the data section and stack,
1769 are still copied to RAM. The XIP kernel is not compressed since
1770 it has to run directly from flash, so it will take more space to
1771 store it. The flash address used to link the kernel object files,
1772 and for storing it, is configuration dependent. Therefore, if you
1773 say Y here, you must know the proper physical address where to
1774 store the kernel image depending on your own flash memory usage.
1775
1776 Also note that the make target becomes "make xipImage" rather than
1777 "make zImage" or "make Image". The final kernel binary to put in
1778 ROM memory will be arch/arm/boot/xipImage.
1779
1780 If unsure, say N.
1781
1782config XIP_PHYS_ADDR
1783 hex "XIP Kernel Physical Location"
1784 depends on XIP_KERNEL
1785 default "0x00080000"
1786 help
1787 This is the physical address in your flash memory the kernel will
1788 be linked for and stored to. This address is dependent on your
1789 own flash usage.
1790
c587e4a6
RP
1791config KEXEC
1792 bool "Kexec system call (EXPERIMENTAL)"
1793 depends on EXPERIMENTAL
1794 help
1795 kexec is a system call that implements the ability to shutdown your
1796 current kernel, and to start another kernel. It is like a reboot
01dd2fbf 1797 but it is independent of the system firmware. And like a reboot
c587e4a6
RP
1798 you can start any kernel with it, not just Linux.
1799
1800 It is an ongoing process to be certain the hardware in a machine
1801 is properly shutdown, so do not be surprised if this code does not
1802 initially work for you. It may help to enable device hotplugging
1803 support.
1804
4cd9d6f7
RP
1805config ATAGS_PROC
1806 bool "Export atags in procfs"
b98d7291
UL
1807 depends on KEXEC
1808 default y
4cd9d6f7
RP
1809 help
1810 Should the atags used to boot the kernel be exported in an "atags"
1811 file in procfs. Useful with kexec.
1812
cb5d39b3
MW
1813config CRASH_DUMP
1814 bool "Build kdump crash kernel (EXPERIMENTAL)"
1815 depends on EXPERIMENTAL
1816 help
1817 Generate crash dump after being started by kexec. This should
1818 be normally only set in special crash dump kernels which are
1819 loaded in the main kernel with kexec-tools into a specially
1820 reserved region and then later executed after a crash by
1821 kdump/kexec. The crash dump kernel must be compiled to a
1822 memory address not used by the main kernel
1823
1824 For more details see Documentation/kdump/kdump.txt
1825
e69edc79
EM
1826config AUTO_ZRELADDR
1827 bool "Auto calculation of the decompressed kernel image address"
1828 depends on !ZBOOT_ROM && !ARCH_U300
1829 help
1830 ZRELADDR is the physical address where the decompressed kernel
1831 image will be placed. If AUTO_ZRELADDR is selected, the address
1832 will be determined at run-time by masking the current IP with
1833 0xf8000000. This assumes the zImage being placed in the first 128MB
1834 from start of memory.
1835
1da177e4
LT
1836endmenu
1837
ac9d7efc 1838menu "CPU Power Management"
1da177e4 1839
89c52ed4 1840if ARCH_HAS_CPUFREQ
1da177e4
LT
1841
1842source "drivers/cpufreq/Kconfig"
1843
64f102b6
YS
1844config CPU_FREQ_IMX
1845 tristate "CPUfreq driver for i.MX CPUs"
1846 depends on ARCH_MXC && CPU_FREQ
1847 help
1848 This enables the CPUfreq driver for i.MX CPUs.
1849
1da177e4
LT
1850config CPU_FREQ_SA1100
1851 bool
1da177e4
LT
1852
1853config CPU_FREQ_SA1110
1854 bool
1da177e4
LT
1855
1856config CPU_FREQ_INTEGRATOR
1857 tristate "CPUfreq driver for ARM Integrator CPUs"
1858 depends on ARCH_INTEGRATOR && CPU_FREQ
1859 default y
1860 help
1861 This enables the CPUfreq driver for ARM Integrator CPUs.
1862
1863 For details, take a look at <file:Documentation/cpu-freq>.
1864
1865 If in doubt, say Y.
1866
9e2697ff
RK
1867config CPU_FREQ_PXA
1868 bool
1869 depends on CPU_FREQ && ARCH_PXA && PXA25x
1870 default y
1871 select CPU_FREQ_DEFAULT_GOV_USERSPACE
1872
b3748ddd
MB
1873config CPU_FREQ_S3C64XX
1874 bool "CPUfreq support for Samsung S3C64XX CPUs"
1875 depends on CPU_FREQ && CPU_S3C6410
1876
9d56c02a
BD
1877config CPU_FREQ_S3C
1878 bool
1879 help
1880 Internal configuration node for common cpufreq on Samsung SoC
1881
1882config CPU_FREQ_S3C24XX
4a50bfe3 1883 bool "CPUfreq driver for Samsung S3C24XX series CPUs (EXPERIMENTAL)"
9d56c02a
BD
1884 depends on ARCH_S3C2410 && CPU_FREQ && EXPERIMENTAL
1885 select CPU_FREQ_S3C
1886 help
1887 This enables the CPUfreq driver for the Samsung S3C24XX family
1888 of CPUs.
1889
1890 For details, take a look at <file:Documentation/cpu-freq>.
1891
1892 If in doubt, say N.
1893
1894config CPU_FREQ_S3C24XX_PLL
4a50bfe3 1895 bool "Support CPUfreq changing of PLL frequency (EXPERIMENTAL)"
9d56c02a
BD
1896 depends on CPU_FREQ_S3C24XX && EXPERIMENTAL
1897 help
1898 Compile in support for changing the PLL frequency from the
1899 S3C24XX series CPUfreq driver. The PLL takes time to settle
1900 after a frequency change, so by default it is not enabled.
1901
1902 This also means that the PLL tables for the selected CPU(s) will
1903 be built which may increase the size of the kernel image.
1904
1905config CPU_FREQ_S3C24XX_DEBUG
1906 bool "Debug CPUfreq Samsung driver core"
1907 depends on CPU_FREQ_S3C24XX
1908 help
1909 Enable s3c_freq_dbg for the Samsung S3C CPUfreq core
1910
1911config CPU_FREQ_S3C24XX_IODEBUG
1912 bool "Debug CPUfreq Samsung driver IO timing"
1913 depends on CPU_FREQ_S3C24XX
1914 help
1915 Enable s3c_freq_iodbg for the Samsung S3C CPUfreq core
1916
e6d197a6
BD
1917config CPU_FREQ_S3C24XX_DEBUGFS
1918 bool "Export debugfs for CPUFreq"
1919 depends on CPU_FREQ_S3C24XX && DEBUG_FS
1920 help
1921 Export status information via debugfs.
1922
1da177e4
LT
1923endif
1924
ac9d7efc
RK
1925source "drivers/cpuidle/Kconfig"
1926
1927endmenu
1928
1da177e4
LT
1929menu "Floating point emulation"
1930
1931comment "At least one emulation must be selected"
1932
1933config FPE_NWFPE
1934 bool "NWFPE math emulation"
593c252a 1935 depends on (!AEABI || OABI_COMPAT) && !THUMB2_KERNEL
1da177e4
LT
1936 ---help---
1937 Say Y to include the NWFPE floating point emulator in the kernel.
1938 This is necessary to run most binaries. Linux does not currently
1939 support floating point hardware so you need to say Y here even if
1940 your machine has an FPA or floating point co-processor podule.
1941
1942 You may say N here if you are going to load the Acorn FPEmulator
1943 early in the bootup.
1944
1945config FPE_NWFPE_XP
1946 bool "Support extended precision"
bedf142b 1947 depends on FPE_NWFPE
1da177e4
LT
1948 help
1949 Say Y to include 80-bit support in the kernel floating-point
1950 emulator. Otherwise, only 32 and 64-bit support is compiled in.
1951 Note that gcc does not generate 80-bit operations by default,
1952 so in most cases this option only enlarges the size of the
1953 floating point emulator without any good reason.
1954
1955 You almost surely want to say N here.
1956
1957config FPE_FASTFPE
1958 bool "FastFPE math emulation (EXPERIMENTAL)"
8993a44c 1959 depends on (!AEABI || OABI_COMPAT) && !CPU_32v3 && EXPERIMENTAL
1da177e4
LT
1960 ---help---
1961 Say Y here to include the FAST floating point emulator in the kernel.
1962 This is an experimental much faster emulator which now also has full
1963 precision for the mantissa. It does not support any exceptions.
1964 It is very simple, and approximately 3-6 times faster than NWFPE.
1965
1966 It should be sufficient for most programs. It may be not suitable
1967 for scientific calculations, but you have to check this for yourself.
1968 If you do not feel you need a faster FP emulation you should better
1969 choose NWFPE.
1970
1971config VFP
1972 bool "VFP-format floating point maths"
e399b1a4 1973 depends on CPU_V6 || CPU_V6K || CPU_ARM926T || CPU_V7 || CPU_FEROCEON
1da177e4
LT
1974 help
1975 Say Y to include VFP support code in the kernel. This is needed
1976 if your hardware includes a VFP unit.
1977
1978 Please see <file:Documentation/arm/VFP/release-notes.txt> for
1979 release notes and additional status information.
1980
1981 Say N if your target does not have VFP hardware.
1982
25ebee02
CM
1983config VFPv3
1984 bool
1985 depends on VFP
1986 default y if CPU_V7
1987
b5872db4
CM
1988config NEON
1989 bool "Advanced SIMD (NEON) Extension support"
1990 depends on VFPv3 && CPU_V7
1991 help
1992 Say Y to include support code for NEON, the ARMv7 Advanced SIMD
1993 Extension.
1994
1da177e4
LT
1995endmenu
1996
1997menu "Userspace binary formats"
1998
1999source "fs/Kconfig.binfmt"
2000
2001config ARTHUR
2002 tristate "RISC OS personality"
704bdda0 2003 depends on !AEABI
1da177e4
LT
2004 help
2005 Say Y here to include the kernel code necessary if you want to run
2006 Acorn RISC OS/Arthur binaries under Linux. This code is still very
2007 experimental; if this sounds frightening, say N and sleep in peace.
2008 You can also say M here to compile this support as a module (which
2009 will be called arthur).
2010
2011endmenu
2012
2013menu "Power management options"
2014
eceab4ac 2015source "kernel/power/Kconfig"
1da177e4 2016
f4cb5700 2017config ARCH_SUSPEND_POSSIBLE
3e1d9874 2018 depends on !ARCH_S5P64X0 && !ARCH_S5P6442
6a786182
RK
2019 depends on CPU_ARM920T || CPU_ARM926T || CPU_SA1100 || \
2020 CPU_V6 || CPU_V6K || CPU_V7 || CPU_XSC3 || CPU_XSCALE
f4cb5700
JB
2021 def_bool y
2022
1da177e4
LT
2023endmenu
2024
d5950b43
SR
2025source "net/Kconfig"
2026
ac25150f 2027source "drivers/Kconfig"
1da177e4
LT
2028
2029source "fs/Kconfig"
2030
1da177e4
LT
2031source "arch/arm/Kconfig.debug"
2032
2033source "security/Kconfig"
2034
2035source "crypto/Kconfig"
2036
2037source "lib/Kconfig"
This page took 1.215447 seconds and 4 git commands to generate.