]>
Commit | Line | Data |
---|---|---|
4cedb334 GOC |
1 | /* |
2 | * x86 SMP booting functions | |
3 | * | |
87c6fe26 | 4 | * (c) 1995 Alan Cox, Building #3 <[email protected]> |
8f47e163 | 5 | * (c) 1998, 1999, 2000, 2009 Ingo Molnar <[email protected]> |
4cedb334 GOC |
6 | * Copyright 2001 Andi Kleen, SuSE Labs. |
7 | * | |
8 | * Much of the core SMP work is based on previous work by Thomas Radke, to | |
9 | * whom a great many thanks are extended. | |
10 | * | |
11 | * Thanks to Intel for making available several different Pentium, | |
12 | * Pentium Pro and Pentium-II/Xeon MP machines. | |
13 | * Original development of Linux SMP code supported by Caldera. | |
14 | * | |
15 | * This code is released under the GNU General Public License version 2 or | |
16 | * later. | |
17 | * | |
18 | * Fixes | |
19 | * Felix Koop : NR_CPUS used properly | |
20 | * Jose Renau : Handle single CPU case. | |
21 | * Alan Cox : By repeated request 8) - Total BogoMIPS report. | |
22 | * Greg Wright : Fix for kernel stacks panic. | |
23 | * Erich Boleyn : MP v1.4 and additional changes. | |
24 | * Matthias Sattler : Changes for 2.1 kernel map. | |
25 | * Michel Lespinasse : Changes for 2.1 kernel map. | |
26 | * Michael Chastain : Change trampoline.S to gnu as. | |
27 | * Alan Cox : Dumb bug: 'B' step PPro's are fine | |
28 | * Ingo Molnar : Added APIC timers, based on code | |
29 | * from Jose Renau | |
30 | * Ingo Molnar : various cleanups and rewrites | |
31 | * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug. | |
32 | * Maciej W. Rozycki : Bits for genuine 82489DX APICs | |
33 | * Andi Kleen : Changed for SMP boot into long mode. | |
34 | * Martin J. Bligh : Added support for multi-quad systems | |
35 | * Dave Jones : Report invalid combinations of Athlon CPUs. | |
36 | * Rusty Russell : Hacked into shape for new "hotplug" boot process. | |
37 | * Andi Kleen : Converted to new state machine. | |
38 | * Ashok Raj : CPU hotplug support | |
39 | * Glauber Costa : i386 and x86_64 integration | |
40 | */ | |
41 | ||
68a1c3f8 GC |
42 | #include <linux/init.h> |
43 | #include <linux/smp.h> | |
a355352b | 44 | #include <linux/module.h> |
70708a18 | 45 | #include <linux/sched.h> |
69c18c15 | 46 | #include <linux/percpu.h> |
91718e8d | 47 | #include <linux/bootmem.h> |
cb3c8b90 GOC |
48 | #include <linux/err.h> |
49 | #include <linux/nmi.h> | |
69575d38 | 50 | #include <linux/tboot.h> |
35f720c5 | 51 | #include <linux/stackprotector.h> |
5a0e3ad6 | 52 | #include <linux/gfp.h> |
1a022e3f | 53 | #include <linux/cpuidle.h> |
69c18c15 | 54 | |
8aef135c | 55 | #include <asm/acpi.h> |
cb3c8b90 | 56 | #include <asm/desc.h> |
69c18c15 GC |
57 | #include <asm/nmi.h> |
58 | #include <asm/irq.h> | |
07bbc16a | 59 | #include <asm/idle.h> |
48927bbb | 60 | #include <asm/realmode.h> |
69c18c15 GC |
61 | #include <asm/cpu.h> |
62 | #include <asm/numa.h> | |
cb3c8b90 GOC |
63 | #include <asm/pgtable.h> |
64 | #include <asm/tlbflush.h> | |
65 | #include <asm/mtrr.h> | |
ea530692 | 66 | #include <asm/mwait.h> |
7b6aa335 | 67 | #include <asm/apic.h> |
7167d08e | 68 | #include <asm/io_apic.h> |
569712b2 | 69 | #include <asm/setup.h> |
bdbcdd48 | 70 | #include <asm/uv/uv.h> |
cb3c8b90 | 71 | #include <linux/mc146818rtc.h> |
68a1c3f8 | 72 | |
1164dd00 | 73 | #include <asm/smpboot_hooks.h> |
b81bb373 | 74 | #include <asm/i8259.h> |
cb3c8b90 | 75 | |
48927bbb JS |
76 | #include <asm/realmode.h> |
77 | ||
a8db8453 GOC |
78 | /* State of each CPU */ |
79 | DEFINE_PER_CPU(int, cpu_state) = { 0 }; | |
80 | ||
cb3c8b90 | 81 | #ifdef CONFIG_HOTPLUG_CPU |
d7c53c9e BP |
82 | /* |
83 | * We need this for trampoline_base protection from concurrent accesses when | |
84 | * off- and onlining cores wildly. | |
85 | */ | |
86 | static DEFINE_MUTEX(x86_cpu_hotplug_driver_mutex); | |
87 | ||
91d88ce2 | 88 | void cpu_hotplug_driver_lock(void) |
d7c53c9e | 89 | { |
7eb43a6d | 90 | mutex_lock(&x86_cpu_hotplug_driver_mutex); |
d7c53c9e BP |
91 | } |
92 | ||
91d88ce2 | 93 | void cpu_hotplug_driver_unlock(void) |
d7c53c9e | 94 | { |
7eb43a6d | 95 | mutex_unlock(&x86_cpu_hotplug_driver_mutex); |
d7c53c9e BP |
96 | } |
97 | ||
98 | ssize_t arch_cpu_probe(const char *buf, size_t count) { return -1; } | |
99 | ssize_t arch_cpu_release(const char *buf, size_t count) { return -1; } | |
cb3c8b90 | 100 | #endif |
f6bc4029 | 101 | |
a355352b GC |
102 | /* Number of siblings per CPU package */ |
103 | int smp_num_siblings = 1; | |
104 | EXPORT_SYMBOL(smp_num_siblings); | |
105 | ||
106 | /* Last level cache ID of each logical CPU */ | |
107 | DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID; | |
108 | ||
a355352b | 109 | /* representing HT siblings of each logical CPU */ |
7ad728f9 | 110 | DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map); |
a355352b GC |
111 | EXPORT_PER_CPU_SYMBOL(cpu_sibling_map); |
112 | ||
113 | /* representing HT and core siblings of each logical CPU */ | |
7ad728f9 | 114 | DEFINE_PER_CPU(cpumask_var_t, cpu_core_map); |
a355352b GC |
115 | EXPORT_PER_CPU_SYMBOL(cpu_core_map); |
116 | ||
b3d7336d YL |
117 | DEFINE_PER_CPU(cpumask_var_t, cpu_llc_shared_map); |
118 | ||
a355352b GC |
119 | /* Per CPU bogomips and other parameters */ |
120 | DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info); | |
121 | EXPORT_PER_CPU_SYMBOL(cpu_info); | |
768d9505 | 122 | |
2b6163bf | 123 | atomic_t init_deasserted; |
cb3c8b90 | 124 | |
cb3c8b90 GOC |
125 | /* |
126 | * Report back to the Boot Processor. | |
127 | * Running on AP. | |
128 | */ | |
a4928cff | 129 | static void __cpuinit smp_callin(void) |
cb3c8b90 GOC |
130 | { |
131 | int cpuid, phys_id; | |
132 | unsigned long timeout; | |
133 | ||
134 | /* | |
135 | * If waken up by an INIT in an 82489DX configuration | |
136 | * we may get here before an INIT-deassert IPI reaches | |
137 | * our local APIC. We have to wait for the IPI or we'll | |
138 | * lock up on an APIC access. | |
139 | */ | |
a9659366 IM |
140 | if (apic->wait_for_init_deassert) |
141 | apic->wait_for_init_deassert(&init_deasserted); | |
cb3c8b90 GOC |
142 | |
143 | /* | |
144 | * (This works even if the APIC is not enabled.) | |
145 | */ | |
4c9961d5 | 146 | phys_id = read_apic_id(); |
cb3c8b90 | 147 | cpuid = smp_processor_id(); |
c2d1cec1 | 148 | if (cpumask_test_cpu(cpuid, cpu_callin_mask)) { |
cb3c8b90 GOC |
149 | panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__, |
150 | phys_id, cpuid); | |
151 | } | |
cfc1b9a6 | 152 | pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id); |
cb3c8b90 GOC |
153 | |
154 | /* | |
155 | * STARTUP IPIs are fragile beasts as they might sometimes | |
156 | * trigger some glue motherboard logic. Complete APIC bus | |
157 | * silence for 1 second, this overestimates the time the | |
158 | * boot CPU is spending to send the up to 2 STARTUP IPIs | |
159 | * by a factor of two. This should be enough. | |
160 | */ | |
161 | ||
162 | /* | |
163 | * Waiting 2s total for startup (udelay is not yet working) | |
164 | */ | |
165 | timeout = jiffies + 2*HZ; | |
166 | while (time_before(jiffies, timeout)) { | |
167 | /* | |
168 | * Has the boot CPU finished it's STARTUP sequence? | |
169 | */ | |
c2d1cec1 | 170 | if (cpumask_test_cpu(cpuid, cpu_callout_mask)) |
cb3c8b90 GOC |
171 | break; |
172 | cpu_relax(); | |
173 | } | |
174 | ||
175 | if (!time_before(jiffies, timeout)) { | |
176 | panic("%s: CPU%d started up but did not get a callout!\n", | |
177 | __func__, cpuid); | |
178 | } | |
179 | ||
180 | /* | |
181 | * the boot CPU has finished the init stage and is spinning | |
182 | * on callin_map until we finish. We are free to set up this | |
183 | * CPU, first the APIC. (this is probably redundant on most | |
184 | * boards) | |
185 | */ | |
186 | ||
cfc1b9a6 | 187 | pr_debug("CALLIN, before setup_local_APIC().\n"); |
333344d9 IM |
188 | if (apic->smp_callin_clear_local_apic) |
189 | apic->smp_callin_clear_local_apic(); | |
cb3c8b90 GOC |
190 | setup_local_APIC(); |
191 | end_local_APIC_setup(); | |
cb3c8b90 | 192 | |
9d133e5d SS |
193 | /* |
194 | * Need to setup vector mappings before we enable interrupts. | |
195 | */ | |
36e9e1ea | 196 | setup_vector_irq(smp_processor_id()); |
b565201c JS |
197 | |
198 | /* | |
199 | * Save our processor parameters. Note: this information | |
200 | * is needed for clock calibration. | |
201 | */ | |
202 | smp_store_cpu_info(cpuid); | |
203 | ||
cb3c8b90 GOC |
204 | /* |
205 | * Get our bogomips. | |
b565201c JS |
206 | * Update loops_per_jiffy in cpu_data. Previous call to |
207 | * smp_store_cpu_info() stored a value that is close but not as | |
208 | * accurate as the value just calculated. | |
cb3c8b90 | 209 | */ |
cb3c8b90 | 210 | calibrate_delay(); |
b565201c | 211 | cpu_data(cpuid).loops_per_jiffy = loops_per_jiffy; |
cfc1b9a6 | 212 | pr_debug("Stack at about %p\n", &cpuid); |
cb3c8b90 | 213 | |
5ef428c4 AK |
214 | /* |
215 | * This must be done before setting cpu_online_mask | |
216 | * or calling notify_cpu_starting. | |
217 | */ | |
218 | set_cpu_sibling_map(raw_smp_processor_id()); | |
219 | wmb(); | |
220 | ||
85257024 PZ |
221 | notify_cpu_starting(cpuid); |
222 | ||
cb3c8b90 GOC |
223 | /* |
224 | * Allow the master to continue. | |
225 | */ | |
c2d1cec1 | 226 | cpumask_set_cpu(cpuid, cpu_callin_mask); |
cb3c8b90 GOC |
227 | } |
228 | ||
bbc2ff6a GOC |
229 | /* |
230 | * Activate a secondary processor. | |
231 | */ | |
0ca59dd9 | 232 | notrace static void __cpuinit start_secondary(void *unused) |
bbc2ff6a GOC |
233 | { |
234 | /* | |
235 | * Don't put *anything* before cpu_init(), SMP booting is too | |
236 | * fragile that we want to limit the things done here to the | |
237 | * most necessary things. | |
238 | */ | |
b40827fa | 239 | cpu_init(); |
df156f90 | 240 | x86_cpuinit.early_percpu_clock_init(); |
b40827fa BP |
241 | preempt_disable(); |
242 | smp_callin(); | |
fd89a137 JR |
243 | |
244 | #ifdef CONFIG_X86_32 | |
b40827fa | 245 | /* switch away from the initial page table */ |
fd89a137 JR |
246 | load_cr3(swapper_pg_dir); |
247 | __flush_tlb_all(); | |
248 | #endif | |
249 | ||
bbc2ff6a GOC |
250 | /* otherwise gcc will move up smp_processor_id before the cpu_init */ |
251 | barrier(); | |
252 | /* | |
253 | * Check TSC synchronization with the BP: | |
254 | */ | |
255 | check_tsc_sync_target(); | |
256 | ||
bbc2ff6a GOC |
257 | /* |
258 | * We need to hold call_lock, so there is no inconsistency | |
259 | * between the time smp_call_function() determines number of | |
260 | * IPI recipients, and the time when the determination is made | |
261 | * for which cpus receive the IPI. Holding this | |
262 | * lock helps us to not include this cpu in a currently in progress | |
263 | * smp_call_function(). | |
d388e5fd EB |
264 | * |
265 | * We need to hold vector_lock so there the set of online cpus | |
266 | * does not change while we are assigning vectors to cpus. Holding | |
267 | * this lock ensures we don't half assign or remove an irq from a cpu. | |
bbc2ff6a | 268 | */ |
0cefa5b9 | 269 | ipi_call_lock(); |
d388e5fd | 270 | lock_vector_lock(); |
c2d1cec1 | 271 | set_cpu_online(smp_processor_id(), true); |
d388e5fd | 272 | unlock_vector_lock(); |
0cefa5b9 | 273 | ipi_call_unlock(); |
bbc2ff6a | 274 | per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE; |
78c06176 | 275 | x86_platform.nmi_init(); |
bbc2ff6a | 276 | |
0cefa5b9 MS |
277 | /* enable local interrupts */ |
278 | local_irq_enable(); | |
279 | ||
35f720c5 JP |
280 | /* to prevent fake stack check failure in clock setup */ |
281 | boot_init_stack_canary(); | |
0cefa5b9 | 282 | |
736decac | 283 | x86_cpuinit.setup_percpu_clockev(); |
bbc2ff6a GOC |
284 | |
285 | wmb(); | |
286 | cpu_idle(); | |
287 | } | |
288 | ||
1d89a7f0 GOC |
289 | /* |
290 | * The bootstrap kernel entry code has set these up. Save them for | |
291 | * a given CPU | |
292 | */ | |
293 | ||
294 | void __cpuinit smp_store_cpu_info(int id) | |
295 | { | |
296 | struct cpuinfo_x86 *c = &cpu_data(id); | |
297 | ||
b3d7336d | 298 | *c = boot_cpu_data; |
1d89a7f0 GOC |
299 | c->cpu_index = id; |
300 | if (id != 0) | |
301 | identify_secondary_cpu(c); | |
1d89a7f0 GOC |
302 | } |
303 | ||
316ad248 PZ |
304 | static bool __cpuinit |
305 | topology_sane(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o, const char *name) | |
d4fbe4f0 | 306 | { |
316ad248 PZ |
307 | int cpu1 = c->cpu_index, cpu2 = o->cpu_index; |
308 | ||
309 | return !WARN_ONCE(cpu_to_node(cpu1) != cpu_to_node(cpu2), | |
310 | "sched: CPU #%d's %s-sibling CPU #%d is not on the same node! " | |
311 | "[node: %d != %d]. Ignoring dependency.\n", | |
312 | cpu1, name, cpu2, cpu_to_node(cpu1), cpu_to_node(cpu2)); | |
313 | } | |
314 | ||
315 | #define link_mask(_m, c1, c2) \ | |
316 | do { \ | |
317 | cpumask_set_cpu((c1), cpu_##_m##_mask(c2)); \ | |
318 | cpumask_set_cpu((c2), cpu_##_m##_mask(c1)); \ | |
319 | } while (0) | |
320 | ||
321 | static bool __cpuinit match_smt(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o) | |
322 | { | |
323 | if (cpu_has(c, X86_FEATURE_TOPOEXT)) { | |
324 | int cpu1 = c->cpu_index, cpu2 = o->cpu_index; | |
325 | ||
326 | if (c->phys_proc_id == o->phys_proc_id && | |
327 | per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2) && | |
328 | c->compute_unit_id == o->compute_unit_id) | |
329 | return topology_sane(c, o, "smt"); | |
330 | ||
331 | } else if (c->phys_proc_id == o->phys_proc_id && | |
332 | c->cpu_core_id == o->cpu_core_id) { | |
333 | return topology_sane(c, o, "smt"); | |
334 | } | |
335 | ||
336 | return false; | |
337 | } | |
338 | ||
339 | static bool __cpuinit match_llc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o) | |
340 | { | |
341 | int cpu1 = c->cpu_index, cpu2 = o->cpu_index; | |
342 | ||
343 | if (per_cpu(cpu_llc_id, cpu1) != BAD_APICID && | |
344 | per_cpu(cpu_llc_id, cpu1) == per_cpu(cpu_llc_id, cpu2)) | |
345 | return topology_sane(c, o, "llc"); | |
346 | ||
347 | return false; | |
d4fbe4f0 AH |
348 | } |
349 | ||
316ad248 PZ |
350 | static bool __cpuinit match_mc(struct cpuinfo_x86 *c, struct cpuinfo_x86 *o) |
351 | { | |
352 | if (c->phys_proc_id == o->phys_proc_id) | |
353 | return topology_sane(c, o, "mc"); | |
354 | ||
355 | return false; | |
356 | } | |
1d89a7f0 | 357 | |
768d9505 GC |
358 | void __cpuinit set_cpu_sibling_map(int cpu) |
359 | { | |
316ad248 PZ |
360 | bool has_mc = boot_cpu_data.x86_max_cores > 1; |
361 | bool has_smt = smp_num_siblings > 1; | |
768d9505 | 362 | struct cpuinfo_x86 *c = &cpu_data(cpu); |
316ad248 PZ |
363 | struct cpuinfo_x86 *o; |
364 | int i; | |
768d9505 | 365 | |
c2d1cec1 | 366 | cpumask_set_cpu(cpu, cpu_sibling_setup_mask); |
768d9505 | 367 | |
316ad248 | 368 | if (!has_smt && !has_mc) { |
c2d1cec1 | 369 | cpumask_set_cpu(cpu, cpu_sibling_mask(cpu)); |
316ad248 PZ |
370 | cpumask_set_cpu(cpu, cpu_llc_shared_mask(cpu)); |
371 | cpumask_set_cpu(cpu, cpu_core_mask(cpu)); | |
768d9505 GC |
372 | c->booted_cores = 1; |
373 | return; | |
374 | } | |
375 | ||
c2d1cec1 | 376 | for_each_cpu(i, cpu_sibling_setup_mask) { |
316ad248 PZ |
377 | o = &cpu_data(i); |
378 | ||
379 | if ((i == cpu) || (has_smt && match_smt(c, o))) | |
380 | link_mask(sibling, cpu, i); | |
381 | ||
382 | if ((i == cpu) || (has_mc && match_llc(c, o))) | |
383 | link_mask(llc_shared, cpu, i); | |
384 | ||
ceb1cbac KB |
385 | } |
386 | ||
387 | /* | |
388 | * This needs a separate iteration over the cpus because we rely on all | |
389 | * cpu_sibling_mask links to be set-up. | |
390 | */ | |
391 | for_each_cpu(i, cpu_sibling_setup_mask) { | |
392 | o = &cpu_data(i); | |
393 | ||
316ad248 PZ |
394 | if ((i == cpu) || (has_mc && match_mc(c, o))) { |
395 | link_mask(core, cpu, i); | |
396 | ||
768d9505 GC |
397 | /* |
398 | * Does this new cpu bringup a new core? | |
399 | */ | |
c2d1cec1 | 400 | if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) { |
768d9505 GC |
401 | /* |
402 | * for each core in package, increment | |
403 | * the booted_cores for this new cpu | |
404 | */ | |
c2d1cec1 | 405 | if (cpumask_first(cpu_sibling_mask(i)) == i) |
768d9505 GC |
406 | c->booted_cores++; |
407 | /* | |
408 | * increment the core count for all | |
409 | * the other cpus in this package | |
410 | */ | |
411 | if (i != cpu) | |
412 | cpu_data(i).booted_cores++; | |
413 | } else if (i != cpu && !c->booted_cores) | |
414 | c->booted_cores = cpu_data(i).booted_cores; | |
415 | } | |
416 | } | |
417 | } | |
418 | ||
70708a18 | 419 | /* maps the cpu to the sched domain representing multi-core */ |
030bb203 | 420 | const struct cpumask *cpu_coregroup_mask(int cpu) |
70708a18 | 421 | { |
9f646389 | 422 | return cpu_llc_shared_mask(cpu); |
030bb203 RR |
423 | } |
424 | ||
a4928cff | 425 | static void impress_friends(void) |
904541e2 GOC |
426 | { |
427 | int cpu; | |
428 | unsigned long bogosum = 0; | |
429 | /* | |
430 | * Allow the user to impress friends. | |
431 | */ | |
cfc1b9a6 | 432 | pr_debug("Before bogomips.\n"); |
904541e2 | 433 | for_each_possible_cpu(cpu) |
c2d1cec1 | 434 | if (cpumask_test_cpu(cpu, cpu_callout_mask)) |
904541e2 GOC |
435 | bogosum += cpu_data(cpu).loops_per_jiffy; |
436 | printk(KERN_INFO | |
437 | "Total of %d processors activated (%lu.%02lu BogoMIPS).\n", | |
f68e00a3 | 438 | num_online_cpus(), |
904541e2 GOC |
439 | bogosum/(500000/HZ), |
440 | (bogosum/(5000/HZ))%100); | |
441 | ||
cfc1b9a6 | 442 | pr_debug("Before bogocount - setting activated=1.\n"); |
904541e2 GOC |
443 | } |
444 | ||
569712b2 | 445 | void __inquire_remote_apic(int apicid) |
cb3c8b90 GOC |
446 | { |
447 | unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 }; | |
a6c23905 | 448 | const char * const names[] = { "ID", "VERSION", "SPIV" }; |
cb3c8b90 GOC |
449 | int timeout; |
450 | u32 status; | |
451 | ||
823b259b | 452 | printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid); |
cb3c8b90 GOC |
453 | |
454 | for (i = 0; i < ARRAY_SIZE(regs); i++) { | |
823b259b | 455 | printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]); |
cb3c8b90 GOC |
456 | |
457 | /* | |
458 | * Wait for idle. | |
459 | */ | |
460 | status = safe_apic_wait_icr_idle(); | |
461 | if (status) | |
462 | printk(KERN_CONT | |
463 | "a previous APIC delivery may have failed\n"); | |
464 | ||
1b374e4d | 465 | apic_icr_write(APIC_DM_REMRD | regs[i], apicid); |
cb3c8b90 GOC |
466 | |
467 | timeout = 0; | |
468 | do { | |
469 | udelay(100); | |
470 | status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK; | |
471 | } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000); | |
472 | ||
473 | switch (status) { | |
474 | case APIC_ICR_RR_VALID: | |
475 | status = apic_read(APIC_RRR); | |
476 | printk(KERN_CONT "%08x\n", status); | |
477 | break; | |
478 | default: | |
479 | printk(KERN_CONT "failed\n"); | |
480 | } | |
481 | } | |
482 | } | |
483 | ||
cb3c8b90 GOC |
484 | /* |
485 | * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal | |
486 | * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this | |
487 | * won't ... remember to clear down the APIC, etc later. | |
488 | */ | |
cece3155 | 489 | int __cpuinit |
569712b2 | 490 | wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip) |
cb3c8b90 GOC |
491 | { |
492 | unsigned long send_status, accept_status = 0; | |
493 | int maxlvt; | |
494 | ||
495 | /* Target chip */ | |
cb3c8b90 GOC |
496 | /* Boot on the stack */ |
497 | /* Kick the second */ | |
bdb1a9b6 | 498 | apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid); |
cb3c8b90 | 499 | |
cfc1b9a6 | 500 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
501 | send_status = safe_apic_wait_icr_idle(); |
502 | ||
503 | /* | |
504 | * Give the other CPU some time to accept the IPI. | |
505 | */ | |
506 | udelay(200); | |
569712b2 | 507 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { |
59ef48a5 CG |
508 | maxlvt = lapic_get_maxlvt(); |
509 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ | |
510 | apic_write(APIC_ESR, 0); | |
511 | accept_status = (apic_read(APIC_ESR) & 0xEF); | |
512 | } | |
cfc1b9a6 | 513 | pr_debug("NMI sent.\n"); |
cb3c8b90 GOC |
514 | |
515 | if (send_status) | |
516 | printk(KERN_ERR "APIC never delivered???\n"); | |
517 | if (accept_status) | |
518 | printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status); | |
519 | ||
520 | return (send_status | accept_status); | |
521 | } | |
cb3c8b90 | 522 | |
cece3155 | 523 | static int __cpuinit |
569712b2 | 524 | wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip) |
cb3c8b90 GOC |
525 | { |
526 | unsigned long send_status, accept_status = 0; | |
527 | int maxlvt, num_starts, j; | |
528 | ||
593f4a78 MR |
529 | maxlvt = lapic_get_maxlvt(); |
530 | ||
cb3c8b90 GOC |
531 | /* |
532 | * Be paranoid about clearing APIC errors. | |
533 | */ | |
534 | if (APIC_INTEGRATED(apic_version[phys_apicid])) { | |
593f4a78 MR |
535 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
536 | apic_write(APIC_ESR, 0); | |
cb3c8b90 GOC |
537 | apic_read(APIC_ESR); |
538 | } | |
539 | ||
cfc1b9a6 | 540 | pr_debug("Asserting INIT.\n"); |
cb3c8b90 GOC |
541 | |
542 | /* | |
543 | * Turn INIT on target chip | |
544 | */ | |
cb3c8b90 GOC |
545 | /* |
546 | * Send IPI | |
547 | */ | |
1b374e4d SS |
548 | apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT, |
549 | phys_apicid); | |
cb3c8b90 | 550 | |
cfc1b9a6 | 551 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
552 | send_status = safe_apic_wait_icr_idle(); |
553 | ||
554 | mdelay(10); | |
555 | ||
cfc1b9a6 | 556 | pr_debug("Deasserting INIT.\n"); |
cb3c8b90 GOC |
557 | |
558 | /* Target chip */ | |
cb3c8b90 | 559 | /* Send IPI */ |
1b374e4d | 560 | apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid); |
cb3c8b90 | 561 | |
cfc1b9a6 | 562 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
563 | send_status = safe_apic_wait_icr_idle(); |
564 | ||
565 | mb(); | |
566 | atomic_set(&init_deasserted, 1); | |
567 | ||
568 | /* | |
569 | * Should we send STARTUP IPIs ? | |
570 | * | |
571 | * Determine this based on the APIC version. | |
572 | * If we don't have an integrated APIC, don't send the STARTUP IPIs. | |
573 | */ | |
574 | if (APIC_INTEGRATED(apic_version[phys_apicid])) | |
575 | num_starts = 2; | |
576 | else | |
577 | num_starts = 0; | |
578 | ||
579 | /* | |
580 | * Paravirt / VMI wants a startup IPI hook here to set up the | |
581 | * target processor state. | |
582 | */ | |
583 | startup_ipi_hook(phys_apicid, (unsigned long) start_secondary, | |
11d4c3f9 | 584 | stack_start); |
cb3c8b90 GOC |
585 | |
586 | /* | |
587 | * Run STARTUP IPI loop. | |
588 | */ | |
cfc1b9a6 | 589 | pr_debug("#startup loops: %d.\n", num_starts); |
cb3c8b90 | 590 | |
cb3c8b90 | 591 | for (j = 1; j <= num_starts; j++) { |
cfc1b9a6 | 592 | pr_debug("Sending STARTUP #%d.\n", j); |
593f4a78 MR |
593 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
594 | apic_write(APIC_ESR, 0); | |
cb3c8b90 | 595 | apic_read(APIC_ESR); |
cfc1b9a6 | 596 | pr_debug("After apic_write.\n"); |
cb3c8b90 GOC |
597 | |
598 | /* | |
599 | * STARTUP IPI | |
600 | */ | |
601 | ||
602 | /* Target chip */ | |
cb3c8b90 GOC |
603 | /* Boot on the stack */ |
604 | /* Kick the second */ | |
1b374e4d SS |
605 | apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12), |
606 | phys_apicid); | |
cb3c8b90 GOC |
607 | |
608 | /* | |
609 | * Give the other CPU some time to accept the IPI. | |
610 | */ | |
611 | udelay(300); | |
612 | ||
cfc1b9a6 | 613 | pr_debug("Startup point 1.\n"); |
cb3c8b90 | 614 | |
cfc1b9a6 | 615 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
616 | send_status = safe_apic_wait_icr_idle(); |
617 | ||
618 | /* | |
619 | * Give the other CPU some time to accept the IPI. | |
620 | */ | |
621 | udelay(200); | |
593f4a78 | 622 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
cb3c8b90 | 623 | apic_write(APIC_ESR, 0); |
cb3c8b90 GOC |
624 | accept_status = (apic_read(APIC_ESR) & 0xEF); |
625 | if (send_status || accept_status) | |
626 | break; | |
627 | } | |
cfc1b9a6 | 628 | pr_debug("After Startup.\n"); |
cb3c8b90 GOC |
629 | |
630 | if (send_status) | |
631 | printk(KERN_ERR "APIC never delivered???\n"); | |
632 | if (accept_status) | |
633 | printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status); | |
634 | ||
635 | return (send_status | accept_status); | |
636 | } | |
cb3c8b90 | 637 | |
2eaad1fd MT |
638 | /* reduce the number of lines printed when booting a large cpu count system */ |
639 | static void __cpuinit announce_cpu(int cpu, int apicid) | |
640 | { | |
641 | static int current_node = -1; | |
4adc8b71 | 642 | int node = early_cpu_to_node(cpu); |
2eaad1fd MT |
643 | |
644 | if (system_state == SYSTEM_BOOTING) { | |
645 | if (node != current_node) { | |
646 | if (current_node > (-1)) | |
647 | pr_cont(" Ok.\n"); | |
648 | current_node = node; | |
649 | pr_info("Booting Node %3d, Processors ", node); | |
650 | } | |
651 | pr_cont(" #%d%s", cpu, cpu == (nr_cpu_ids - 1) ? " Ok.\n" : ""); | |
652 | return; | |
653 | } else | |
654 | pr_info("Booting Node %d Processor %d APIC 0x%x\n", | |
655 | node, cpu, apicid); | |
656 | } | |
657 | ||
cb3c8b90 GOC |
658 | /* |
659 | * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad | |
660 | * (ie clustered apic addressing mode), this is a LOGICAL apic ID. | |
1f5bcabf IM |
661 | * Returns zero if CPU booted OK, else error code from |
662 | * ->wakeup_secondary_cpu. | |
cb3c8b90 | 663 | */ |
7eb43a6d | 664 | static int __cpuinit do_boot_cpu(int apicid, int cpu, struct task_struct *idle) |
cb3c8b90 | 665 | { |
48927bbb | 666 | volatile u32 *trampoline_status = |
b429dbf6 | 667 | (volatile u32 *) __va(real_mode_header->trampoline_status); |
48927bbb | 668 | /* start_ip had better be page-aligned! */ |
f37240f1 | 669 | unsigned long start_ip = real_mode_header->trampoline_start; |
48927bbb | 670 | |
cb3c8b90 | 671 | unsigned long boot_error = 0; |
ab6fb7c0 | 672 | int timeout; |
cb3c8b90 | 673 | |
cb3c8b90 GOC |
674 | alternatives_smp_switch(1); |
675 | ||
7eb43a6d TG |
676 | idle->thread.sp = (unsigned long) (((struct pt_regs *) |
677 | (THREAD_SIZE + task_stack_page(idle))) - 1); | |
678 | per_cpu(current_task, cpu) = idle; | |
cb3c8b90 | 679 | |
c6f5e0ac | 680 | #ifdef CONFIG_X86_32 |
cb3c8b90 | 681 | /* Stack for startup_32 can be just as for start_secondary onwards */ |
cb3c8b90 GOC |
682 | irq_ctx_init(cpu); |
683 | #else | |
7eb43a6d | 684 | clear_tsk_thread_flag(idle, TIF_FORK); |
004aa322 | 685 | initial_gs = per_cpu_offset(cpu); |
9af45651 | 686 | per_cpu(kernel_stack, cpu) = |
7eb43a6d | 687 | (unsigned long)task_stack_page(idle) - |
9af45651 | 688 | KERNEL_STACK_OFFSET + THREAD_SIZE; |
cb3c8b90 | 689 | #endif |
a939098a | 690 | early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu); |
3e970473 | 691 | initial_code = (unsigned long)start_secondary; |
7eb43a6d | 692 | stack_start = idle->thread.sp; |
cb3c8b90 | 693 | |
2eaad1fd MT |
694 | /* So we see what's up */ |
695 | announce_cpu(cpu, apicid); | |
cb3c8b90 GOC |
696 | |
697 | /* | |
698 | * This grunge runs the startup process for | |
699 | * the targeted processor. | |
700 | */ | |
701 | ||
702 | atomic_set(&init_deasserted, 0); | |
703 | ||
34d05591 | 704 | if (get_uv_system_type() != UV_NON_UNIQUE_APIC) { |
cb3c8b90 | 705 | |
cfc1b9a6 | 706 | pr_debug("Setting warm reset code and vector.\n"); |
cb3c8b90 | 707 | |
34d05591 JS |
708 | smpboot_setup_warm_reset_vector(start_ip); |
709 | /* | |
710 | * Be paranoid about clearing APIC errors. | |
db96b0a0 CG |
711 | */ |
712 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { | |
713 | apic_write(APIC_ESR, 0); | |
714 | apic_read(APIC_ESR); | |
715 | } | |
34d05591 | 716 | } |
cb3c8b90 | 717 | |
cb3c8b90 | 718 | /* |
1f5bcabf IM |
719 | * Kick the secondary CPU. Use the method in the APIC driver |
720 | * if it's defined - or use an INIT boot APIC message otherwise: | |
cb3c8b90 | 721 | */ |
1f5bcabf IM |
722 | if (apic->wakeup_secondary_cpu) |
723 | boot_error = apic->wakeup_secondary_cpu(apicid, start_ip); | |
724 | else | |
725 | boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip); | |
cb3c8b90 GOC |
726 | |
727 | if (!boot_error) { | |
728 | /* | |
729 | * allow APs to start initializing. | |
730 | */ | |
cfc1b9a6 | 731 | pr_debug("Before Callout %d.\n", cpu); |
c2d1cec1 | 732 | cpumask_set_cpu(cpu, cpu_callout_mask); |
cfc1b9a6 | 733 | pr_debug("After Callout %d.\n", cpu); |
cb3c8b90 GOC |
734 | |
735 | /* | |
736 | * Wait 5s total for a response | |
737 | */ | |
738 | for (timeout = 0; timeout < 50000; timeout++) { | |
c2d1cec1 | 739 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) |
cb3c8b90 GOC |
740 | break; /* It has booted */ |
741 | udelay(100); | |
68f202e4 SS |
742 | /* |
743 | * Allow other tasks to run while we wait for the | |
744 | * AP to come online. This also gives a chance | |
745 | * for the MTRR work(triggered by the AP coming online) | |
746 | * to be completed in the stop machine context. | |
747 | */ | |
748 | schedule(); | |
cb3c8b90 GOC |
749 | } |
750 | ||
21c3fcf3 YL |
751 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) { |
752 | print_cpu_msr(&cpu_data(cpu)); | |
2eaad1fd | 753 | pr_debug("CPU%d: has booted.\n", cpu); |
21c3fcf3 | 754 | } else { |
cb3c8b90 | 755 | boot_error = 1; |
48927bbb | 756 | if (*trampoline_status == 0xA5A5A5A5) |
cb3c8b90 | 757 | /* trampoline started but...? */ |
2eaad1fd | 758 | pr_err("CPU%d: Stuck ??\n", cpu); |
cb3c8b90 GOC |
759 | else |
760 | /* trampoline code not run */ | |
2eaad1fd | 761 | pr_err("CPU%d: Not responding.\n", cpu); |
25dc0049 IM |
762 | if (apic->inquire_remote_apic) |
763 | apic->inquire_remote_apic(apicid); | |
cb3c8b90 GOC |
764 | } |
765 | } | |
1a51e3a0 | 766 | |
cb3c8b90 GOC |
767 | if (boot_error) { |
768 | /* Try to put things back the way they were before ... */ | |
23ca4bba | 769 | numa_remove_cpu(cpu); /* was set by numa_add_cpu */ |
c2d1cec1 MT |
770 | |
771 | /* was set by do_boot_cpu() */ | |
772 | cpumask_clear_cpu(cpu, cpu_callout_mask); | |
773 | ||
774 | /* was set by cpu_init() */ | |
775 | cpumask_clear_cpu(cpu, cpu_initialized_mask); | |
776 | ||
777 | set_cpu_present(cpu, false); | |
cb3c8b90 GOC |
778 | per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID; |
779 | } | |
780 | ||
781 | /* mark "stuck" area as not stuck */ | |
48927bbb | 782 | *trampoline_status = 0; |
cb3c8b90 | 783 | |
02421f98 YL |
784 | if (get_uv_system_type() != UV_NON_UNIQUE_APIC) { |
785 | /* | |
786 | * Cleanup possible dangling ends... | |
787 | */ | |
788 | smpboot_restore_warm_reset_vector(); | |
789 | } | |
cb3c8b90 GOC |
790 | return boot_error; |
791 | } | |
792 | ||
5cdaf183 | 793 | int __cpuinit native_cpu_up(unsigned int cpu, struct task_struct *tidle) |
cb3c8b90 | 794 | { |
a21769a4 | 795 | int apicid = apic->cpu_present_to_apicid(cpu); |
cb3c8b90 GOC |
796 | unsigned long flags; |
797 | int err; | |
798 | ||
799 | WARN_ON(irqs_disabled()); | |
800 | ||
cfc1b9a6 | 801 | pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu); |
cb3c8b90 GOC |
802 | |
803 | if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid || | |
c284b42a | 804 | !physid_isset(apicid, phys_cpu_present_map) || |
fa63030e | 805 | !apic->apic_id_valid(apicid)) { |
cb3c8b90 GOC |
806 | printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu); |
807 | return -EINVAL; | |
808 | } | |
809 | ||
810 | /* | |
811 | * Already booted CPU? | |
812 | */ | |
c2d1cec1 | 813 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) { |
cfc1b9a6 | 814 | pr_debug("do_boot_cpu %d Already started\n", cpu); |
cb3c8b90 GOC |
815 | return -ENOSYS; |
816 | } | |
817 | ||
818 | /* | |
819 | * Save current MTRR state in case it was changed since early boot | |
820 | * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync: | |
821 | */ | |
822 | mtrr_save_state(); | |
823 | ||
824 | per_cpu(cpu_state, cpu) = CPU_UP_PREPARE; | |
825 | ||
7eb43a6d | 826 | err = do_boot_cpu(apicid, cpu, tidle); |
61165d7a | 827 | if (err) { |
cfc1b9a6 | 828 | pr_debug("do_boot_cpu failed %d\n", err); |
61165d7a | 829 | return -EIO; |
cb3c8b90 GOC |
830 | } |
831 | ||
832 | /* | |
833 | * Check TSC synchronization with the AP (keep irqs disabled | |
834 | * while doing so): | |
835 | */ | |
836 | local_irq_save(flags); | |
837 | check_tsc_sync_source(cpu); | |
838 | local_irq_restore(flags); | |
839 | ||
7c04e64a | 840 | while (!cpu_online(cpu)) { |
cb3c8b90 GOC |
841 | cpu_relax(); |
842 | touch_nmi_watchdog(); | |
843 | } | |
844 | ||
845 | return 0; | |
846 | } | |
847 | ||
7167d08e HK |
848 | /** |
849 | * arch_disable_smp_support() - disables SMP support for x86 at runtime | |
850 | */ | |
851 | void arch_disable_smp_support(void) | |
852 | { | |
853 | disable_ioapic_support(); | |
854 | } | |
855 | ||
8aef135c GOC |
856 | /* |
857 | * Fall back to non SMP mode after errors. | |
858 | * | |
859 | * RED-PEN audit/test this more. I bet there is more state messed up here. | |
860 | */ | |
861 | static __init void disable_smp(void) | |
862 | { | |
4f062896 RR |
863 | init_cpu_present(cpumask_of(0)); |
864 | init_cpu_possible(cpumask_of(0)); | |
8aef135c | 865 | smpboot_clear_io_apic_irqs(); |
0f385d1d | 866 | |
8aef135c | 867 | if (smp_found_config) |
b6df1b8b | 868 | physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map); |
8aef135c | 869 | else |
b6df1b8b | 870 | physid_set_mask_of_physid(0, &phys_cpu_present_map); |
c2d1cec1 MT |
871 | cpumask_set_cpu(0, cpu_sibling_mask(0)); |
872 | cpumask_set_cpu(0, cpu_core_mask(0)); | |
8aef135c GOC |
873 | } |
874 | ||
875 | /* | |
876 | * Various sanity checks. | |
877 | */ | |
878 | static int __init smp_sanity_check(unsigned max_cpus) | |
879 | { | |
ac23d4ee | 880 | preempt_disable(); |
a58f03b0 | 881 | |
1ff2f20d | 882 | #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32) |
a58f03b0 YL |
883 | if (def_to_bigsmp && nr_cpu_ids > 8) { |
884 | unsigned int cpu; | |
885 | unsigned nr; | |
886 | ||
887 | printk(KERN_WARNING | |
888 | "More than 8 CPUs detected - skipping them.\n" | |
26f7ef14 | 889 | "Use CONFIG_X86_BIGSMP.\n"); |
a58f03b0 YL |
890 | |
891 | nr = 0; | |
892 | for_each_present_cpu(cpu) { | |
893 | if (nr >= 8) | |
c2d1cec1 | 894 | set_cpu_present(cpu, false); |
a58f03b0 YL |
895 | nr++; |
896 | } | |
897 | ||
898 | nr = 0; | |
899 | for_each_possible_cpu(cpu) { | |
900 | if (nr >= 8) | |
c2d1cec1 | 901 | set_cpu_possible(cpu, false); |
a58f03b0 YL |
902 | nr++; |
903 | } | |
904 | ||
905 | nr_cpu_ids = 8; | |
906 | } | |
907 | #endif | |
908 | ||
8aef135c | 909 | if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) { |
55c395b4 MT |
910 | printk(KERN_WARNING |
911 | "weird, boot CPU (#%d) not listed by the BIOS.\n", | |
912 | hard_smp_processor_id()); | |
913 | ||
8aef135c GOC |
914 | physid_set(hard_smp_processor_id(), phys_cpu_present_map); |
915 | } | |
916 | ||
917 | /* | |
918 | * If we couldn't find an SMP configuration at boot time, | |
919 | * get out of here now! | |
920 | */ | |
921 | if (!smp_found_config && !acpi_lapic) { | |
ac23d4ee | 922 | preempt_enable(); |
8aef135c GOC |
923 | printk(KERN_NOTICE "SMP motherboard not detected.\n"); |
924 | disable_smp(); | |
925 | if (APIC_init_uniprocessor()) | |
926 | printk(KERN_NOTICE "Local APIC not detected." | |
927 | " Using dummy APIC emulation.\n"); | |
928 | return -1; | |
929 | } | |
930 | ||
931 | /* | |
932 | * Should not be necessary because the MP table should list the boot | |
933 | * CPU too, but we do it for the sake of robustness anyway. | |
934 | */ | |
a27a6210 | 935 | if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) { |
8aef135c GOC |
936 | printk(KERN_NOTICE |
937 | "weird, boot CPU (#%d) not listed by the BIOS.\n", | |
938 | boot_cpu_physical_apicid); | |
939 | physid_set(hard_smp_processor_id(), phys_cpu_present_map); | |
940 | } | |
ac23d4ee | 941 | preempt_enable(); |
8aef135c GOC |
942 | |
943 | /* | |
944 | * If we couldn't find a local APIC, then get out of here now! | |
945 | */ | |
946 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && | |
947 | !cpu_has_apic) { | |
103428e5 CG |
948 | if (!disable_apic) { |
949 | pr_err("BIOS bug, local APIC #%d not detected!...\n", | |
950 | boot_cpu_physical_apicid); | |
951 | pr_err("... forcing use of dummy APIC emulation." | |
8aef135c | 952 | "(tell your hw vendor)\n"); |
103428e5 | 953 | } |
8aef135c | 954 | smpboot_clear_io_apic(); |
7167d08e | 955 | disable_ioapic_support(); |
8aef135c GOC |
956 | return -1; |
957 | } | |
958 | ||
959 | verify_local_APIC(); | |
960 | ||
961 | /* | |
962 | * If SMP should be disabled, then really disable it! | |
963 | */ | |
964 | if (!max_cpus) { | |
73d08e63 | 965 | printk(KERN_INFO "SMP mode deactivated.\n"); |
8aef135c | 966 | smpboot_clear_io_apic(); |
d54db1ac | 967 | |
e90955c2 | 968 | connect_bsp_APIC(); |
e90955c2 | 969 | setup_local_APIC(); |
2fb270f3 | 970 | bsp_end_local_APIC_setup(); |
8aef135c GOC |
971 | return -1; |
972 | } | |
973 | ||
974 | return 0; | |
975 | } | |
976 | ||
977 | static void __init smp_cpu_index_default(void) | |
978 | { | |
979 | int i; | |
980 | struct cpuinfo_x86 *c; | |
981 | ||
7c04e64a | 982 | for_each_possible_cpu(i) { |
8aef135c GOC |
983 | c = &cpu_data(i); |
984 | /* mark all to hotplug */ | |
9628937d | 985 | c->cpu_index = nr_cpu_ids; |
8aef135c GOC |
986 | } |
987 | } | |
988 | ||
989 | /* | |
990 | * Prepare for SMP bootup. The MP table or ACPI has been read | |
991 | * earlier. Just do some sanity checking here and enable APIC mode. | |
992 | */ | |
993 | void __init native_smp_prepare_cpus(unsigned int max_cpus) | |
994 | { | |
7ad728f9 RR |
995 | unsigned int i; |
996 | ||
deef3250 | 997 | preempt_disable(); |
8aef135c | 998 | smp_cpu_index_default(); |
792363d2 | 999 | |
8aef135c GOC |
1000 | /* |
1001 | * Setup boot CPU information | |
1002 | */ | |
1003 | smp_store_cpu_info(0); /* Final full version of the data */ | |
792363d2 YL |
1004 | cpumask_copy(cpu_callin_mask, cpumask_of(0)); |
1005 | mb(); | |
bd22a2f1 | 1006 | |
8aef135c | 1007 | current_thread_info()->cpu = 0; /* needed? */ |
7ad728f9 | 1008 | for_each_possible_cpu(i) { |
79f55997 LZ |
1009 | zalloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL); |
1010 | zalloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL); | |
b3d7336d | 1011 | zalloc_cpumask_var(&per_cpu(cpu_llc_shared_map, i), GFP_KERNEL); |
7ad728f9 | 1012 | } |
8aef135c GOC |
1013 | set_cpu_sibling_map(0); |
1014 | ||
6e1cb38a | 1015 | |
8aef135c GOC |
1016 | if (smp_sanity_check(max_cpus) < 0) { |
1017 | printk(KERN_INFO "SMP disabled\n"); | |
1018 | disable_smp(); | |
deef3250 | 1019 | goto out; |
8aef135c GOC |
1020 | } |
1021 | ||
fa47f7e5 SS |
1022 | default_setup_apic_routing(); |
1023 | ||
ac23d4ee | 1024 | preempt_disable(); |
4c9961d5 | 1025 | if (read_apic_id() != boot_cpu_physical_apicid) { |
8aef135c | 1026 | panic("Boot APIC ID in local APIC unexpected (%d vs %d)", |
4c9961d5 | 1027 | read_apic_id(), boot_cpu_physical_apicid); |
8aef135c GOC |
1028 | /* Or can we switch back to PIC here? */ |
1029 | } | |
ac23d4ee | 1030 | preempt_enable(); |
8aef135c | 1031 | |
8aef135c | 1032 | connect_bsp_APIC(); |
b5841765 | 1033 | |
8aef135c GOC |
1034 | /* |
1035 | * Switch from PIC to APIC mode. | |
1036 | */ | |
1037 | setup_local_APIC(); | |
1038 | ||
8aef135c GOC |
1039 | /* |
1040 | * Enable IO APIC before setting up error vector | |
1041 | */ | |
1042 | if (!skip_ioapic_setup && nr_ioapics) | |
1043 | enable_IO_APIC(); | |
88d0f550 | 1044 | |
2fb270f3 | 1045 | bsp_end_local_APIC_setup(); |
8aef135c | 1046 | |
d83093b5 IM |
1047 | if (apic->setup_portio_remap) |
1048 | apic->setup_portio_remap(); | |
8aef135c GOC |
1049 | |
1050 | smpboot_setup_io_apic(); | |
1051 | /* | |
1052 | * Set up local APIC timer on boot CPU. | |
1053 | */ | |
1054 | ||
1055 | printk(KERN_INFO "CPU%d: ", 0); | |
1056 | print_cpu_info(&cpu_data(0)); | |
736decac | 1057 | x86_init.timers.setup_percpu_clockev(); |
c4bd1fda MS |
1058 | |
1059 | if (is_uv_system()) | |
1060 | uv_system_init(); | |
d0af9eed SS |
1061 | |
1062 | set_mtrr_aps_delayed_init(); | |
deef3250 IM |
1063 | out: |
1064 | preempt_enable(); | |
8aef135c | 1065 | } |
d0af9eed | 1066 | |
3fb82d56 SS |
1067 | void arch_disable_nonboot_cpus_begin(void) |
1068 | { | |
1069 | /* | |
1070 | * Avoid the smp alternatives switch during the disable_nonboot_cpus(). | |
1071 | * In the suspend path, we will be back in the SMP mode shortly anyways. | |
1072 | */ | |
1073 | skip_smp_alternatives = true; | |
1074 | } | |
1075 | ||
1076 | void arch_disable_nonboot_cpus_end(void) | |
1077 | { | |
1078 | skip_smp_alternatives = false; | |
1079 | } | |
1080 | ||
d0af9eed SS |
1081 | void arch_enable_nonboot_cpus_begin(void) |
1082 | { | |
1083 | set_mtrr_aps_delayed_init(); | |
1084 | } | |
1085 | ||
1086 | void arch_enable_nonboot_cpus_end(void) | |
1087 | { | |
1088 | mtrr_aps_init(); | |
1089 | } | |
1090 | ||
a8db8453 GOC |
1091 | /* |
1092 | * Early setup to make printk work. | |
1093 | */ | |
1094 | void __init native_smp_prepare_boot_cpu(void) | |
1095 | { | |
1096 | int me = smp_processor_id(); | |
552be871 | 1097 | switch_to_new_gdt(me); |
c2d1cec1 MT |
1098 | /* already set me in cpu_online_mask in boot_cpu_init() */ |
1099 | cpumask_set_cpu(me, cpu_callout_mask); | |
a8db8453 GOC |
1100 | per_cpu(cpu_state, me) = CPU_ONLINE; |
1101 | } | |
1102 | ||
83f7eb9c GOC |
1103 | void __init native_smp_cpus_done(unsigned int max_cpus) |
1104 | { | |
cfc1b9a6 | 1105 | pr_debug("Boot done.\n"); |
83f7eb9c | 1106 | |
99e8b9ca | 1107 | nmi_selftest(); |
83f7eb9c | 1108 | impress_friends(); |
83f7eb9c GOC |
1109 | #ifdef CONFIG_X86_IO_APIC |
1110 | setup_ioapic_dest(); | |
1111 | #endif | |
d0af9eed | 1112 | mtrr_aps_init(); |
83f7eb9c GOC |
1113 | } |
1114 | ||
3b11ce7f MT |
1115 | static int __initdata setup_possible_cpus = -1; |
1116 | static int __init _setup_possible_cpus(char *str) | |
1117 | { | |
1118 | get_option(&str, &setup_possible_cpus); | |
1119 | return 0; | |
1120 | } | |
1121 | early_param("possible_cpus", _setup_possible_cpus); | |
1122 | ||
1123 | ||
68a1c3f8 | 1124 | /* |
4f062896 | 1125 | * cpu_possible_mask should be static, it cannot change as cpu's |
68a1c3f8 GC |
1126 | * are onlined, or offlined. The reason is per-cpu data-structures |
1127 | * are allocated by some modules at init time, and dont expect to | |
1128 | * do this dynamically on cpu arrival/departure. | |
4f062896 | 1129 | * cpu_present_mask on the other hand can change dynamically. |
68a1c3f8 GC |
1130 | * In case when cpu_hotplug is not compiled, then we resort to current |
1131 | * behaviour, which is cpu_possible == cpu_present. | |
1132 | * - Ashok Raj | |
1133 | * | |
1134 | * Three ways to find out the number of additional hotplug CPUs: | |
1135 | * - If the BIOS specified disabled CPUs in ACPI/mptables use that. | |
3b11ce7f | 1136 | * - The user can overwrite it with possible_cpus=NUM |
68a1c3f8 GC |
1137 | * - Otherwise don't reserve additional CPUs. |
1138 | * We do this because additional CPUs waste a lot of memory. | |
1139 | * -AK | |
1140 | */ | |
1141 | __init void prefill_possible_map(void) | |
1142 | { | |
cb48bb59 | 1143 | int i, possible; |
68a1c3f8 | 1144 | |
329513a3 YL |
1145 | /* no processor from mptable or madt */ |
1146 | if (!num_processors) | |
1147 | num_processors = 1; | |
1148 | ||
5f2eb550 JB |
1149 | i = setup_max_cpus ?: 1; |
1150 | if (setup_possible_cpus == -1) { | |
1151 | possible = num_processors; | |
1152 | #ifdef CONFIG_HOTPLUG_CPU | |
1153 | if (setup_max_cpus) | |
1154 | possible += disabled_cpus; | |
1155 | #else | |
1156 | if (possible > i) | |
1157 | possible = i; | |
1158 | #endif | |
1159 | } else | |
3b11ce7f MT |
1160 | possible = setup_possible_cpus; |
1161 | ||
730cf272 MT |
1162 | total_cpus = max_t(int, possible, num_processors + disabled_cpus); |
1163 | ||
2b633e3f YL |
1164 | /* nr_cpu_ids could be reduced via nr_cpus= */ |
1165 | if (possible > nr_cpu_ids) { | |
3b11ce7f MT |
1166 | printk(KERN_WARNING |
1167 | "%d Processors exceeds NR_CPUS limit of %d\n", | |
2b633e3f YL |
1168 | possible, nr_cpu_ids); |
1169 | possible = nr_cpu_ids; | |
3b11ce7f | 1170 | } |
68a1c3f8 | 1171 | |
5f2eb550 JB |
1172 | #ifdef CONFIG_HOTPLUG_CPU |
1173 | if (!setup_max_cpus) | |
1174 | #endif | |
1175 | if (possible > i) { | |
1176 | printk(KERN_WARNING | |
1177 | "%d Processors exceeds max_cpus limit of %u\n", | |
1178 | possible, setup_max_cpus); | |
1179 | possible = i; | |
1180 | } | |
1181 | ||
68a1c3f8 GC |
1182 | printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n", |
1183 | possible, max_t(int, possible - num_processors, 0)); | |
1184 | ||
1185 | for (i = 0; i < possible; i++) | |
c2d1cec1 | 1186 | set_cpu_possible(i, true); |
5f2eb550 JB |
1187 | for (; i < NR_CPUS; i++) |
1188 | set_cpu_possible(i, false); | |
3461b0af MT |
1189 | |
1190 | nr_cpu_ids = possible; | |
68a1c3f8 | 1191 | } |
69c18c15 | 1192 | |
14adf855 CE |
1193 | #ifdef CONFIG_HOTPLUG_CPU |
1194 | ||
1195 | static void remove_siblinginfo(int cpu) | |
1196 | { | |
1197 | int sibling; | |
1198 | struct cpuinfo_x86 *c = &cpu_data(cpu); | |
1199 | ||
c2d1cec1 MT |
1200 | for_each_cpu(sibling, cpu_core_mask(cpu)) { |
1201 | cpumask_clear_cpu(cpu, cpu_core_mask(sibling)); | |
14adf855 CE |
1202 | /*/ |
1203 | * last thread sibling in this cpu core going down | |
1204 | */ | |
c2d1cec1 | 1205 | if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) |
14adf855 CE |
1206 | cpu_data(sibling).booted_cores--; |
1207 | } | |
1208 | ||
c2d1cec1 MT |
1209 | for_each_cpu(sibling, cpu_sibling_mask(cpu)) |
1210 | cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling)); | |
1211 | cpumask_clear(cpu_sibling_mask(cpu)); | |
1212 | cpumask_clear(cpu_core_mask(cpu)); | |
14adf855 CE |
1213 | c->phys_proc_id = 0; |
1214 | c->cpu_core_id = 0; | |
c2d1cec1 | 1215 | cpumask_clear_cpu(cpu, cpu_sibling_setup_mask); |
14adf855 CE |
1216 | } |
1217 | ||
69c18c15 GC |
1218 | static void __ref remove_cpu_from_maps(int cpu) |
1219 | { | |
c2d1cec1 MT |
1220 | set_cpu_online(cpu, false); |
1221 | cpumask_clear_cpu(cpu, cpu_callout_mask); | |
1222 | cpumask_clear_cpu(cpu, cpu_callin_mask); | |
69c18c15 | 1223 | /* was set by cpu_init() */ |
c2d1cec1 | 1224 | cpumask_clear_cpu(cpu, cpu_initialized_mask); |
23ca4bba | 1225 | numa_remove_cpu(cpu); |
69c18c15 GC |
1226 | } |
1227 | ||
8227dce7 | 1228 | void cpu_disable_common(void) |
69c18c15 GC |
1229 | { |
1230 | int cpu = smp_processor_id(); | |
69c18c15 | 1231 | |
69c18c15 GC |
1232 | remove_siblinginfo(cpu); |
1233 | ||
1234 | /* It's now safe to remove this processor from the online map */ | |
d388e5fd | 1235 | lock_vector_lock(); |
69c18c15 | 1236 | remove_cpu_from_maps(cpu); |
d388e5fd | 1237 | unlock_vector_lock(); |
d7b381bb | 1238 | fixup_irqs(); |
8227dce7 AN |
1239 | } |
1240 | ||
1241 | int native_cpu_disable(void) | |
1242 | { | |
1243 | int cpu = smp_processor_id(); | |
1244 | ||
1245 | /* | |
1246 | * Perhaps use cpufreq to drop frequency, but that could go | |
1247 | * into generic code. | |
1248 | * | |
1249 | * We won't take down the boot processor on i386 due to some | |
1250 | * interrupts only being able to be serviced by the BSP. | |
1251 | * Especially so if we're not using an IOAPIC -zwane | |
1252 | */ | |
1253 | if (cpu == 0) | |
1254 | return -EBUSY; | |
1255 | ||
8227dce7 AN |
1256 | clear_local_APIC(); |
1257 | ||
1258 | cpu_disable_common(); | |
69c18c15 GC |
1259 | return 0; |
1260 | } | |
1261 | ||
93be71b6 | 1262 | void native_cpu_die(unsigned int cpu) |
69c18c15 GC |
1263 | { |
1264 | /* We don't do anything here: idle task is faking death itself. */ | |
1265 | unsigned int i; | |
1266 | ||
1267 | for (i = 0; i < 10; i++) { | |
1268 | /* They ack this in play_dead by setting CPU_DEAD */ | |
1269 | if (per_cpu(cpu_state, cpu) == CPU_DEAD) { | |
2eaad1fd MT |
1270 | if (system_state == SYSTEM_RUNNING) |
1271 | pr_info("CPU %u is now offline\n", cpu); | |
1272 | ||
69c18c15 GC |
1273 | if (1 == num_online_cpus()) |
1274 | alternatives_smp_switch(0); | |
1275 | return; | |
1276 | } | |
1277 | msleep(100); | |
1278 | } | |
2eaad1fd | 1279 | pr_err("CPU %u didn't die...\n", cpu); |
69c18c15 | 1280 | } |
a21f5d88 AN |
1281 | |
1282 | void play_dead_common(void) | |
1283 | { | |
1284 | idle_task_exit(); | |
1285 | reset_lazy_tlbstate(); | |
02c68a02 | 1286 | amd_e400_remove_cpu(raw_smp_processor_id()); |
a21f5d88 AN |
1287 | |
1288 | mb(); | |
1289 | /* Ack it */ | |
0a3aee0d | 1290 | __this_cpu_write(cpu_state, CPU_DEAD); |
a21f5d88 AN |
1291 | |
1292 | /* | |
1293 | * With physical CPU hotplug, we should halt the cpu | |
1294 | */ | |
1295 | local_irq_disable(); | |
1296 | } | |
1297 | ||
ea530692 PA |
1298 | /* |
1299 | * We need to flush the caches before going to sleep, lest we have | |
1300 | * dirty data in our caches when we come back up. | |
1301 | */ | |
1302 | static inline void mwait_play_dead(void) | |
1303 | { | |
1304 | unsigned int eax, ebx, ecx, edx; | |
1305 | unsigned int highest_cstate = 0; | |
1306 | unsigned int highest_subcstate = 0; | |
1307 | int i; | |
ce5f6824 | 1308 | void *mwait_ptr; |
93789b32 | 1309 | struct cpuinfo_x86 *c = __this_cpu_ptr(&cpu_info); |
ea530692 | 1310 | |
4f3c125c | 1311 | if (!(this_cpu_has(X86_FEATURE_MWAIT) && mwait_usable(c))) |
ea530692 | 1312 | return; |
349c004e | 1313 | if (!this_cpu_has(X86_FEATURE_CLFLSH)) |
ce5f6824 | 1314 | return; |
7b543a53 | 1315 | if (__this_cpu_read(cpu_info.cpuid_level) < CPUID_MWAIT_LEAF) |
ea530692 PA |
1316 | return; |
1317 | ||
1318 | eax = CPUID_MWAIT_LEAF; | |
1319 | ecx = 0; | |
1320 | native_cpuid(&eax, &ebx, &ecx, &edx); | |
1321 | ||
1322 | /* | |
1323 | * eax will be 0 if EDX enumeration is not valid. | |
1324 | * Initialized below to cstate, sub_cstate value when EDX is valid. | |
1325 | */ | |
1326 | if (!(ecx & CPUID5_ECX_EXTENSIONS_SUPPORTED)) { | |
1327 | eax = 0; | |
1328 | } else { | |
1329 | edx >>= MWAIT_SUBSTATE_SIZE; | |
1330 | for (i = 0; i < 7 && edx; i++, edx >>= MWAIT_SUBSTATE_SIZE) { | |
1331 | if (edx & MWAIT_SUBSTATE_MASK) { | |
1332 | highest_cstate = i; | |
1333 | highest_subcstate = edx & MWAIT_SUBSTATE_MASK; | |
1334 | } | |
1335 | } | |
1336 | eax = (highest_cstate << MWAIT_SUBSTATE_SIZE) | | |
1337 | (highest_subcstate - 1); | |
1338 | } | |
1339 | ||
ce5f6824 PA |
1340 | /* |
1341 | * This should be a memory location in a cache line which is | |
1342 | * unlikely to be touched by other processors. The actual | |
1343 | * content is immaterial as it is not actually modified in any way. | |
1344 | */ | |
1345 | mwait_ptr = ¤t_thread_info()->flags; | |
1346 | ||
a68e5c94 PA |
1347 | wbinvd(); |
1348 | ||
ea530692 | 1349 | while (1) { |
ce5f6824 PA |
1350 | /* |
1351 | * The CLFLUSH is a workaround for erratum AAI65 for | |
1352 | * the Xeon 7400 series. It's not clear it is actually | |
1353 | * needed, but it should be harmless in either case. | |
1354 | * The WBINVD is insufficient due to the spurious-wakeup | |
1355 | * case where we return around the loop. | |
1356 | */ | |
1357 | clflush(mwait_ptr); | |
1358 | __monitor(mwait_ptr, 0, 0); | |
ea530692 PA |
1359 | mb(); |
1360 | __mwait(eax, 0); | |
1361 | } | |
1362 | } | |
1363 | ||
1364 | static inline void hlt_play_dead(void) | |
1365 | { | |
7b543a53 | 1366 | if (__this_cpu_read(cpu_info.x86) >= 4) |
a68e5c94 PA |
1367 | wbinvd(); |
1368 | ||
ea530692 | 1369 | while (1) { |
ea530692 PA |
1370 | native_halt(); |
1371 | } | |
1372 | } | |
1373 | ||
a21f5d88 AN |
1374 | void native_play_dead(void) |
1375 | { | |
1376 | play_dead_common(); | |
86886e55 | 1377 | tboot_shutdown(TB_SHUTDOWN_WFS); |
ea530692 PA |
1378 | |
1379 | mwait_play_dead(); /* Only returns on failure */ | |
1a022e3f BO |
1380 | if (cpuidle_play_dead()) |
1381 | hlt_play_dead(); | |
a21f5d88 AN |
1382 | } |
1383 | ||
69c18c15 | 1384 | #else /* ... !CONFIG_HOTPLUG_CPU */ |
93be71b6 | 1385 | int native_cpu_disable(void) |
69c18c15 GC |
1386 | { |
1387 | return -ENOSYS; | |
1388 | } | |
1389 | ||
93be71b6 | 1390 | void native_cpu_die(unsigned int cpu) |
69c18c15 GC |
1391 | { |
1392 | /* We said "no" in __cpu_disable */ | |
1393 | BUG(); | |
1394 | } | |
a21f5d88 AN |
1395 | |
1396 | void native_play_dead(void) | |
1397 | { | |
1398 | BUG(); | |
1399 | } | |
1400 | ||
68a1c3f8 | 1401 | #endif |