]>
Commit | Line | Data |
---|---|---|
4cedb334 GOC |
1 | /* |
2 | * x86 SMP booting functions | |
3 | * | |
87c6fe26 | 4 | * (c) 1995 Alan Cox, Building #3 <[email protected]> |
8f47e163 | 5 | * (c) 1998, 1999, 2000, 2009 Ingo Molnar <[email protected]> |
4cedb334 GOC |
6 | * Copyright 2001 Andi Kleen, SuSE Labs. |
7 | * | |
8 | * Much of the core SMP work is based on previous work by Thomas Radke, to | |
9 | * whom a great many thanks are extended. | |
10 | * | |
11 | * Thanks to Intel for making available several different Pentium, | |
12 | * Pentium Pro and Pentium-II/Xeon MP machines. | |
13 | * Original development of Linux SMP code supported by Caldera. | |
14 | * | |
15 | * This code is released under the GNU General Public License version 2 or | |
16 | * later. | |
17 | * | |
18 | * Fixes | |
19 | * Felix Koop : NR_CPUS used properly | |
20 | * Jose Renau : Handle single CPU case. | |
21 | * Alan Cox : By repeated request 8) - Total BogoMIPS report. | |
22 | * Greg Wright : Fix for kernel stacks panic. | |
23 | * Erich Boleyn : MP v1.4 and additional changes. | |
24 | * Matthias Sattler : Changes for 2.1 kernel map. | |
25 | * Michel Lespinasse : Changes for 2.1 kernel map. | |
26 | * Michael Chastain : Change trampoline.S to gnu as. | |
27 | * Alan Cox : Dumb bug: 'B' step PPro's are fine | |
28 | * Ingo Molnar : Added APIC timers, based on code | |
29 | * from Jose Renau | |
30 | * Ingo Molnar : various cleanups and rewrites | |
31 | * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug. | |
32 | * Maciej W. Rozycki : Bits for genuine 82489DX APICs | |
33 | * Andi Kleen : Changed for SMP boot into long mode. | |
34 | * Martin J. Bligh : Added support for multi-quad systems | |
35 | * Dave Jones : Report invalid combinations of Athlon CPUs. | |
36 | * Rusty Russell : Hacked into shape for new "hotplug" boot process. | |
37 | * Andi Kleen : Converted to new state machine. | |
38 | * Ashok Raj : CPU hotplug support | |
39 | * Glauber Costa : i386 and x86_64 integration | |
40 | */ | |
41 | ||
68a1c3f8 GC |
42 | #include <linux/init.h> |
43 | #include <linux/smp.h> | |
a355352b | 44 | #include <linux/module.h> |
70708a18 | 45 | #include <linux/sched.h> |
69c18c15 | 46 | #include <linux/percpu.h> |
91718e8d | 47 | #include <linux/bootmem.h> |
cb3c8b90 GOC |
48 | #include <linux/err.h> |
49 | #include <linux/nmi.h> | |
69c18c15 | 50 | |
8aef135c | 51 | #include <asm/acpi.h> |
cb3c8b90 | 52 | #include <asm/desc.h> |
69c18c15 GC |
53 | #include <asm/nmi.h> |
54 | #include <asm/irq.h> | |
07bbc16a | 55 | #include <asm/idle.h> |
e44b7b75 | 56 | #include <asm/trampoline.h> |
69c18c15 GC |
57 | #include <asm/cpu.h> |
58 | #include <asm/numa.h> | |
cb3c8b90 GOC |
59 | #include <asm/pgtable.h> |
60 | #include <asm/tlbflush.h> | |
61 | #include <asm/mtrr.h> | |
bbc2ff6a | 62 | #include <asm/vmi.h> |
7b6aa335 | 63 | #include <asm/apic.h> |
569712b2 | 64 | #include <asm/setup.h> |
bdbcdd48 | 65 | #include <asm/uv/uv.h> |
cb3c8b90 | 66 | #include <linux/mc146818rtc.h> |
68a1c3f8 | 67 | |
1164dd00 | 68 | #include <asm/smpboot_hooks.h> |
cb3c8b90 | 69 | |
16ecf7a4 | 70 | #ifdef CONFIG_X86_32 |
4cedb334 | 71 | u8 apicid_2_node[MAX_APICID]; |
61165d7a | 72 | static int low_mappings; |
acbb6734 GOC |
73 | #endif |
74 | ||
a8db8453 GOC |
75 | /* State of each CPU */ |
76 | DEFINE_PER_CPU(int, cpu_state) = { 0 }; | |
77 | ||
cb3c8b90 GOC |
78 | /* Store all idle threads, this can be reused instead of creating |
79 | * a new thread. Also avoids complicated thread destroy functionality | |
80 | * for idle threads. | |
81 | */ | |
82 | #ifdef CONFIG_HOTPLUG_CPU | |
83 | /* | |
84 | * Needed only for CONFIG_HOTPLUG_CPU because __cpuinitdata is | |
85 | * removed after init for !CONFIG_HOTPLUG_CPU. | |
86 | */ | |
87 | static DEFINE_PER_CPU(struct task_struct *, idle_thread_array); | |
88 | #define get_idle_for_cpu(x) (per_cpu(idle_thread_array, x)) | |
89 | #define set_idle_for_cpu(x, p) (per_cpu(idle_thread_array, x) = (p)) | |
90 | #else | |
f86c9985 | 91 | static struct task_struct *idle_thread_array[NR_CPUS] __cpuinitdata ; |
cb3c8b90 GOC |
92 | #define get_idle_for_cpu(x) (idle_thread_array[(x)]) |
93 | #define set_idle_for_cpu(x, p) (idle_thread_array[(x)] = (p)) | |
94 | #endif | |
f6bc4029 | 95 | |
a355352b GC |
96 | /* Number of siblings per CPU package */ |
97 | int smp_num_siblings = 1; | |
98 | EXPORT_SYMBOL(smp_num_siblings); | |
99 | ||
100 | /* Last level cache ID of each logical CPU */ | |
101 | DEFINE_PER_CPU(u16, cpu_llc_id) = BAD_APICID; | |
102 | ||
a355352b | 103 | /* representing HT siblings of each logical CPU */ |
7ad728f9 | 104 | DEFINE_PER_CPU(cpumask_var_t, cpu_sibling_map); |
a355352b GC |
105 | EXPORT_PER_CPU_SYMBOL(cpu_sibling_map); |
106 | ||
107 | /* representing HT and core siblings of each logical CPU */ | |
7ad728f9 | 108 | DEFINE_PER_CPU(cpumask_var_t, cpu_core_map); |
a355352b GC |
109 | EXPORT_PER_CPU_SYMBOL(cpu_core_map); |
110 | ||
111 | /* Per CPU bogomips and other parameters */ | |
112 | DEFINE_PER_CPU_SHARED_ALIGNED(struct cpuinfo_x86, cpu_info); | |
113 | EXPORT_PER_CPU_SYMBOL(cpu_info); | |
768d9505 | 114 | |
2b6163bf | 115 | atomic_t init_deasserted; |
cb3c8b90 | 116 | |
7cc3959e | 117 | #if defined(CONFIG_NUMA) && defined(CONFIG_X86_32) |
7cc3959e GOC |
118 | /* which node each logical CPU is on */ |
119 | int cpu_to_node_map[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 }; | |
120 | EXPORT_SYMBOL(cpu_to_node_map); | |
121 | ||
122 | /* set up a mapping between cpu and node. */ | |
123 | static void map_cpu_to_node(int cpu, int node) | |
124 | { | |
125 | printk(KERN_INFO "Mapping cpu %d to node %d\n", cpu, node); | |
c032ef60 | 126 | cpumask_set_cpu(cpu, node_to_cpumask_map[node]); |
7cc3959e GOC |
127 | cpu_to_node_map[cpu] = node; |
128 | } | |
129 | ||
130 | /* undo a mapping between cpu and node. */ | |
131 | static void unmap_cpu_to_node(int cpu) | |
132 | { | |
133 | int node; | |
134 | ||
135 | printk(KERN_INFO "Unmapping cpu %d from all nodes\n", cpu); | |
136 | for (node = 0; node < MAX_NUMNODES; node++) | |
c032ef60 | 137 | cpumask_clear_cpu(cpu, node_to_cpumask_map[node]); |
7cc3959e GOC |
138 | cpu_to_node_map[cpu] = 0; |
139 | } | |
140 | #else /* !(CONFIG_NUMA && CONFIG_X86_32) */ | |
141 | #define map_cpu_to_node(cpu, node) ({}) | |
142 | #define unmap_cpu_to_node(cpu) ({}) | |
143 | #endif | |
144 | ||
145 | #ifdef CONFIG_X86_32 | |
1b374e4d SS |
146 | static int boot_cpu_logical_apicid; |
147 | ||
7cc3959e GOC |
148 | u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = |
149 | { [0 ... NR_CPUS-1] = BAD_APICID }; | |
150 | ||
a4928cff | 151 | static void map_cpu_to_logical_apicid(void) |
7cc3959e GOC |
152 | { |
153 | int cpu = smp_processor_id(); | |
154 | int apicid = logical_smp_processor_id(); | |
3f57a318 | 155 | int node = apic->apicid_to_node(apicid); |
7cc3959e GOC |
156 | |
157 | if (!node_online(node)) | |
158 | node = first_online_node; | |
159 | ||
160 | cpu_2_logical_apicid[cpu] = apicid; | |
161 | map_cpu_to_node(cpu, node); | |
162 | } | |
163 | ||
1481a3dd | 164 | void numa_remove_cpu(int cpu) |
7cc3959e GOC |
165 | { |
166 | cpu_2_logical_apicid[cpu] = BAD_APICID; | |
167 | unmap_cpu_to_node(cpu); | |
168 | } | |
169 | #else | |
7cc3959e GOC |
170 | #define map_cpu_to_logical_apicid() do {} while (0) |
171 | #endif | |
172 | ||
cb3c8b90 GOC |
173 | /* |
174 | * Report back to the Boot Processor. | |
175 | * Running on AP. | |
176 | */ | |
a4928cff | 177 | static void __cpuinit smp_callin(void) |
cb3c8b90 GOC |
178 | { |
179 | int cpuid, phys_id; | |
180 | unsigned long timeout; | |
181 | ||
182 | /* | |
183 | * If waken up by an INIT in an 82489DX configuration | |
184 | * we may get here before an INIT-deassert IPI reaches | |
185 | * our local APIC. We have to wait for the IPI or we'll | |
186 | * lock up on an APIC access. | |
187 | */ | |
a9659366 IM |
188 | if (apic->wait_for_init_deassert) |
189 | apic->wait_for_init_deassert(&init_deasserted); | |
cb3c8b90 GOC |
190 | |
191 | /* | |
192 | * (This works even if the APIC is not enabled.) | |
193 | */ | |
4c9961d5 | 194 | phys_id = read_apic_id(); |
cb3c8b90 | 195 | cpuid = smp_processor_id(); |
c2d1cec1 | 196 | if (cpumask_test_cpu(cpuid, cpu_callin_mask)) { |
cb3c8b90 GOC |
197 | panic("%s: phys CPU#%d, CPU#%d already present??\n", __func__, |
198 | phys_id, cpuid); | |
199 | } | |
cfc1b9a6 | 200 | pr_debug("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id); |
cb3c8b90 GOC |
201 | |
202 | /* | |
203 | * STARTUP IPIs are fragile beasts as they might sometimes | |
204 | * trigger some glue motherboard logic. Complete APIC bus | |
205 | * silence for 1 second, this overestimates the time the | |
206 | * boot CPU is spending to send the up to 2 STARTUP IPIs | |
207 | * by a factor of two. This should be enough. | |
208 | */ | |
209 | ||
210 | /* | |
211 | * Waiting 2s total for startup (udelay is not yet working) | |
212 | */ | |
213 | timeout = jiffies + 2*HZ; | |
214 | while (time_before(jiffies, timeout)) { | |
215 | /* | |
216 | * Has the boot CPU finished it's STARTUP sequence? | |
217 | */ | |
c2d1cec1 | 218 | if (cpumask_test_cpu(cpuid, cpu_callout_mask)) |
cb3c8b90 GOC |
219 | break; |
220 | cpu_relax(); | |
221 | } | |
222 | ||
223 | if (!time_before(jiffies, timeout)) { | |
224 | panic("%s: CPU%d started up but did not get a callout!\n", | |
225 | __func__, cpuid); | |
226 | } | |
227 | ||
228 | /* | |
229 | * the boot CPU has finished the init stage and is spinning | |
230 | * on callin_map until we finish. We are free to set up this | |
231 | * CPU, first the APIC. (this is probably redundant on most | |
232 | * boards) | |
233 | */ | |
234 | ||
cfc1b9a6 | 235 | pr_debug("CALLIN, before setup_local_APIC().\n"); |
333344d9 IM |
236 | if (apic->smp_callin_clear_local_apic) |
237 | apic->smp_callin_clear_local_apic(); | |
cb3c8b90 GOC |
238 | setup_local_APIC(); |
239 | end_local_APIC_setup(); | |
240 | map_cpu_to_logical_apicid(); | |
241 | ||
e545a614 | 242 | notify_cpu_starting(cpuid); |
cb3c8b90 GOC |
243 | /* |
244 | * Get our bogomips. | |
245 | * | |
246 | * Need to enable IRQs because it can take longer and then | |
247 | * the NMI watchdog might kill us. | |
248 | */ | |
249 | local_irq_enable(); | |
250 | calibrate_delay(); | |
251 | local_irq_disable(); | |
cfc1b9a6 | 252 | pr_debug("Stack at about %p\n", &cpuid); |
cb3c8b90 GOC |
253 | |
254 | /* | |
255 | * Save our processor parameters | |
256 | */ | |
257 | smp_store_cpu_info(cpuid); | |
258 | ||
259 | /* | |
260 | * Allow the master to continue. | |
261 | */ | |
c2d1cec1 | 262 | cpumask_set_cpu(cpuid, cpu_callin_mask); |
cb3c8b90 GOC |
263 | } |
264 | ||
bbc2ff6a GOC |
265 | /* |
266 | * Activate a secondary processor. | |
267 | */ | |
0ca59dd9 | 268 | notrace static void __cpuinit start_secondary(void *unused) |
bbc2ff6a GOC |
269 | { |
270 | /* | |
271 | * Don't put *anything* before cpu_init(), SMP booting is too | |
272 | * fragile that we want to limit the things done here to the | |
273 | * most necessary things. | |
274 | */ | |
bbc2ff6a | 275 | vmi_bringup(); |
bbc2ff6a GOC |
276 | cpu_init(); |
277 | preempt_disable(); | |
278 | smp_callin(); | |
279 | ||
280 | /* otherwise gcc will move up smp_processor_id before the cpu_init */ | |
281 | barrier(); | |
282 | /* | |
283 | * Check TSC synchronization with the BP: | |
284 | */ | |
285 | check_tsc_sync_target(); | |
286 | ||
287 | if (nmi_watchdog == NMI_IO_APIC) { | |
288 | disable_8259A_irq(0); | |
289 | enable_NMI_through_LVT0(); | |
290 | enable_8259A_irq(0); | |
291 | } | |
292 | ||
61165d7a HD |
293 | #ifdef CONFIG_X86_32 |
294 | while (low_mappings) | |
295 | cpu_relax(); | |
296 | __flush_tlb_all(); | |
297 | #endif | |
298 | ||
4f062896 | 299 | /* This must be done before setting cpu_online_mask */ |
bbc2ff6a GOC |
300 | set_cpu_sibling_map(raw_smp_processor_id()); |
301 | wmb(); | |
302 | ||
303 | /* | |
304 | * We need to hold call_lock, so there is no inconsistency | |
305 | * between the time smp_call_function() determines number of | |
306 | * IPI recipients, and the time when the determination is made | |
307 | * for which cpus receive the IPI. Holding this | |
308 | * lock helps us to not include this cpu in a currently in progress | |
309 | * smp_call_function(). | |
d388e5fd EB |
310 | * |
311 | * We need to hold vector_lock so there the set of online cpus | |
312 | * does not change while we are assigning vectors to cpus. Holding | |
313 | * this lock ensures we don't half assign or remove an irq from a cpu. | |
bbc2ff6a | 314 | */ |
0cefa5b9 | 315 | ipi_call_lock(); |
d388e5fd EB |
316 | lock_vector_lock(); |
317 | __setup_vector_irq(smp_processor_id()); | |
c2d1cec1 | 318 | set_cpu_online(smp_processor_id(), true); |
d388e5fd | 319 | unlock_vector_lock(); |
0cefa5b9 | 320 | ipi_call_unlock(); |
bbc2ff6a GOC |
321 | per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE; |
322 | ||
0cefa5b9 MS |
323 | /* enable local interrupts */ |
324 | local_irq_enable(); | |
325 | ||
bbc2ff6a GOC |
326 | setup_secondary_clock(); |
327 | ||
328 | wmb(); | |
329 | cpu_idle(); | |
330 | } | |
331 | ||
155dd720 RR |
332 | #ifdef CONFIG_CPUMASK_OFFSTACK |
333 | /* In this case, llc_shared_map is a pointer to a cpumask. */ | |
334 | static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst, | |
335 | const struct cpuinfo_x86 *src) | |
336 | { | |
337 | struct cpumask *llc = dst->llc_shared_map; | |
338 | *dst = *src; | |
339 | dst->llc_shared_map = llc; | |
340 | } | |
341 | #else | |
342 | static inline void copy_cpuinfo_x86(struct cpuinfo_x86 *dst, | |
343 | const struct cpuinfo_x86 *src) | |
344 | { | |
345 | *dst = *src; | |
346 | } | |
347 | #endif /* CONFIG_CPUMASK_OFFSTACK */ | |
348 | ||
1d89a7f0 GOC |
349 | /* |
350 | * The bootstrap kernel entry code has set these up. Save them for | |
351 | * a given CPU | |
352 | */ | |
353 | ||
354 | void __cpuinit smp_store_cpu_info(int id) | |
355 | { | |
356 | struct cpuinfo_x86 *c = &cpu_data(id); | |
357 | ||
155dd720 | 358 | copy_cpuinfo_x86(c, &boot_cpu_data); |
1d89a7f0 GOC |
359 | c->cpu_index = id; |
360 | if (id != 0) | |
361 | identify_secondary_cpu(c); | |
1d89a7f0 GOC |
362 | } |
363 | ||
364 | ||
768d9505 GC |
365 | void __cpuinit set_cpu_sibling_map(int cpu) |
366 | { | |
367 | int i; | |
368 | struct cpuinfo_x86 *c = &cpu_data(cpu); | |
369 | ||
c2d1cec1 | 370 | cpumask_set_cpu(cpu, cpu_sibling_setup_mask); |
768d9505 GC |
371 | |
372 | if (smp_num_siblings > 1) { | |
c2d1cec1 MT |
373 | for_each_cpu(i, cpu_sibling_setup_mask) { |
374 | struct cpuinfo_x86 *o = &cpu_data(i); | |
375 | ||
376 | if (c->phys_proc_id == o->phys_proc_id && | |
377 | c->cpu_core_id == o->cpu_core_id) { | |
378 | cpumask_set_cpu(i, cpu_sibling_mask(cpu)); | |
379 | cpumask_set_cpu(cpu, cpu_sibling_mask(i)); | |
380 | cpumask_set_cpu(i, cpu_core_mask(cpu)); | |
381 | cpumask_set_cpu(cpu, cpu_core_mask(i)); | |
155dd720 RR |
382 | cpumask_set_cpu(i, c->llc_shared_map); |
383 | cpumask_set_cpu(cpu, o->llc_shared_map); | |
768d9505 GC |
384 | } |
385 | } | |
386 | } else { | |
c2d1cec1 | 387 | cpumask_set_cpu(cpu, cpu_sibling_mask(cpu)); |
768d9505 GC |
388 | } |
389 | ||
155dd720 | 390 | cpumask_set_cpu(cpu, c->llc_shared_map); |
768d9505 GC |
391 | |
392 | if (current_cpu_data.x86_max_cores == 1) { | |
c2d1cec1 | 393 | cpumask_copy(cpu_core_mask(cpu), cpu_sibling_mask(cpu)); |
768d9505 GC |
394 | c->booted_cores = 1; |
395 | return; | |
396 | } | |
397 | ||
c2d1cec1 | 398 | for_each_cpu(i, cpu_sibling_setup_mask) { |
768d9505 GC |
399 | if (per_cpu(cpu_llc_id, cpu) != BAD_APICID && |
400 | per_cpu(cpu_llc_id, cpu) == per_cpu(cpu_llc_id, i)) { | |
155dd720 RR |
401 | cpumask_set_cpu(i, c->llc_shared_map); |
402 | cpumask_set_cpu(cpu, cpu_data(i).llc_shared_map); | |
768d9505 GC |
403 | } |
404 | if (c->phys_proc_id == cpu_data(i).phys_proc_id) { | |
c2d1cec1 MT |
405 | cpumask_set_cpu(i, cpu_core_mask(cpu)); |
406 | cpumask_set_cpu(cpu, cpu_core_mask(i)); | |
768d9505 GC |
407 | /* |
408 | * Does this new cpu bringup a new core? | |
409 | */ | |
c2d1cec1 | 410 | if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) { |
768d9505 GC |
411 | /* |
412 | * for each core in package, increment | |
413 | * the booted_cores for this new cpu | |
414 | */ | |
c2d1cec1 | 415 | if (cpumask_first(cpu_sibling_mask(i)) == i) |
768d9505 GC |
416 | c->booted_cores++; |
417 | /* | |
418 | * increment the core count for all | |
419 | * the other cpus in this package | |
420 | */ | |
421 | if (i != cpu) | |
422 | cpu_data(i).booted_cores++; | |
423 | } else if (i != cpu && !c->booted_cores) | |
424 | c->booted_cores = cpu_data(i).booted_cores; | |
425 | } | |
426 | } | |
427 | } | |
428 | ||
70708a18 | 429 | /* maps the cpu to the sched domain representing multi-core */ |
030bb203 | 430 | const struct cpumask *cpu_coregroup_mask(int cpu) |
70708a18 GC |
431 | { |
432 | struct cpuinfo_x86 *c = &cpu_data(cpu); | |
433 | /* | |
434 | * For perf, we return last level cache shared map. | |
435 | * And for power savings, we return cpu_core_map | |
436 | */ | |
437 | if (sched_mc_power_savings || sched_smt_power_savings) | |
c2d1cec1 | 438 | return cpu_core_mask(cpu); |
70708a18 | 439 | else |
155dd720 | 440 | return c->llc_shared_map; |
030bb203 RR |
441 | } |
442 | ||
a4928cff | 443 | static void impress_friends(void) |
904541e2 GOC |
444 | { |
445 | int cpu; | |
446 | unsigned long bogosum = 0; | |
447 | /* | |
448 | * Allow the user to impress friends. | |
449 | */ | |
cfc1b9a6 | 450 | pr_debug("Before bogomips.\n"); |
904541e2 | 451 | for_each_possible_cpu(cpu) |
c2d1cec1 | 452 | if (cpumask_test_cpu(cpu, cpu_callout_mask)) |
904541e2 GOC |
453 | bogosum += cpu_data(cpu).loops_per_jiffy; |
454 | printk(KERN_INFO | |
455 | "Total of %d processors activated (%lu.%02lu BogoMIPS).\n", | |
f68e00a3 | 456 | num_online_cpus(), |
904541e2 GOC |
457 | bogosum/(500000/HZ), |
458 | (bogosum/(5000/HZ))%100); | |
459 | ||
cfc1b9a6 | 460 | pr_debug("Before bogocount - setting activated=1.\n"); |
904541e2 GOC |
461 | } |
462 | ||
569712b2 | 463 | void __inquire_remote_apic(int apicid) |
cb3c8b90 GOC |
464 | { |
465 | unsigned i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 }; | |
466 | char *names[] = { "ID", "VERSION", "SPIV" }; | |
467 | int timeout; | |
468 | u32 status; | |
469 | ||
823b259b | 470 | printk(KERN_INFO "Inquiring remote APIC 0x%x...\n", apicid); |
cb3c8b90 GOC |
471 | |
472 | for (i = 0; i < ARRAY_SIZE(regs); i++) { | |
823b259b | 473 | printk(KERN_INFO "... APIC 0x%x %s: ", apicid, names[i]); |
cb3c8b90 GOC |
474 | |
475 | /* | |
476 | * Wait for idle. | |
477 | */ | |
478 | status = safe_apic_wait_icr_idle(); | |
479 | if (status) | |
480 | printk(KERN_CONT | |
481 | "a previous APIC delivery may have failed\n"); | |
482 | ||
1b374e4d | 483 | apic_icr_write(APIC_DM_REMRD | regs[i], apicid); |
cb3c8b90 GOC |
484 | |
485 | timeout = 0; | |
486 | do { | |
487 | udelay(100); | |
488 | status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK; | |
489 | } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000); | |
490 | ||
491 | switch (status) { | |
492 | case APIC_ICR_RR_VALID: | |
493 | status = apic_read(APIC_RRR); | |
494 | printk(KERN_CONT "%08x\n", status); | |
495 | break; | |
496 | default: | |
497 | printk(KERN_CONT "failed\n"); | |
498 | } | |
499 | } | |
500 | } | |
501 | ||
cb3c8b90 GOC |
502 | /* |
503 | * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal | |
504 | * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this | |
505 | * won't ... remember to clear down the APIC, etc later. | |
506 | */ | |
cece3155 | 507 | int __cpuinit |
569712b2 | 508 | wakeup_secondary_cpu_via_nmi(int logical_apicid, unsigned long start_eip) |
cb3c8b90 GOC |
509 | { |
510 | unsigned long send_status, accept_status = 0; | |
511 | int maxlvt; | |
512 | ||
513 | /* Target chip */ | |
cb3c8b90 GOC |
514 | /* Boot on the stack */ |
515 | /* Kick the second */ | |
bdb1a9b6 | 516 | apic_icr_write(APIC_DM_NMI | apic->dest_logical, logical_apicid); |
cb3c8b90 | 517 | |
cfc1b9a6 | 518 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
519 | send_status = safe_apic_wait_icr_idle(); |
520 | ||
521 | /* | |
522 | * Give the other CPU some time to accept the IPI. | |
523 | */ | |
524 | udelay(200); | |
569712b2 | 525 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { |
59ef48a5 CG |
526 | maxlvt = lapic_get_maxlvt(); |
527 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ | |
528 | apic_write(APIC_ESR, 0); | |
529 | accept_status = (apic_read(APIC_ESR) & 0xEF); | |
530 | } | |
cfc1b9a6 | 531 | pr_debug("NMI sent.\n"); |
cb3c8b90 GOC |
532 | |
533 | if (send_status) | |
534 | printk(KERN_ERR "APIC never delivered???\n"); | |
535 | if (accept_status) | |
536 | printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status); | |
537 | ||
538 | return (send_status | accept_status); | |
539 | } | |
cb3c8b90 | 540 | |
cece3155 | 541 | static int __cpuinit |
569712b2 | 542 | wakeup_secondary_cpu_via_init(int phys_apicid, unsigned long start_eip) |
cb3c8b90 GOC |
543 | { |
544 | unsigned long send_status, accept_status = 0; | |
545 | int maxlvt, num_starts, j; | |
546 | ||
593f4a78 MR |
547 | maxlvt = lapic_get_maxlvt(); |
548 | ||
cb3c8b90 GOC |
549 | /* |
550 | * Be paranoid about clearing APIC errors. | |
551 | */ | |
552 | if (APIC_INTEGRATED(apic_version[phys_apicid])) { | |
593f4a78 MR |
553 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
554 | apic_write(APIC_ESR, 0); | |
cb3c8b90 GOC |
555 | apic_read(APIC_ESR); |
556 | } | |
557 | ||
cfc1b9a6 | 558 | pr_debug("Asserting INIT.\n"); |
cb3c8b90 GOC |
559 | |
560 | /* | |
561 | * Turn INIT on target chip | |
562 | */ | |
cb3c8b90 GOC |
563 | /* |
564 | * Send IPI | |
565 | */ | |
1b374e4d SS |
566 | apic_icr_write(APIC_INT_LEVELTRIG | APIC_INT_ASSERT | APIC_DM_INIT, |
567 | phys_apicid); | |
cb3c8b90 | 568 | |
cfc1b9a6 | 569 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
570 | send_status = safe_apic_wait_icr_idle(); |
571 | ||
572 | mdelay(10); | |
573 | ||
cfc1b9a6 | 574 | pr_debug("Deasserting INIT.\n"); |
cb3c8b90 GOC |
575 | |
576 | /* Target chip */ | |
cb3c8b90 | 577 | /* Send IPI */ |
1b374e4d | 578 | apic_icr_write(APIC_INT_LEVELTRIG | APIC_DM_INIT, phys_apicid); |
cb3c8b90 | 579 | |
cfc1b9a6 | 580 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
581 | send_status = safe_apic_wait_icr_idle(); |
582 | ||
583 | mb(); | |
584 | atomic_set(&init_deasserted, 1); | |
585 | ||
586 | /* | |
587 | * Should we send STARTUP IPIs ? | |
588 | * | |
589 | * Determine this based on the APIC version. | |
590 | * If we don't have an integrated APIC, don't send the STARTUP IPIs. | |
591 | */ | |
592 | if (APIC_INTEGRATED(apic_version[phys_apicid])) | |
593 | num_starts = 2; | |
594 | else | |
595 | num_starts = 0; | |
596 | ||
597 | /* | |
598 | * Paravirt / VMI wants a startup IPI hook here to set up the | |
599 | * target processor state. | |
600 | */ | |
601 | startup_ipi_hook(phys_apicid, (unsigned long) start_secondary, | |
cb3c8b90 | 602 | (unsigned long)stack_start.sp); |
cb3c8b90 GOC |
603 | |
604 | /* | |
605 | * Run STARTUP IPI loop. | |
606 | */ | |
cfc1b9a6 | 607 | pr_debug("#startup loops: %d.\n", num_starts); |
cb3c8b90 | 608 | |
cb3c8b90 | 609 | for (j = 1; j <= num_starts; j++) { |
cfc1b9a6 | 610 | pr_debug("Sending STARTUP #%d.\n", j); |
593f4a78 MR |
611 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
612 | apic_write(APIC_ESR, 0); | |
cb3c8b90 | 613 | apic_read(APIC_ESR); |
cfc1b9a6 | 614 | pr_debug("After apic_write.\n"); |
cb3c8b90 GOC |
615 | |
616 | /* | |
617 | * STARTUP IPI | |
618 | */ | |
619 | ||
620 | /* Target chip */ | |
cb3c8b90 GOC |
621 | /* Boot on the stack */ |
622 | /* Kick the second */ | |
1b374e4d SS |
623 | apic_icr_write(APIC_DM_STARTUP | (start_eip >> 12), |
624 | phys_apicid); | |
cb3c8b90 GOC |
625 | |
626 | /* | |
627 | * Give the other CPU some time to accept the IPI. | |
628 | */ | |
629 | udelay(300); | |
630 | ||
cfc1b9a6 | 631 | pr_debug("Startup point 1.\n"); |
cb3c8b90 | 632 | |
cfc1b9a6 | 633 | pr_debug("Waiting for send to finish...\n"); |
cb3c8b90 GOC |
634 | send_status = safe_apic_wait_icr_idle(); |
635 | ||
636 | /* | |
637 | * Give the other CPU some time to accept the IPI. | |
638 | */ | |
639 | udelay(200); | |
593f4a78 | 640 | if (maxlvt > 3) /* Due to the Pentium erratum 3AP. */ |
cb3c8b90 | 641 | apic_write(APIC_ESR, 0); |
cb3c8b90 GOC |
642 | accept_status = (apic_read(APIC_ESR) & 0xEF); |
643 | if (send_status || accept_status) | |
644 | break; | |
645 | } | |
cfc1b9a6 | 646 | pr_debug("After Startup.\n"); |
cb3c8b90 GOC |
647 | |
648 | if (send_status) | |
649 | printk(KERN_ERR "APIC never delivered???\n"); | |
650 | if (accept_status) | |
651 | printk(KERN_ERR "APIC delivery error (%lx).\n", accept_status); | |
652 | ||
653 | return (send_status | accept_status); | |
654 | } | |
cb3c8b90 GOC |
655 | |
656 | struct create_idle { | |
657 | struct work_struct work; | |
658 | struct task_struct *idle; | |
659 | struct completion done; | |
660 | int cpu; | |
661 | }; | |
662 | ||
663 | static void __cpuinit do_fork_idle(struct work_struct *work) | |
664 | { | |
665 | struct create_idle *c_idle = | |
666 | container_of(work, struct create_idle, work); | |
667 | ||
668 | c_idle->idle = fork_idle(c_idle->cpu); | |
669 | complete(&c_idle->done); | |
670 | } | |
671 | ||
cb3c8b90 GOC |
672 | /* |
673 | * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad | |
674 | * (ie clustered apic addressing mode), this is a LOGICAL apic ID. | |
1f5bcabf IM |
675 | * Returns zero if CPU booted OK, else error code from |
676 | * ->wakeup_secondary_cpu. | |
cb3c8b90 | 677 | */ |
ab6fb7c0 | 678 | static int __cpuinit do_boot_cpu(int apicid, int cpu) |
cb3c8b90 GOC |
679 | { |
680 | unsigned long boot_error = 0; | |
cb3c8b90 | 681 | unsigned long start_ip; |
ab6fb7c0 | 682 | int timeout; |
cb3c8b90 | 683 | struct create_idle c_idle = { |
ab6fb7c0 IM |
684 | .cpu = cpu, |
685 | .done = COMPLETION_INITIALIZER_ONSTACK(c_idle.done), | |
cb3c8b90 | 686 | }; |
ab6fb7c0 | 687 | |
cb3c8b90 | 688 | INIT_WORK(&c_idle.work, do_fork_idle); |
cb3c8b90 | 689 | |
cb3c8b90 GOC |
690 | alternatives_smp_switch(1); |
691 | ||
692 | c_idle.idle = get_idle_for_cpu(cpu); | |
693 | ||
694 | /* | |
695 | * We can't use kernel_thread since we must avoid to | |
696 | * reschedule the child. | |
697 | */ | |
698 | if (c_idle.idle) { | |
699 | c_idle.idle->thread.sp = (unsigned long) (((struct pt_regs *) | |
700 | (THREAD_SIZE + task_stack_page(c_idle.idle))) - 1); | |
701 | init_idle(c_idle.idle, cpu); | |
702 | goto do_rest; | |
703 | } | |
704 | ||
705 | if (!keventd_up() || current_is_keventd()) | |
706 | c_idle.work.func(&c_idle.work); | |
707 | else { | |
708 | schedule_work(&c_idle.work); | |
709 | wait_for_completion(&c_idle.done); | |
710 | } | |
711 | ||
712 | if (IS_ERR(c_idle.idle)) { | |
713 | printk("failed fork for CPU %d\n", cpu); | |
714 | return PTR_ERR(c_idle.idle); | |
715 | } | |
716 | ||
717 | set_idle_for_cpu(cpu, c_idle.idle); | |
718 | do_rest: | |
cb3c8b90 | 719 | per_cpu(current_task, cpu) = c_idle.idle; |
c6f5e0ac | 720 | #ifdef CONFIG_X86_32 |
cb3c8b90 | 721 | /* Stack for startup_32 can be just as for start_secondary onwards */ |
cb3c8b90 GOC |
722 | irq_ctx_init(cpu); |
723 | #else | |
cb3c8b90 | 724 | clear_tsk_thread_flag(c_idle.idle, TIF_FORK); |
004aa322 | 725 | initial_gs = per_cpu_offset(cpu); |
9af45651 BG |
726 | per_cpu(kernel_stack, cpu) = |
727 | (unsigned long)task_stack_page(c_idle.idle) - | |
728 | KERNEL_STACK_OFFSET + THREAD_SIZE; | |
cb3c8b90 | 729 | #endif |
a939098a | 730 | early_gdt_descr.address = (unsigned long)get_cpu_gdt_table(cpu); |
3e970473 | 731 | initial_code = (unsigned long)start_secondary; |
9cf4f298 | 732 | stack_start.sp = (void *) c_idle.idle->thread.sp; |
cb3c8b90 GOC |
733 | |
734 | /* start_ip had better be page-aligned! */ | |
735 | start_ip = setup_trampoline(); | |
736 | ||
737 | /* So we see what's up */ | |
823b259b | 738 | printk(KERN_INFO "Booting processor %d APIC 0x%x ip 0x%lx\n", |
cb3c8b90 GOC |
739 | cpu, apicid, start_ip); |
740 | ||
741 | /* | |
742 | * This grunge runs the startup process for | |
743 | * the targeted processor. | |
744 | */ | |
745 | ||
746 | atomic_set(&init_deasserted, 0); | |
747 | ||
34d05591 | 748 | if (get_uv_system_type() != UV_NON_UNIQUE_APIC) { |
cb3c8b90 | 749 | |
cfc1b9a6 | 750 | pr_debug("Setting warm reset code and vector.\n"); |
cb3c8b90 | 751 | |
34d05591 JS |
752 | smpboot_setup_warm_reset_vector(start_ip); |
753 | /* | |
754 | * Be paranoid about clearing APIC errors. | |
db96b0a0 CG |
755 | */ |
756 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid])) { | |
757 | apic_write(APIC_ESR, 0); | |
758 | apic_read(APIC_ESR); | |
759 | } | |
34d05591 | 760 | } |
cb3c8b90 | 761 | |
cb3c8b90 | 762 | /* |
1f5bcabf IM |
763 | * Kick the secondary CPU. Use the method in the APIC driver |
764 | * if it's defined - or use an INIT boot APIC message otherwise: | |
cb3c8b90 | 765 | */ |
1f5bcabf IM |
766 | if (apic->wakeup_secondary_cpu) |
767 | boot_error = apic->wakeup_secondary_cpu(apicid, start_ip); | |
768 | else | |
769 | boot_error = wakeup_secondary_cpu_via_init(apicid, start_ip); | |
cb3c8b90 GOC |
770 | |
771 | if (!boot_error) { | |
772 | /* | |
773 | * allow APs to start initializing. | |
774 | */ | |
cfc1b9a6 | 775 | pr_debug("Before Callout %d.\n", cpu); |
c2d1cec1 | 776 | cpumask_set_cpu(cpu, cpu_callout_mask); |
cfc1b9a6 | 777 | pr_debug("After Callout %d.\n", cpu); |
cb3c8b90 GOC |
778 | |
779 | /* | |
780 | * Wait 5s total for a response | |
781 | */ | |
782 | for (timeout = 0; timeout < 50000; timeout++) { | |
c2d1cec1 | 783 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) |
cb3c8b90 GOC |
784 | break; /* It has booted */ |
785 | udelay(100); | |
786 | } | |
787 | ||
c2d1cec1 | 788 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) { |
cb3c8b90 | 789 | /* number CPUs logically, starting from 1 (BSP is 0) */ |
cfc1b9a6 | 790 | pr_debug("OK.\n"); |
cb3c8b90 GOC |
791 | printk(KERN_INFO "CPU%d: ", cpu); |
792 | print_cpu_info(&cpu_data(cpu)); | |
cfc1b9a6 | 793 | pr_debug("CPU has booted.\n"); |
cb3c8b90 GOC |
794 | } else { |
795 | boot_error = 1; | |
796 | if (*((volatile unsigned char *)trampoline_base) | |
797 | == 0xA5) | |
798 | /* trampoline started but...? */ | |
799 | printk(KERN_ERR "Stuck ??\n"); | |
800 | else | |
801 | /* trampoline code not run */ | |
802 | printk(KERN_ERR "Not responding.\n"); | |
25dc0049 IM |
803 | if (apic->inquire_remote_apic) |
804 | apic->inquire_remote_apic(apicid); | |
cb3c8b90 GOC |
805 | } |
806 | } | |
1a51e3a0 | 807 | |
cb3c8b90 GOC |
808 | if (boot_error) { |
809 | /* Try to put things back the way they were before ... */ | |
23ca4bba | 810 | numa_remove_cpu(cpu); /* was set by numa_add_cpu */ |
c2d1cec1 MT |
811 | |
812 | /* was set by do_boot_cpu() */ | |
813 | cpumask_clear_cpu(cpu, cpu_callout_mask); | |
814 | ||
815 | /* was set by cpu_init() */ | |
816 | cpumask_clear_cpu(cpu, cpu_initialized_mask); | |
817 | ||
818 | set_cpu_present(cpu, false); | |
cb3c8b90 GOC |
819 | per_cpu(x86_cpu_to_apicid, cpu) = BAD_APICID; |
820 | } | |
821 | ||
822 | /* mark "stuck" area as not stuck */ | |
823 | *((volatile unsigned long *)trampoline_base) = 0; | |
824 | ||
02421f98 YL |
825 | if (get_uv_system_type() != UV_NON_UNIQUE_APIC) { |
826 | /* | |
827 | * Cleanup possible dangling ends... | |
828 | */ | |
829 | smpboot_restore_warm_reset_vector(); | |
830 | } | |
63d38198 | 831 | |
cb3c8b90 GOC |
832 | return boot_error; |
833 | } | |
834 | ||
835 | int __cpuinit native_cpu_up(unsigned int cpu) | |
836 | { | |
a21769a4 | 837 | int apicid = apic->cpu_present_to_apicid(cpu); |
cb3c8b90 GOC |
838 | unsigned long flags; |
839 | int err; | |
840 | ||
841 | WARN_ON(irqs_disabled()); | |
842 | ||
cfc1b9a6 | 843 | pr_debug("++++++++++++++++++++=_---CPU UP %u\n", cpu); |
cb3c8b90 GOC |
844 | |
845 | if (apicid == BAD_APICID || apicid == boot_cpu_physical_apicid || | |
846 | !physid_isset(apicid, phys_cpu_present_map)) { | |
847 | printk(KERN_ERR "%s: bad cpu %d\n", __func__, cpu); | |
848 | return -EINVAL; | |
849 | } | |
850 | ||
851 | /* | |
852 | * Already booted CPU? | |
853 | */ | |
c2d1cec1 | 854 | if (cpumask_test_cpu(cpu, cpu_callin_mask)) { |
cfc1b9a6 | 855 | pr_debug("do_boot_cpu %d Already started\n", cpu); |
cb3c8b90 GOC |
856 | return -ENOSYS; |
857 | } | |
858 | ||
859 | /* | |
860 | * Save current MTRR state in case it was changed since early boot | |
861 | * (e.g. by the ACPI SMI) to initialize new CPUs with MTRRs in sync: | |
862 | */ | |
863 | mtrr_save_state(); | |
864 | ||
865 | per_cpu(cpu_state, cpu) = CPU_UP_PREPARE; | |
866 | ||
867 | #ifdef CONFIG_X86_32 | |
868 | /* init low mem mapping */ | |
68db065c | 869 | clone_pgd_range(swapper_pg_dir, swapper_pg_dir + KERNEL_PGD_BOUNDARY, |
61165d7a | 870 | min_t(unsigned long, KERNEL_PGD_PTRS, KERNEL_PGD_BOUNDARY)); |
cb3c8b90 | 871 | flush_tlb_all(); |
61165d7a | 872 | low_mappings = 1; |
cb3c8b90 GOC |
873 | |
874 | err = do_boot_cpu(apicid, cpu); | |
61165d7a | 875 | |
55cd6367 | 876 | zap_low_mappings(false); |
61165d7a HD |
877 | low_mappings = 0; |
878 | #else | |
879 | err = do_boot_cpu(apicid, cpu); | |
880 | #endif | |
881 | if (err) { | |
cfc1b9a6 | 882 | pr_debug("do_boot_cpu failed %d\n", err); |
61165d7a | 883 | return -EIO; |
cb3c8b90 GOC |
884 | } |
885 | ||
886 | /* | |
887 | * Check TSC synchronization with the AP (keep irqs disabled | |
888 | * while doing so): | |
889 | */ | |
890 | local_irq_save(flags); | |
891 | check_tsc_sync_source(cpu); | |
892 | local_irq_restore(flags); | |
893 | ||
7c04e64a | 894 | while (!cpu_online(cpu)) { |
cb3c8b90 GOC |
895 | cpu_relax(); |
896 | touch_nmi_watchdog(); | |
897 | } | |
898 | ||
899 | return 0; | |
900 | } | |
901 | ||
8aef135c GOC |
902 | /* |
903 | * Fall back to non SMP mode after errors. | |
904 | * | |
905 | * RED-PEN audit/test this more. I bet there is more state messed up here. | |
906 | */ | |
907 | static __init void disable_smp(void) | |
908 | { | |
4f062896 RR |
909 | init_cpu_present(cpumask_of(0)); |
910 | init_cpu_possible(cpumask_of(0)); | |
8aef135c | 911 | smpboot_clear_io_apic_irqs(); |
0f385d1d | 912 | |
8aef135c | 913 | if (smp_found_config) |
b6df1b8b | 914 | physid_set_mask_of_physid(boot_cpu_physical_apicid, &phys_cpu_present_map); |
8aef135c | 915 | else |
b6df1b8b | 916 | physid_set_mask_of_physid(0, &phys_cpu_present_map); |
8aef135c | 917 | map_cpu_to_logical_apicid(); |
c2d1cec1 MT |
918 | cpumask_set_cpu(0, cpu_sibling_mask(0)); |
919 | cpumask_set_cpu(0, cpu_core_mask(0)); | |
8aef135c GOC |
920 | } |
921 | ||
922 | /* | |
923 | * Various sanity checks. | |
924 | */ | |
925 | static int __init smp_sanity_check(unsigned max_cpus) | |
926 | { | |
ac23d4ee | 927 | preempt_disable(); |
a58f03b0 | 928 | |
1ff2f20d | 929 | #if !defined(CONFIG_X86_BIGSMP) && defined(CONFIG_X86_32) |
a58f03b0 YL |
930 | if (def_to_bigsmp && nr_cpu_ids > 8) { |
931 | unsigned int cpu; | |
932 | unsigned nr; | |
933 | ||
934 | printk(KERN_WARNING | |
935 | "More than 8 CPUs detected - skipping them.\n" | |
26f7ef14 | 936 | "Use CONFIG_X86_BIGSMP.\n"); |
a58f03b0 YL |
937 | |
938 | nr = 0; | |
939 | for_each_present_cpu(cpu) { | |
940 | if (nr >= 8) | |
c2d1cec1 | 941 | set_cpu_present(cpu, false); |
a58f03b0 YL |
942 | nr++; |
943 | } | |
944 | ||
945 | nr = 0; | |
946 | for_each_possible_cpu(cpu) { | |
947 | if (nr >= 8) | |
c2d1cec1 | 948 | set_cpu_possible(cpu, false); |
a58f03b0 YL |
949 | nr++; |
950 | } | |
951 | ||
952 | nr_cpu_ids = 8; | |
953 | } | |
954 | #endif | |
955 | ||
8aef135c | 956 | if (!physid_isset(hard_smp_processor_id(), phys_cpu_present_map)) { |
55c395b4 MT |
957 | printk(KERN_WARNING |
958 | "weird, boot CPU (#%d) not listed by the BIOS.\n", | |
959 | hard_smp_processor_id()); | |
960 | ||
8aef135c GOC |
961 | physid_set(hard_smp_processor_id(), phys_cpu_present_map); |
962 | } | |
963 | ||
964 | /* | |
965 | * If we couldn't find an SMP configuration at boot time, | |
966 | * get out of here now! | |
967 | */ | |
968 | if (!smp_found_config && !acpi_lapic) { | |
ac23d4ee | 969 | preempt_enable(); |
8aef135c GOC |
970 | printk(KERN_NOTICE "SMP motherboard not detected.\n"); |
971 | disable_smp(); | |
972 | if (APIC_init_uniprocessor()) | |
973 | printk(KERN_NOTICE "Local APIC not detected." | |
974 | " Using dummy APIC emulation.\n"); | |
975 | return -1; | |
976 | } | |
977 | ||
978 | /* | |
979 | * Should not be necessary because the MP table should list the boot | |
980 | * CPU too, but we do it for the sake of robustness anyway. | |
981 | */ | |
a27a6210 | 982 | if (!apic->check_phys_apicid_present(boot_cpu_physical_apicid)) { |
8aef135c GOC |
983 | printk(KERN_NOTICE |
984 | "weird, boot CPU (#%d) not listed by the BIOS.\n", | |
985 | boot_cpu_physical_apicid); | |
986 | physid_set(hard_smp_processor_id(), phys_cpu_present_map); | |
987 | } | |
ac23d4ee | 988 | preempt_enable(); |
8aef135c GOC |
989 | |
990 | /* | |
991 | * If we couldn't find a local APIC, then get out of here now! | |
992 | */ | |
993 | if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && | |
994 | !cpu_has_apic) { | |
103428e5 CG |
995 | if (!disable_apic) { |
996 | pr_err("BIOS bug, local APIC #%d not detected!...\n", | |
997 | boot_cpu_physical_apicid); | |
998 | pr_err("... forcing use of dummy APIC emulation." | |
8aef135c | 999 | "(tell your hw vendor)\n"); |
103428e5 | 1000 | } |
8aef135c | 1001 | smpboot_clear_io_apic(); |
65a4e574 | 1002 | arch_disable_smp_support(); |
8aef135c GOC |
1003 | return -1; |
1004 | } | |
1005 | ||
1006 | verify_local_APIC(); | |
1007 | ||
1008 | /* | |
1009 | * If SMP should be disabled, then really disable it! | |
1010 | */ | |
1011 | if (!max_cpus) { | |
73d08e63 | 1012 | printk(KERN_INFO "SMP mode deactivated.\n"); |
8aef135c | 1013 | smpboot_clear_io_apic(); |
d54db1ac MR |
1014 | |
1015 | localise_nmi_watchdog(); | |
1016 | ||
e90955c2 | 1017 | connect_bsp_APIC(); |
e90955c2 JB |
1018 | setup_local_APIC(); |
1019 | end_local_APIC_setup(); | |
8aef135c GOC |
1020 | return -1; |
1021 | } | |
1022 | ||
1023 | return 0; | |
1024 | } | |
1025 | ||
1026 | static void __init smp_cpu_index_default(void) | |
1027 | { | |
1028 | int i; | |
1029 | struct cpuinfo_x86 *c; | |
1030 | ||
7c04e64a | 1031 | for_each_possible_cpu(i) { |
8aef135c GOC |
1032 | c = &cpu_data(i); |
1033 | /* mark all to hotplug */ | |
9628937d | 1034 | c->cpu_index = nr_cpu_ids; |
8aef135c GOC |
1035 | } |
1036 | } | |
1037 | ||
1038 | /* | |
1039 | * Prepare for SMP bootup. The MP table or ACPI has been read | |
1040 | * earlier. Just do some sanity checking here and enable APIC mode. | |
1041 | */ | |
1042 | void __init native_smp_prepare_cpus(unsigned int max_cpus) | |
1043 | { | |
7ad728f9 RR |
1044 | unsigned int i; |
1045 | ||
deef3250 | 1046 | preempt_disable(); |
8aef135c GOC |
1047 | smp_cpu_index_default(); |
1048 | current_cpu_data = boot_cpu_data; | |
c2d1cec1 | 1049 | cpumask_copy(cpu_callin_mask, cpumask_of(0)); |
8aef135c GOC |
1050 | mb(); |
1051 | /* | |
1052 | * Setup boot CPU information | |
1053 | */ | |
1054 | smp_store_cpu_info(0); /* Final full version of the data */ | |
1b374e4d | 1055 | #ifdef CONFIG_X86_32 |
8aef135c | 1056 | boot_cpu_logical_apicid = logical_smp_processor_id(); |
1b374e4d | 1057 | #endif |
8aef135c | 1058 | current_thread_info()->cpu = 0; /* needed? */ |
7ad728f9 RR |
1059 | for_each_possible_cpu(i) { |
1060 | alloc_cpumask_var(&per_cpu(cpu_sibling_map, i), GFP_KERNEL); | |
1061 | alloc_cpumask_var(&per_cpu(cpu_core_map, i), GFP_KERNEL); | |
155dd720 | 1062 | alloc_cpumask_var(&cpu_data(i).llc_shared_map, GFP_KERNEL); |
7ad728f9 RR |
1063 | cpumask_clear(per_cpu(cpu_core_map, i)); |
1064 | cpumask_clear(per_cpu(cpu_sibling_map, i)); | |
155dd720 | 1065 | cpumask_clear(cpu_data(i).llc_shared_map); |
7ad728f9 | 1066 | } |
8aef135c GOC |
1067 | set_cpu_sibling_map(0); |
1068 | ||
6e1cb38a | 1069 | enable_IR_x2apic(); |
06cd9a7d | 1070 | #ifdef CONFIG_X86_64 |
72ce0165 | 1071 | default_setup_apic_routing(); |
6e1cb38a SS |
1072 | #endif |
1073 | ||
8aef135c GOC |
1074 | if (smp_sanity_check(max_cpus) < 0) { |
1075 | printk(KERN_INFO "SMP disabled\n"); | |
1076 | disable_smp(); | |
deef3250 | 1077 | goto out; |
8aef135c GOC |
1078 | } |
1079 | ||
ac23d4ee | 1080 | preempt_disable(); |
4c9961d5 | 1081 | if (read_apic_id() != boot_cpu_physical_apicid) { |
8aef135c | 1082 | panic("Boot APIC ID in local APIC unexpected (%d vs %d)", |
4c9961d5 | 1083 | read_apic_id(), boot_cpu_physical_apicid); |
8aef135c GOC |
1084 | /* Or can we switch back to PIC here? */ |
1085 | } | |
ac23d4ee | 1086 | preempt_enable(); |
8aef135c | 1087 | |
8aef135c | 1088 | connect_bsp_APIC(); |
b5841765 | 1089 | |
8aef135c GOC |
1090 | /* |
1091 | * Switch from PIC to APIC mode. | |
1092 | */ | |
1093 | setup_local_APIC(); | |
1094 | ||
8aef135c GOC |
1095 | /* |
1096 | * Enable IO APIC before setting up error vector | |
1097 | */ | |
1098 | if (!skip_ioapic_setup && nr_ioapics) | |
1099 | enable_IO_APIC(); | |
88d0f550 | 1100 | |
8aef135c GOC |
1101 | end_local_APIC_setup(); |
1102 | ||
1103 | map_cpu_to_logical_apicid(); | |
1104 | ||
d83093b5 IM |
1105 | if (apic->setup_portio_remap) |
1106 | apic->setup_portio_remap(); | |
8aef135c GOC |
1107 | |
1108 | smpboot_setup_io_apic(); | |
1109 | /* | |
1110 | * Set up local APIC timer on boot CPU. | |
1111 | */ | |
1112 | ||
1113 | printk(KERN_INFO "CPU%d: ", 0); | |
1114 | print_cpu_info(&cpu_data(0)); | |
1115 | setup_boot_clock(); | |
c4bd1fda MS |
1116 | |
1117 | if (is_uv_system()) | |
1118 | uv_system_init(); | |
deef3250 IM |
1119 | out: |
1120 | preempt_enable(); | |
8aef135c | 1121 | } |
a8db8453 GOC |
1122 | /* |
1123 | * Early setup to make printk work. | |
1124 | */ | |
1125 | void __init native_smp_prepare_boot_cpu(void) | |
1126 | { | |
1127 | int me = smp_processor_id(); | |
552be871 | 1128 | switch_to_new_gdt(me); |
c2d1cec1 MT |
1129 | /* already set me in cpu_online_mask in boot_cpu_init() */ |
1130 | cpumask_set_cpu(me, cpu_callout_mask); | |
a8db8453 GOC |
1131 | per_cpu(cpu_state, me) = CPU_ONLINE; |
1132 | } | |
1133 | ||
83f7eb9c GOC |
1134 | void __init native_smp_cpus_done(unsigned int max_cpus) |
1135 | { | |
cfc1b9a6 | 1136 | pr_debug("Boot done.\n"); |
83f7eb9c GOC |
1137 | |
1138 | impress_friends(); | |
83f7eb9c GOC |
1139 | #ifdef CONFIG_X86_IO_APIC |
1140 | setup_ioapic_dest(); | |
1141 | #endif | |
1142 | check_nmi_watchdog(); | |
83f7eb9c GOC |
1143 | } |
1144 | ||
3b11ce7f MT |
1145 | static int __initdata setup_possible_cpus = -1; |
1146 | static int __init _setup_possible_cpus(char *str) | |
1147 | { | |
1148 | get_option(&str, &setup_possible_cpus); | |
1149 | return 0; | |
1150 | } | |
1151 | early_param("possible_cpus", _setup_possible_cpus); | |
1152 | ||
1153 | ||
68a1c3f8 | 1154 | /* |
4f062896 | 1155 | * cpu_possible_mask should be static, it cannot change as cpu's |
68a1c3f8 GC |
1156 | * are onlined, or offlined. The reason is per-cpu data-structures |
1157 | * are allocated by some modules at init time, and dont expect to | |
1158 | * do this dynamically on cpu arrival/departure. | |
4f062896 | 1159 | * cpu_present_mask on the other hand can change dynamically. |
68a1c3f8 GC |
1160 | * In case when cpu_hotplug is not compiled, then we resort to current |
1161 | * behaviour, which is cpu_possible == cpu_present. | |
1162 | * - Ashok Raj | |
1163 | * | |
1164 | * Three ways to find out the number of additional hotplug CPUs: | |
1165 | * - If the BIOS specified disabled CPUs in ACPI/mptables use that. | |
3b11ce7f | 1166 | * - The user can overwrite it with possible_cpus=NUM |
68a1c3f8 GC |
1167 | * - Otherwise don't reserve additional CPUs. |
1168 | * We do this because additional CPUs waste a lot of memory. | |
1169 | * -AK | |
1170 | */ | |
1171 | __init void prefill_possible_map(void) | |
1172 | { | |
cb48bb59 | 1173 | int i, possible; |
68a1c3f8 | 1174 | |
329513a3 YL |
1175 | /* no processor from mptable or madt */ |
1176 | if (!num_processors) | |
1177 | num_processors = 1; | |
1178 | ||
3b11ce7f MT |
1179 | if (setup_possible_cpus == -1) |
1180 | possible = num_processors + disabled_cpus; | |
1181 | else | |
1182 | possible = setup_possible_cpus; | |
1183 | ||
730cf272 MT |
1184 | total_cpus = max_t(int, possible, num_processors + disabled_cpus); |
1185 | ||
3b11ce7f MT |
1186 | if (possible > CONFIG_NR_CPUS) { |
1187 | printk(KERN_WARNING | |
1188 | "%d Processors exceeds NR_CPUS limit of %d\n", | |
1189 | possible, CONFIG_NR_CPUS); | |
1190 | possible = CONFIG_NR_CPUS; | |
1191 | } | |
68a1c3f8 GC |
1192 | |
1193 | printk(KERN_INFO "SMP: Allowing %d CPUs, %d hotplug CPUs\n", | |
1194 | possible, max_t(int, possible - num_processors, 0)); | |
1195 | ||
1196 | for (i = 0; i < possible; i++) | |
c2d1cec1 | 1197 | set_cpu_possible(i, true); |
3461b0af MT |
1198 | |
1199 | nr_cpu_ids = possible; | |
68a1c3f8 | 1200 | } |
69c18c15 | 1201 | |
14adf855 CE |
1202 | #ifdef CONFIG_HOTPLUG_CPU |
1203 | ||
1204 | static void remove_siblinginfo(int cpu) | |
1205 | { | |
1206 | int sibling; | |
1207 | struct cpuinfo_x86 *c = &cpu_data(cpu); | |
1208 | ||
c2d1cec1 MT |
1209 | for_each_cpu(sibling, cpu_core_mask(cpu)) { |
1210 | cpumask_clear_cpu(cpu, cpu_core_mask(sibling)); | |
14adf855 CE |
1211 | /*/ |
1212 | * last thread sibling in this cpu core going down | |
1213 | */ | |
c2d1cec1 | 1214 | if (cpumask_weight(cpu_sibling_mask(cpu)) == 1) |
14adf855 CE |
1215 | cpu_data(sibling).booted_cores--; |
1216 | } | |
1217 | ||
c2d1cec1 MT |
1218 | for_each_cpu(sibling, cpu_sibling_mask(cpu)) |
1219 | cpumask_clear_cpu(cpu, cpu_sibling_mask(sibling)); | |
1220 | cpumask_clear(cpu_sibling_mask(cpu)); | |
1221 | cpumask_clear(cpu_core_mask(cpu)); | |
14adf855 CE |
1222 | c->phys_proc_id = 0; |
1223 | c->cpu_core_id = 0; | |
c2d1cec1 | 1224 | cpumask_clear_cpu(cpu, cpu_sibling_setup_mask); |
14adf855 CE |
1225 | } |
1226 | ||
69c18c15 GC |
1227 | static void __ref remove_cpu_from_maps(int cpu) |
1228 | { | |
c2d1cec1 MT |
1229 | set_cpu_online(cpu, false); |
1230 | cpumask_clear_cpu(cpu, cpu_callout_mask); | |
1231 | cpumask_clear_cpu(cpu, cpu_callin_mask); | |
69c18c15 | 1232 | /* was set by cpu_init() */ |
c2d1cec1 | 1233 | cpumask_clear_cpu(cpu, cpu_initialized_mask); |
23ca4bba | 1234 | numa_remove_cpu(cpu); |
69c18c15 GC |
1235 | } |
1236 | ||
8227dce7 | 1237 | void cpu_disable_common(void) |
69c18c15 GC |
1238 | { |
1239 | int cpu = smp_processor_id(); | |
69c18c15 GC |
1240 | /* |
1241 | * HACK: | |
1242 | * Allow any queued timer interrupts to get serviced | |
1243 | * This is only a temporary solution until we cleanup | |
1244 | * fixup_irqs as we do for IA64. | |
1245 | */ | |
1246 | local_irq_enable(); | |
1247 | mdelay(1); | |
1248 | ||
1249 | local_irq_disable(); | |
1250 | remove_siblinginfo(cpu); | |
1251 | ||
1252 | /* It's now safe to remove this processor from the online map */ | |
d388e5fd | 1253 | lock_vector_lock(); |
69c18c15 | 1254 | remove_cpu_from_maps(cpu); |
d388e5fd | 1255 | unlock_vector_lock(); |
d7b381bb | 1256 | fixup_irqs(); |
8227dce7 AN |
1257 | } |
1258 | ||
1259 | int native_cpu_disable(void) | |
1260 | { | |
1261 | int cpu = smp_processor_id(); | |
1262 | ||
1263 | /* | |
1264 | * Perhaps use cpufreq to drop frequency, but that could go | |
1265 | * into generic code. | |
1266 | * | |
1267 | * We won't take down the boot processor on i386 due to some | |
1268 | * interrupts only being able to be serviced by the BSP. | |
1269 | * Especially so if we're not using an IOAPIC -zwane | |
1270 | */ | |
1271 | if (cpu == 0) | |
1272 | return -EBUSY; | |
1273 | ||
1274 | if (nmi_watchdog == NMI_LOCAL_APIC) | |
1275 | stop_apic_nmi_watchdog(NULL); | |
1276 | clear_local_APIC(); | |
1277 | ||
1278 | cpu_disable_common(); | |
69c18c15 GC |
1279 | return 0; |
1280 | } | |
1281 | ||
93be71b6 | 1282 | void native_cpu_die(unsigned int cpu) |
69c18c15 GC |
1283 | { |
1284 | /* We don't do anything here: idle task is faking death itself. */ | |
1285 | unsigned int i; | |
1286 | ||
1287 | for (i = 0; i < 10; i++) { | |
1288 | /* They ack this in play_dead by setting CPU_DEAD */ | |
1289 | if (per_cpu(cpu_state, cpu) == CPU_DEAD) { | |
1290 | printk(KERN_INFO "CPU %d is now offline\n", cpu); | |
1291 | if (1 == num_online_cpus()) | |
1292 | alternatives_smp_switch(0); | |
1293 | return; | |
1294 | } | |
1295 | msleep(100); | |
1296 | } | |
1297 | printk(KERN_ERR "CPU %u didn't die...\n", cpu); | |
1298 | } | |
a21f5d88 AN |
1299 | |
1300 | void play_dead_common(void) | |
1301 | { | |
1302 | idle_task_exit(); | |
1303 | reset_lazy_tlbstate(); | |
1304 | irq_ctx_exit(raw_smp_processor_id()); | |
07bbc16a | 1305 | c1e_remove_cpu(raw_smp_processor_id()); |
a21f5d88 AN |
1306 | |
1307 | mb(); | |
1308 | /* Ack it */ | |
1309 | __get_cpu_var(cpu_state) = CPU_DEAD; | |
1310 | ||
1311 | /* | |
1312 | * With physical CPU hotplug, we should halt the cpu | |
1313 | */ | |
1314 | local_irq_disable(); | |
1315 | } | |
1316 | ||
1317 | void native_play_dead(void) | |
1318 | { | |
1319 | play_dead_common(); | |
1320 | wbinvd_halt(); | |
1321 | } | |
1322 | ||
69c18c15 | 1323 | #else /* ... !CONFIG_HOTPLUG_CPU */ |
93be71b6 | 1324 | int native_cpu_disable(void) |
69c18c15 GC |
1325 | { |
1326 | return -ENOSYS; | |
1327 | } | |
1328 | ||
93be71b6 | 1329 | void native_cpu_die(unsigned int cpu) |
69c18c15 GC |
1330 | { |
1331 | /* We said "no" in __cpu_disable */ | |
1332 | BUG(); | |
1333 | } | |
a21f5d88 AN |
1334 | |
1335 | void native_play_dead(void) | |
1336 | { | |
1337 | BUG(); | |
1338 | } | |
1339 | ||
68a1c3f8 | 1340 | #endif |