]>
Commit | Line | Data |
---|---|---|
806c35f5 AC |
1 | /* |
2 | * AMD 76x Memory Controller kernel module | |
3 | * (C) 2003 Linux Networx (http://lnxi.com) | |
4 | * This file may be distributed under the terms of the | |
5 | * GNU General Public License. | |
6 | * | |
7 | * Written by Thayne Harbaugh | |
8 | * Based on work by Dan Hollis <goemon at anime dot net> and others. | |
9 | * http://www.anime.net/~goemon/linux-ecc/ | |
10 | * | |
11 | * $Id: edac_amd76x.c,v 1.4.2.5 2005/10/05 00:43:44 dsp_llnl Exp $ | |
12 | * | |
13 | */ | |
14 | ||
806c35f5 AC |
15 | #include <linux/module.h> |
16 | #include <linux/init.h> | |
806c35f5 AC |
17 | #include <linux/pci.h> |
18 | #include <linux/pci_ids.h> | |
c3c52bce | 19 | #include <linux/edac.h> |
20bcb7a8 | 20 | #include "edac_core.h" |
806c35f5 | 21 | |
152ba394 | 22 | #define AMD76X_REVISION " Ver: 2.0.2" |
929a40ec | 23 | #define EDAC_MOD_STR "amd76x_edac" |
37f04581 | 24 | |
537fba28 | 25 | #define amd76x_printk(level, fmt, arg...) \ |
e7ecd891 | 26 | edac_printk(level, "amd76x", fmt, ##arg) |
537fba28 DP |
27 | |
28 | #define amd76x_mc_printk(mci, level, fmt, arg...) \ | |
e7ecd891 | 29 | edac_mc_chipset_printk(mci, level, "amd76x", fmt, ##arg) |
537fba28 | 30 | |
806c35f5 AC |
31 | #define AMD76X_NR_CSROWS 8 |
32 | #define AMD76X_NR_CHANS 1 | |
33 | #define AMD76X_NR_DIMMS 4 | |
34 | ||
806c35f5 | 35 | /* AMD 76x register addresses - device 0 function 0 - PCI bridge */ |
e7ecd891 | 36 | |
806c35f5 AC |
37 | #define AMD76X_ECC_MODE_STATUS 0x48 /* Mode and status of ECC (32b) |
38 | * | |
39 | * 31:16 reserved | |
40 | * 15:14 SERR enabled: x1=ue 1x=ce | |
41 | * 13 reserved | |
42 | * 12 diag: disabled, enabled | |
43 | * 11:10 mode: dis, EC, ECC, ECC+scrub | |
44 | * 9:8 status: x1=ue 1x=ce | |
45 | * 7:4 UE cs row | |
46 | * 3:0 CE cs row | |
47 | */ | |
e7ecd891 | 48 | |
806c35f5 AC |
49 | #define AMD76X_DRAM_MODE_STATUS 0x58 /* DRAM Mode and status (32b) |
50 | * | |
51 | * 31:26 clock disable 5 - 0 | |
52 | * 25 SDRAM init | |
53 | * 24 reserved | |
54 | * 23 mode register service | |
55 | * 22:21 suspend to RAM | |
56 | * 20 burst refresh enable | |
57 | * 19 refresh disable | |
58 | * 18 reserved | |
59 | * 17:16 cycles-per-refresh | |
60 | * 15:8 reserved | |
61 | * 7:0 x4 mode enable 7 - 0 | |
62 | */ | |
e7ecd891 | 63 | |
806c35f5 AC |
64 | #define AMD76X_MEM_BASE_ADDR 0xC0 /* Memory base address (8 x 32b) |
65 | * | |
66 | * 31:23 chip-select base | |
67 | * 22:16 reserved | |
68 | * 15:7 chip-select mask | |
69 | * 6:3 reserved | |
70 | * 2:1 address mode | |
71 | * 0 chip-select enable | |
72 | */ | |
73 | ||
806c35f5 AC |
74 | struct amd76x_error_info { |
75 | u32 ecc_mode_status; | |
76 | }; | |
77 | ||
806c35f5 AC |
78 | enum amd76x_chips { |
79 | AMD761 = 0, | |
80 | AMD762 | |
81 | }; | |
82 | ||
806c35f5 AC |
83 | struct amd76x_dev_info { |
84 | const char *ctl_name; | |
85 | }; | |
86 | ||
806c35f5 | 87 | static const struct amd76x_dev_info amd76x_devs[] = { |
e7ecd891 | 88 | [AMD761] = { |
052dfb45 | 89 | .ctl_name = "AMD761"}, |
e7ecd891 | 90 | [AMD762] = { |
052dfb45 | 91 | .ctl_name = "AMD762"}, |
806c35f5 AC |
92 | }; |
93 | ||
456a2f95 DJ |
94 | static struct edac_pci_ctl_info *amd76x_pci; |
95 | ||
806c35f5 AC |
96 | /** |
97 | * amd76x_get_error_info - fetch error information | |
98 | * @mci: Memory controller | |
99 | * @info: Info to fill in | |
100 | * | |
101 | * Fetch and store the AMD76x ECC status. Clear pending status | |
102 | * on the chip so that further errors will be reported | |
103 | */ | |
e7ecd891 | 104 | static void amd76x_get_error_info(struct mem_ctl_info *mci, |
052dfb45 | 105 | struct amd76x_error_info *info) |
806c35f5 | 106 | { |
37f04581 DT |
107 | struct pci_dev *pdev; |
108 | ||
109 | pdev = to_pci_dev(mci->dev); | |
110 | pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS, | |
052dfb45 | 111 | &info->ecc_mode_status); |
806c35f5 AC |
112 | |
113 | if (info->ecc_mode_status & BIT(8)) | |
37f04581 | 114 | pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS, |
67cb2b61 | 115 | (u32) BIT(8), (u32) BIT(8)); |
806c35f5 AC |
116 | |
117 | if (info->ecc_mode_status & BIT(9)) | |
37f04581 | 118 | pci_write_bits32(pdev, AMD76X_ECC_MODE_STATUS, |
67cb2b61 | 119 | (u32) BIT(9), (u32) BIT(9)); |
806c35f5 AC |
120 | } |
121 | ||
806c35f5 AC |
122 | /** |
123 | * amd76x_process_error_info - Error check | |
124 | * @mci: Memory controller | |
125 | * @info: Previously fetched information from chip | |
126 | * @handle_errors: 1 if we should do recovery | |
127 | * | |
128 | * Process the chip state and decide if an error has occurred. | |
129 | * A return of 1 indicates an error. Also if handle_errors is true | |
130 | * then attempt to handle and clean up after the error | |
131 | */ | |
e7ecd891 | 132 | static int amd76x_process_error_info(struct mem_ctl_info *mci, |
052dfb45 DT |
133 | struct amd76x_error_info *info, |
134 | int handle_errors) | |
806c35f5 AC |
135 | { |
136 | int error_found; | |
137 | u32 row; | |
138 | ||
139 | error_found = 0; | |
140 | ||
141 | /* | |
67cb2b61 | 142 | * Check for an uncorrectable error |
806c35f5 AC |
143 | */ |
144 | if (info->ecc_mode_status & BIT(8)) { | |
145 | error_found = 1; | |
146 | ||
147 | if (handle_errors) { | |
148 | row = (info->ecc_mode_status >> 4) & 0xf; | |
e7ecd891 | 149 | edac_mc_handle_ue(mci, mci->csrows[row].first_page, 0, |
052dfb45 | 150 | row, mci->ctl_name); |
806c35f5 AC |
151 | } |
152 | } | |
153 | ||
154 | /* | |
67cb2b61 | 155 | * Check for a correctable error |
806c35f5 AC |
156 | */ |
157 | if (info->ecc_mode_status & BIT(9)) { | |
158 | error_found = 1; | |
159 | ||
160 | if (handle_errors) { | |
161 | row = info->ecc_mode_status & 0xf; | |
e7ecd891 | 162 | edac_mc_handle_ce(mci, mci->csrows[row].first_page, 0, |
052dfb45 | 163 | 0, row, 0, mci->ctl_name); |
806c35f5 AC |
164 | } |
165 | } | |
e7ecd891 | 166 | |
806c35f5 AC |
167 | return error_found; |
168 | } | |
169 | ||
170 | /** | |
171 | * amd76x_check - Poll the controller | |
172 | * @mci: Memory controller | |
173 | * | |
174 | * Called by the poll handlers this function reads the status | |
175 | * from the controller and checks for errors. | |
176 | */ | |
806c35f5 AC |
177 | static void amd76x_check(struct mem_ctl_info *mci) |
178 | { | |
179 | struct amd76x_error_info info; | |
537fba28 | 180 | debugf3("%s()\n", __func__); |
806c35f5 AC |
181 | amd76x_get_error_info(mci, &info); |
182 | amd76x_process_error_info(mci, &info, 1); | |
183 | } | |
184 | ||
13189525 | 185 | static void amd76x_init_csrows(struct mem_ctl_info *mci, struct pci_dev *pdev, |
052dfb45 | 186 | enum edac_type edac_mode) |
13189525 DT |
187 | { |
188 | struct csrow_info *csrow; | |
084a4fcc | 189 | struct dimm_info *dimm; |
13189525 DT |
190 | u32 mba, mba_base, mba_mask, dms; |
191 | int index; | |
192 | ||
193 | for (index = 0; index < mci->nr_csrows; index++) { | |
194 | csrow = &mci->csrows[index]; | |
084a4fcc | 195 | dimm = csrow->channels[0].dimm; |
13189525 DT |
196 | |
197 | /* find the DRAM Chip Select Base address and mask */ | |
198 | pci_read_config_dword(pdev, | |
052dfb45 | 199 | AMD76X_MEM_BASE_ADDR + (index * 4), &mba); |
13189525 DT |
200 | |
201 | if (!(mba & BIT(0))) | |
202 | continue; | |
203 | ||
204 | mba_base = mba & 0xff800000UL; | |
205 | mba_mask = ((mba & 0xff80) << 16) | 0x7fffffUL; | |
206 | pci_read_config_dword(pdev, AMD76X_DRAM_MODE_STATUS, &dms); | |
207 | csrow->first_page = mba_base >> PAGE_SHIFT; | |
a895bf8b MCC |
208 | dimm->nr_pages = (mba_mask + 1) >> PAGE_SHIFT; |
209 | csrow->last_page = csrow->first_page + dimm->nr_pages - 1; | |
13189525 | 210 | csrow->page_mask = mba_mask >> PAGE_SHIFT; |
a895bf8b | 211 | dimm->grain = dimm->nr_pages << PAGE_SHIFT; |
084a4fcc MCC |
212 | dimm->mtype = MEM_RDDR; |
213 | dimm->dtype = ((dms >> index) & 0x1) ? DEV_X4 : DEV_UNKNOWN; | |
214 | dimm->edac_mode = edac_mode; | |
13189525 DT |
215 | } |
216 | } | |
217 | ||
806c35f5 AC |
218 | /** |
219 | * amd76x_probe1 - Perform set up for detected device | |
220 | * @pdev; PCI device detected | |
221 | * @dev_idx: Device type index | |
222 | * | |
223 | * We have found an AMD76x and now need to set up the memory | |
224 | * controller status reporting. We configure and set up the | |
225 | * memory controller reporting and claim the device. | |
226 | */ | |
806c35f5 AC |
227 | static int amd76x_probe1(struct pci_dev *pdev, int dev_idx) |
228 | { | |
13189525 | 229 | static const enum edac_type ems_modes[] = { |
806c35f5 AC |
230 | EDAC_NONE, |
231 | EDAC_EC, | |
232 | EDAC_SECDED, | |
233 | EDAC_SECDED | |
234 | }; | |
13189525 | 235 | struct mem_ctl_info *mci = NULL; |
806c35f5 AC |
236 | u32 ems; |
237 | u32 ems_mode; | |
749ede57 | 238 | struct amd76x_error_info discard; |
806c35f5 | 239 | |
537fba28 | 240 | debugf0("%s()\n", __func__); |
806c35f5 AC |
241 | pci_read_config_dword(pdev, AMD76X_ECC_MODE_STATUS, &ems); |
242 | ems_mode = (ems >> 10) & 0x3; | |
b8f6f975 | 243 | mci = edac_mc_alloc(0, AMD76X_NR_CSROWS, AMD76X_NR_CHANS, 0); |
806c35f5 AC |
244 | |
245 | if (mci == NULL) { | |
13189525 | 246 | return -ENOMEM; |
806c35f5 AC |
247 | } |
248 | ||
537fba28 | 249 | debugf0("%s(): mci = %p\n", __func__, mci); |
37f04581 | 250 | mci->dev = &pdev->dev; |
806c35f5 | 251 | mci->mtype_cap = MEM_FLAG_RDDR; |
806c35f5 AC |
252 | mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_EC | EDAC_FLAG_SECDED; |
253 | mci->edac_cap = ems_mode ? | |
052dfb45 | 254 | (EDAC_FLAG_EC | EDAC_FLAG_SECDED) : EDAC_FLAG_NONE; |
680cbbbb | 255 | mci->mod_name = EDAC_MOD_STR; |
37f04581 | 256 | mci->mod_ver = AMD76X_REVISION; |
806c35f5 | 257 | mci->ctl_name = amd76x_devs[dev_idx].ctl_name; |
c4192705 | 258 | mci->dev_name = pci_name(pdev); |
806c35f5 AC |
259 | mci->edac_check = amd76x_check; |
260 | mci->ctl_page_to_phys = NULL; | |
261 | ||
13189525 | 262 | amd76x_init_csrows(mci, pdev, ems_modes[ems_mode]); |
67cb2b61 | 263 | amd76x_get_error_info(mci, &discard); /* clear counters */ |
806c35f5 | 264 | |
2d7bbb91 DT |
265 | /* Here we assume that we will never see multiple instances of this |
266 | * type of memory controller. The ID is therefore hardcoded to 0. | |
267 | */ | |
b8f6f975 | 268 | if (edac_mc_add_mc(mci)) { |
537fba28 | 269 | debugf3("%s(): failed edac_mc_add_mc()\n", __func__); |
806c35f5 AC |
270 | goto fail; |
271 | } | |
272 | ||
456a2f95 DJ |
273 | /* allocating generic PCI control info */ |
274 | amd76x_pci = edac_pci_create_generic_ctl(&pdev->dev, EDAC_MOD_STR); | |
275 | if (!amd76x_pci) { | |
276 | printk(KERN_WARNING | |
277 | "%s(): Unable to create PCI control\n", | |
278 | __func__); | |
279 | printk(KERN_WARNING | |
280 | "%s(): PCI error report via EDAC not setup\n", | |
281 | __func__); | |
282 | } | |
283 | ||
806c35f5 | 284 | /* get this far and it's successful */ |
537fba28 | 285 | debugf3("%s(): success\n", __func__); |
806c35f5 AC |
286 | return 0; |
287 | ||
052dfb45 | 288 | fail: |
13189525 DT |
289 | edac_mc_free(mci); |
290 | return -ENODEV; | |
806c35f5 AC |
291 | } |
292 | ||
293 | /* returns count (>= 0), or negative on error */ | |
294 | static int __devinit amd76x_init_one(struct pci_dev *pdev, | |
052dfb45 | 295 | const struct pci_device_id *ent) |
806c35f5 | 296 | { |
537fba28 | 297 | debugf0("%s()\n", __func__); |
806c35f5 | 298 | |
ee6583f6 | 299 | /* don't need to call pci_enable_device() */ |
806c35f5 AC |
300 | return amd76x_probe1(pdev, ent->driver_data); |
301 | } | |
302 | ||
806c35f5 AC |
303 | /** |
304 | * amd76x_remove_one - driver shutdown | |
305 | * @pdev: PCI device being handed back | |
306 | * | |
307 | * Called when the driver is unloaded. Find the matching mci | |
308 | * structure for the device then delete the mci and free the | |
309 | * resources. | |
310 | */ | |
806c35f5 AC |
311 | static void __devexit amd76x_remove_one(struct pci_dev *pdev) |
312 | { | |
313 | struct mem_ctl_info *mci; | |
314 | ||
537fba28 | 315 | debugf0("%s()\n", __func__); |
806c35f5 | 316 | |
456a2f95 DJ |
317 | if (amd76x_pci) |
318 | edac_pci_release_generic_ctl(amd76x_pci); | |
319 | ||
37f04581 | 320 | if ((mci = edac_mc_del_mc(&pdev->dev)) == NULL) |
806c35f5 | 321 | return; |
18dbc337 | 322 | |
806c35f5 AC |
323 | edac_mc_free(mci); |
324 | } | |
325 | ||
36c46f31 | 326 | static DEFINE_PCI_DEVICE_TABLE(amd76x_pci_tbl) = { |
e7ecd891 | 327 | { |
67cb2b61 DT |
328 | PCI_VEND_DEV(AMD, FE_GATE_700C), PCI_ANY_ID, PCI_ANY_ID, 0, 0, |
329 | AMD762}, | |
e7ecd891 | 330 | { |
67cb2b61 DT |
331 | PCI_VEND_DEV(AMD, FE_GATE_700E), PCI_ANY_ID, PCI_ANY_ID, 0, 0, |
332 | AMD761}, | |
e7ecd891 | 333 | { |
67cb2b61 DT |
334 | 0, |
335 | } /* 0 terminated list. */ | |
806c35f5 AC |
336 | }; |
337 | ||
338 | MODULE_DEVICE_TABLE(pci, amd76x_pci_tbl); | |
339 | ||
806c35f5 | 340 | static struct pci_driver amd76x_driver = { |
680cbbbb | 341 | .name = EDAC_MOD_STR, |
806c35f5 AC |
342 | .probe = amd76x_init_one, |
343 | .remove = __devexit_p(amd76x_remove_one), | |
344 | .id_table = amd76x_pci_tbl, | |
345 | }; | |
346 | ||
da9bb1d2 | 347 | static int __init amd76x_init(void) |
806c35f5 | 348 | { |
c3c52bce HM |
349 | /* Ensure that the OPSTATE is set correctly for POLL or NMI */ |
350 | opstate_init(); | |
351 | ||
806c35f5 AC |
352 | return pci_register_driver(&amd76x_driver); |
353 | } | |
354 | ||
355 | static void __exit amd76x_exit(void) | |
356 | { | |
357 | pci_unregister_driver(&amd76x_driver); | |
358 | } | |
359 | ||
360 | module_init(amd76x_init); | |
361 | module_exit(amd76x_exit); | |
362 | ||
363 | MODULE_LICENSE("GPL"); | |
364 | MODULE_AUTHOR("Linux Networx (http://lnxi.com) Thayne Harbaugh"); | |
365 | MODULE_DESCRIPTION("MC support for AMD 76x memory controllers"); | |
c3c52bce HM |
366 | |
367 | module_param(edac_op_state, int, 0444); | |
368 | MODULE_PARM_DESC(edac_op_state, "EDAC Error Reporting state: 0=Poll,1=NMI"); |