]>
Commit | Line | Data |
---|---|---|
e0c9905e SS |
1 | /* |
2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs | |
a0d2642e | 3 | * Copyright (C) 2013, Intel Corporation |
e0c9905e SS |
4 | * |
5 | * This program is free software; you can redistribute it and/or modify | |
6 | * it under the terms of the GNU General Public License as published by | |
7 | * the Free Software Foundation; either version 2 of the License, or | |
8 | * (at your option) any later version. | |
9 | * | |
10 | * This program is distributed in the hope that it will be useful, | |
11 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
12 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
13 | * GNU General Public License for more details. | |
14 | * | |
15 | * You should have received a copy of the GNU General Public License | |
16 | * along with this program; if not, write to the Free Software | |
17 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
18 | */ | |
19 | ||
20 | #include <linux/init.h> | |
21 | #include <linux/module.h> | |
22 | #include <linux/device.h> | |
23 | #include <linux/ioport.h> | |
24 | #include <linux/errno.h> | |
cbfd6a21 | 25 | #include <linux/err.h> |
e0c9905e SS |
26 | #include <linux/interrupt.h> |
27 | #include <linux/platform_device.h> | |
8348c259 | 28 | #include <linux/spi/pxa2xx_spi.h> |
e0c9905e SS |
29 | #include <linux/spi/spi.h> |
30 | #include <linux/workqueue.h> | |
e0c9905e | 31 | #include <linux/delay.h> |
a7bb3909 | 32 | #include <linux/gpio.h> |
5a0e3ad6 | 33 | #include <linux/slab.h> |
3343b7a6 | 34 | #include <linux/clk.h> |
7d94a505 | 35 | #include <linux/pm_runtime.h> |
a3496855 | 36 | #include <linux/acpi.h> |
e0c9905e SS |
37 | |
38 | #include <asm/io.h> | |
39 | #include <asm/irq.h> | |
e0c9905e | 40 | #include <asm/delay.h> |
e0c9905e | 41 | |
cd7bed00 | 42 | #include "spi-pxa2xx.h" |
e0c9905e SS |
43 | |
44 | MODULE_AUTHOR("Stephen Street"); | |
037cdafe | 45 | MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); |
e0c9905e | 46 | MODULE_LICENSE("GPL"); |
7e38c3c4 | 47 | MODULE_ALIAS("platform:pxa2xx-spi"); |
e0c9905e SS |
48 | |
49 | #define MAX_BUSES 3 | |
50 | ||
f1f640a9 VS |
51 | #define TIMOUT_DFLT 1000 |
52 | ||
b97c74bd NF |
53 | /* |
54 | * for testing SSCR1 changes that require SSP restart, basically | |
55 | * everything except the service and interrupt enables, the pxa270 developer | |
56 | * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this | |
57 | * list, but the PXA255 dev man says all bits without really meaning the | |
58 | * service and interrupt enables | |
59 | */ | |
60 | #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ | |
8d94cc50 | 61 | | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ |
b97c74bd NF |
62 | | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ |
63 | | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ | |
64 | | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ | |
65 | | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) | |
8d94cc50 | 66 | |
a0d2642e MW |
67 | #define LPSS_RX_THRESH_DFLT 64 |
68 | #define LPSS_TX_LOTHRESH_DFLT 160 | |
69 | #define LPSS_TX_HITHRESH_DFLT 224 | |
70 | ||
71 | /* Offset from drv_data->lpss_base */ | |
1de70612 MW |
72 | #define GENERAL_REG 0x08 |
73 | #define GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24) | |
0054e28d | 74 | #define SSP_REG 0x0c |
a0d2642e MW |
75 | #define SPI_CS_CONTROL 0x18 |
76 | #define SPI_CS_CONTROL_SW_MODE BIT(0) | |
77 | #define SPI_CS_CONTROL_CS_HIGH BIT(1) | |
78 | ||
79 | static bool is_lpss_ssp(const struct driver_data *drv_data) | |
80 | { | |
81 | return drv_data->ssp_type == LPSS_SSP; | |
82 | } | |
83 | ||
84 | /* | |
85 | * Read and write LPSS SSP private registers. Caller must first check that | |
86 | * is_lpss_ssp() returns true before these can be called. | |
87 | */ | |
88 | static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset) | |
89 | { | |
90 | WARN_ON(!drv_data->lpss_base); | |
91 | return readl(drv_data->lpss_base + offset); | |
92 | } | |
93 | ||
94 | static void __lpss_ssp_write_priv(struct driver_data *drv_data, | |
95 | unsigned offset, u32 value) | |
96 | { | |
97 | WARN_ON(!drv_data->lpss_base); | |
98 | writel(value, drv_data->lpss_base + offset); | |
99 | } | |
100 | ||
101 | /* | |
102 | * lpss_ssp_setup - perform LPSS SSP specific setup | |
103 | * @drv_data: pointer to the driver private data | |
104 | * | |
105 | * Perform LPSS SSP specific setup. This function must be called first if | |
106 | * one is going to use LPSS SSP private registers. | |
107 | */ | |
108 | static void lpss_ssp_setup(struct driver_data *drv_data) | |
109 | { | |
110 | unsigned offset = 0x400; | |
111 | u32 value, orig; | |
112 | ||
113 | if (!is_lpss_ssp(drv_data)) | |
114 | return; | |
115 | ||
116 | /* | |
117 | * Perform auto-detection of the LPSS SSP private registers. They | |
118 | * can be either at 1k or 2k offset from the base address. | |
119 | */ | |
120 | orig = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); | |
121 | ||
122 | value = orig | SPI_CS_CONTROL_SW_MODE; | |
123 | writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); | |
124 | value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); | |
125 | if (value != (orig | SPI_CS_CONTROL_SW_MODE)) { | |
126 | offset = 0x800; | |
127 | goto detection_done; | |
128 | } | |
129 | ||
130 | value &= ~SPI_CS_CONTROL_SW_MODE; | |
131 | writel(value, drv_data->ioaddr + offset + SPI_CS_CONTROL); | |
132 | value = readl(drv_data->ioaddr + offset + SPI_CS_CONTROL); | |
133 | if (value != orig) { | |
134 | offset = 0x800; | |
135 | goto detection_done; | |
136 | } | |
137 | ||
138 | detection_done: | |
139 | /* Now set the LPSS base */ | |
140 | drv_data->lpss_base = drv_data->ioaddr + offset; | |
141 | ||
142 | /* Enable software chip select control */ | |
143 | value = SPI_CS_CONTROL_SW_MODE | SPI_CS_CONTROL_CS_HIGH; | |
144 | __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); | |
0054e28d MW |
145 | |
146 | /* Enable multiblock DMA transfers */ | |
1de70612 | 147 | if (drv_data->master_info->enable_dma) { |
0054e28d | 148 | __lpss_ssp_write_priv(drv_data, SSP_REG, 1); |
1de70612 MW |
149 | |
150 | value = __lpss_ssp_read_priv(drv_data, GENERAL_REG); | |
151 | value |= GENERAL_REG_RXTO_HOLDOFF_DISABLE; | |
152 | __lpss_ssp_write_priv(drv_data, GENERAL_REG, value); | |
153 | } | |
a0d2642e MW |
154 | } |
155 | ||
156 | static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable) | |
157 | { | |
158 | u32 value; | |
159 | ||
160 | if (!is_lpss_ssp(drv_data)) | |
161 | return; | |
162 | ||
163 | value = __lpss_ssp_read_priv(drv_data, SPI_CS_CONTROL); | |
164 | if (enable) | |
165 | value &= ~SPI_CS_CONTROL_CS_HIGH; | |
166 | else | |
167 | value |= SPI_CS_CONTROL_CS_HIGH; | |
168 | __lpss_ssp_write_priv(drv_data, SPI_CS_CONTROL, value); | |
169 | } | |
170 | ||
a7bb3909 EM |
171 | static void cs_assert(struct driver_data *drv_data) |
172 | { | |
173 | struct chip_data *chip = drv_data->cur_chip; | |
174 | ||
2a8626a9 SAS |
175 | if (drv_data->ssp_type == CE4100_SSP) { |
176 | write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr); | |
177 | return; | |
178 | } | |
179 | ||
a7bb3909 EM |
180 | if (chip->cs_control) { |
181 | chip->cs_control(PXA2XX_CS_ASSERT); | |
182 | return; | |
183 | } | |
184 | ||
a0d2642e | 185 | if (gpio_is_valid(chip->gpio_cs)) { |
a7bb3909 | 186 | gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); |
a0d2642e MW |
187 | return; |
188 | } | |
189 | ||
190 | lpss_ssp_cs_control(drv_data, true); | |
a7bb3909 EM |
191 | } |
192 | ||
193 | static void cs_deassert(struct driver_data *drv_data) | |
194 | { | |
195 | struct chip_data *chip = drv_data->cur_chip; | |
196 | ||
2a8626a9 SAS |
197 | if (drv_data->ssp_type == CE4100_SSP) |
198 | return; | |
199 | ||
a7bb3909 | 200 | if (chip->cs_control) { |
2b2562d3 | 201 | chip->cs_control(PXA2XX_CS_DEASSERT); |
a7bb3909 EM |
202 | return; |
203 | } | |
204 | ||
a0d2642e | 205 | if (gpio_is_valid(chip->gpio_cs)) { |
a7bb3909 | 206 | gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); |
a0d2642e MW |
207 | return; |
208 | } | |
209 | ||
210 | lpss_ssp_cs_control(drv_data, false); | |
a7bb3909 EM |
211 | } |
212 | ||
cd7bed00 | 213 | int pxa2xx_spi_flush(struct driver_data *drv_data) |
e0c9905e SS |
214 | { |
215 | unsigned long limit = loops_per_jiffy << 1; | |
216 | ||
cf43369d | 217 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
218 | |
219 | do { | |
220 | while (read_SSSR(reg) & SSSR_RNE) { | |
221 | read_SSDR(reg); | |
222 | } | |
306c68aa | 223 | } while ((read_SSSR(reg) & SSSR_BSY) && --limit); |
2a8626a9 | 224 | write_SSSR_CS(drv_data, SSSR_ROR); |
e0c9905e SS |
225 | |
226 | return limit; | |
227 | } | |
228 | ||
8d94cc50 | 229 | static int null_writer(struct driver_data *drv_data) |
e0c9905e | 230 | { |
cf43369d | 231 | void __iomem *reg = drv_data->ioaddr; |
9708c121 | 232 | u8 n_bytes = drv_data->n_bytes; |
e0c9905e | 233 | |
4a25605f | 234 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
235 | || (drv_data->tx == drv_data->tx_end)) |
236 | return 0; | |
237 | ||
238 | write_SSDR(0, reg); | |
239 | drv_data->tx += n_bytes; | |
240 | ||
241 | return 1; | |
e0c9905e SS |
242 | } |
243 | ||
8d94cc50 | 244 | static int null_reader(struct driver_data *drv_data) |
e0c9905e | 245 | { |
cf43369d | 246 | void __iomem *reg = drv_data->ioaddr; |
9708c121 | 247 | u8 n_bytes = drv_data->n_bytes; |
e0c9905e SS |
248 | |
249 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 250 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
251 | read_SSDR(reg); |
252 | drv_data->rx += n_bytes; | |
253 | } | |
8d94cc50 SS |
254 | |
255 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
256 | } |
257 | ||
8d94cc50 | 258 | static int u8_writer(struct driver_data *drv_data) |
e0c9905e | 259 | { |
cf43369d | 260 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 261 | |
4a25605f | 262 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
263 | || (drv_data->tx == drv_data->tx_end)) |
264 | return 0; | |
265 | ||
266 | write_SSDR(*(u8 *)(drv_data->tx), reg); | |
267 | ++drv_data->tx; | |
268 | ||
269 | return 1; | |
e0c9905e SS |
270 | } |
271 | ||
8d94cc50 | 272 | static int u8_reader(struct driver_data *drv_data) |
e0c9905e | 273 | { |
cf43369d | 274 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
275 | |
276 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 277 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
278 | *(u8 *)(drv_data->rx) = read_SSDR(reg); |
279 | ++drv_data->rx; | |
280 | } | |
8d94cc50 SS |
281 | |
282 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
283 | } |
284 | ||
8d94cc50 | 285 | static int u16_writer(struct driver_data *drv_data) |
e0c9905e | 286 | { |
cf43369d | 287 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 288 | |
4a25605f | 289 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
290 | || (drv_data->tx == drv_data->tx_end)) |
291 | return 0; | |
292 | ||
293 | write_SSDR(*(u16 *)(drv_data->tx), reg); | |
294 | drv_data->tx += 2; | |
295 | ||
296 | return 1; | |
e0c9905e SS |
297 | } |
298 | ||
8d94cc50 | 299 | static int u16_reader(struct driver_data *drv_data) |
e0c9905e | 300 | { |
cf43369d | 301 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
302 | |
303 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 304 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
305 | *(u16 *)(drv_data->rx) = read_SSDR(reg); |
306 | drv_data->rx += 2; | |
307 | } | |
8d94cc50 SS |
308 | |
309 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e | 310 | } |
8d94cc50 SS |
311 | |
312 | static int u32_writer(struct driver_data *drv_data) | |
e0c9905e | 313 | { |
cf43369d | 314 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 315 | |
4a25605f | 316 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
317 | || (drv_data->tx == drv_data->tx_end)) |
318 | return 0; | |
319 | ||
320 | write_SSDR(*(u32 *)(drv_data->tx), reg); | |
321 | drv_data->tx += 4; | |
322 | ||
323 | return 1; | |
e0c9905e SS |
324 | } |
325 | ||
8d94cc50 | 326 | static int u32_reader(struct driver_data *drv_data) |
e0c9905e | 327 | { |
cf43369d | 328 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
329 | |
330 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 331 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
332 | *(u32 *)(drv_data->rx) = read_SSDR(reg); |
333 | drv_data->rx += 4; | |
334 | } | |
8d94cc50 SS |
335 | |
336 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
337 | } |
338 | ||
cd7bed00 | 339 | void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) |
e0c9905e SS |
340 | { |
341 | struct spi_message *msg = drv_data->cur_msg; | |
342 | struct spi_transfer *trans = drv_data->cur_transfer; | |
343 | ||
344 | /* Move to next transfer */ | |
345 | if (trans->transfer_list.next != &msg->transfers) { | |
346 | drv_data->cur_transfer = | |
347 | list_entry(trans->transfer_list.next, | |
348 | struct spi_transfer, | |
349 | transfer_list); | |
350 | return RUNNING_STATE; | |
351 | } else | |
352 | return DONE_STATE; | |
353 | } | |
354 | ||
e0c9905e | 355 | /* caller already set message->status; dma and pio irqs are blocked */ |
5daa3ba0 | 356 | static void giveback(struct driver_data *drv_data) |
e0c9905e SS |
357 | { |
358 | struct spi_transfer* last_transfer; | |
5daa3ba0 | 359 | struct spi_message *msg; |
e0c9905e | 360 | |
5daa3ba0 SS |
361 | msg = drv_data->cur_msg; |
362 | drv_data->cur_msg = NULL; | |
363 | drv_data->cur_transfer = NULL; | |
5daa3ba0 | 364 | |
23e2c2aa | 365 | last_transfer = list_last_entry(&msg->transfers, struct spi_transfer, |
e0c9905e SS |
366 | transfer_list); |
367 | ||
8423597d NF |
368 | /* Delay if requested before any change in chip select */ |
369 | if (last_transfer->delay_usecs) | |
370 | udelay(last_transfer->delay_usecs); | |
371 | ||
372 | /* Drop chip select UNLESS cs_change is true or we are returning | |
373 | * a message with an error, or next message is for another chip | |
374 | */ | |
e0c9905e | 375 | if (!last_transfer->cs_change) |
a7bb3909 | 376 | cs_deassert(drv_data); |
8423597d NF |
377 | else { |
378 | struct spi_message *next_msg; | |
379 | ||
380 | /* Holding of cs was hinted, but we need to make sure | |
381 | * the next message is for the same chip. Don't waste | |
382 | * time with the following tests unless this was hinted. | |
383 | * | |
384 | * We cannot postpone this until pump_messages, because | |
385 | * after calling msg->complete (below) the driver that | |
386 | * sent the current message could be unloaded, which | |
387 | * could invalidate the cs_control() callback... | |
388 | */ | |
389 | ||
390 | /* get a pointer to the next message, if any */ | |
7f86bde9 | 391 | next_msg = spi_get_next_queued_message(drv_data->master); |
8423597d NF |
392 | |
393 | /* see if the next and current messages point | |
394 | * to the same chip | |
395 | */ | |
396 | if (next_msg && next_msg->spi != msg->spi) | |
397 | next_msg = NULL; | |
398 | if (!next_msg || msg->state == ERROR_STATE) | |
a7bb3909 | 399 | cs_deassert(drv_data); |
8423597d | 400 | } |
e0c9905e | 401 | |
7f86bde9 | 402 | spi_finalize_current_message(drv_data->master); |
a7bb3909 | 403 | drv_data->cur_chip = NULL; |
e0c9905e SS |
404 | } |
405 | ||
579d3bb2 SAS |
406 | static void reset_sccr1(struct driver_data *drv_data) |
407 | { | |
408 | void __iomem *reg = drv_data->ioaddr; | |
409 | struct chip_data *chip = drv_data->cur_chip; | |
410 | u32 sccr1_reg; | |
411 | ||
412 | sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1; | |
413 | sccr1_reg &= ~SSCR1_RFT; | |
414 | sccr1_reg |= chip->threshold; | |
415 | write_SSCR1(sccr1_reg, reg); | |
416 | } | |
417 | ||
8d94cc50 | 418 | static void int_error_stop(struct driver_data *drv_data, const char* msg) |
e0c9905e | 419 | { |
cf43369d | 420 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 421 | |
8d94cc50 | 422 | /* Stop and reset SSP */ |
2a8626a9 | 423 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
579d3bb2 | 424 | reset_sccr1(drv_data); |
2a8626a9 | 425 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 426 | write_SSTO(0, reg); |
cd7bed00 | 427 | pxa2xx_spi_flush(drv_data); |
8d94cc50 | 428 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); |
e0c9905e | 429 | |
8d94cc50 | 430 | dev_err(&drv_data->pdev->dev, "%s\n", msg); |
e0c9905e | 431 | |
8d94cc50 SS |
432 | drv_data->cur_msg->state = ERROR_STATE; |
433 | tasklet_schedule(&drv_data->pump_transfers); | |
434 | } | |
5daa3ba0 | 435 | |
8d94cc50 SS |
436 | static void int_transfer_complete(struct driver_data *drv_data) |
437 | { | |
cf43369d | 438 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 439 | |
8d94cc50 | 440 | /* Stop SSP */ |
2a8626a9 | 441 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
579d3bb2 | 442 | reset_sccr1(drv_data); |
2a8626a9 | 443 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 444 | write_SSTO(0, reg); |
e0c9905e | 445 | |
25985edc | 446 | /* Update total byte transferred return count actual bytes read */ |
8d94cc50 SS |
447 | drv_data->cur_msg->actual_length += drv_data->len - |
448 | (drv_data->rx_end - drv_data->rx); | |
e0c9905e | 449 | |
8423597d NF |
450 | /* Transfer delays and chip select release are |
451 | * handled in pump_transfers or giveback | |
452 | */ | |
e0c9905e | 453 | |
8d94cc50 | 454 | /* Move to next transfer */ |
cd7bed00 | 455 | drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); |
e0c9905e | 456 | |
8d94cc50 SS |
457 | /* Schedule transfer tasklet */ |
458 | tasklet_schedule(&drv_data->pump_transfers); | |
459 | } | |
e0c9905e | 460 | |
8d94cc50 SS |
461 | static irqreturn_t interrupt_transfer(struct driver_data *drv_data) |
462 | { | |
cf43369d | 463 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 464 | |
8d94cc50 SS |
465 | u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ? |
466 | drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; | |
e0c9905e | 467 | |
8d94cc50 | 468 | u32 irq_status = read_SSSR(reg) & irq_mask; |
e0c9905e | 469 | |
8d94cc50 SS |
470 | if (irq_status & SSSR_ROR) { |
471 | int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); | |
472 | return IRQ_HANDLED; | |
473 | } | |
e0c9905e | 474 | |
8d94cc50 SS |
475 | if (irq_status & SSSR_TINT) { |
476 | write_SSSR(SSSR_TINT, reg); | |
477 | if (drv_data->read(drv_data)) { | |
478 | int_transfer_complete(drv_data); | |
479 | return IRQ_HANDLED; | |
480 | } | |
481 | } | |
e0c9905e | 482 | |
8d94cc50 SS |
483 | /* Drain rx fifo, Fill tx fifo and prevent overruns */ |
484 | do { | |
485 | if (drv_data->read(drv_data)) { | |
486 | int_transfer_complete(drv_data); | |
487 | return IRQ_HANDLED; | |
488 | } | |
489 | } while (drv_data->write(drv_data)); | |
e0c9905e | 490 | |
8d94cc50 SS |
491 | if (drv_data->read(drv_data)) { |
492 | int_transfer_complete(drv_data); | |
493 | return IRQ_HANDLED; | |
494 | } | |
e0c9905e | 495 | |
8d94cc50 | 496 | if (drv_data->tx == drv_data->tx_end) { |
579d3bb2 SAS |
497 | u32 bytes_left; |
498 | u32 sccr1_reg; | |
499 | ||
500 | sccr1_reg = read_SSCR1(reg); | |
501 | sccr1_reg &= ~SSCR1_TIE; | |
502 | ||
503 | /* | |
504 | * PXA25x_SSP has no timeout, set up rx threshould for the | |
25985edc | 505 | * remaining RX bytes. |
579d3bb2 | 506 | */ |
2a8626a9 | 507 | if (pxa25x_ssp_comp(drv_data)) { |
579d3bb2 SAS |
508 | |
509 | sccr1_reg &= ~SSCR1_RFT; | |
510 | ||
511 | bytes_left = drv_data->rx_end - drv_data->rx; | |
512 | switch (drv_data->n_bytes) { | |
513 | case 4: | |
514 | bytes_left >>= 1; | |
515 | case 2: | |
516 | bytes_left >>= 1; | |
8d94cc50 | 517 | } |
579d3bb2 SAS |
518 | |
519 | if (bytes_left > RX_THRESH_DFLT) | |
520 | bytes_left = RX_THRESH_DFLT; | |
521 | ||
522 | sccr1_reg |= SSCR1_RxTresh(bytes_left); | |
e0c9905e | 523 | } |
579d3bb2 | 524 | write_SSCR1(sccr1_reg, reg); |
e0c9905e SS |
525 | } |
526 | ||
5daa3ba0 SS |
527 | /* We did something */ |
528 | return IRQ_HANDLED; | |
e0c9905e SS |
529 | } |
530 | ||
7d12e780 | 531 | static irqreturn_t ssp_int(int irq, void *dev_id) |
e0c9905e | 532 | { |
c7bec5ab | 533 | struct driver_data *drv_data = dev_id; |
cf43369d | 534 | void __iomem *reg = drv_data->ioaddr; |
7d94a505 | 535 | u32 sccr1_reg; |
49cbb1e0 SAS |
536 | u32 mask = drv_data->mask_sr; |
537 | u32 status; | |
538 | ||
7d94a505 MW |
539 | /* |
540 | * The IRQ might be shared with other peripherals so we must first | |
541 | * check that are we RPM suspended or not. If we are we assume that | |
542 | * the IRQ was not for us (we shouldn't be RPM suspended when the | |
543 | * interrupt is enabled). | |
544 | */ | |
545 | if (pm_runtime_suspended(&drv_data->pdev->dev)) | |
546 | return IRQ_NONE; | |
547 | ||
269e4a41 MW |
548 | /* |
549 | * If the device is not yet in RPM suspended state and we get an | |
550 | * interrupt that is meant for another device, check if status bits | |
551 | * are all set to one. That means that the device is already | |
552 | * powered off. | |
553 | */ | |
49cbb1e0 | 554 | status = read_SSSR(reg); |
269e4a41 MW |
555 | if (status == ~0) |
556 | return IRQ_NONE; | |
557 | ||
558 | sccr1_reg = read_SSCR1(reg); | |
49cbb1e0 SAS |
559 | |
560 | /* Ignore possible writes if we don't need to write */ | |
561 | if (!(sccr1_reg & SSCR1_TIE)) | |
562 | mask &= ~SSSR_TFS; | |
563 | ||
564 | if (!(status & mask)) | |
565 | return IRQ_NONE; | |
e0c9905e SS |
566 | |
567 | if (!drv_data->cur_msg) { | |
5daa3ba0 SS |
568 | |
569 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); | |
570 | write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg); | |
2a8626a9 | 571 | if (!pxa25x_ssp_comp(drv_data)) |
5daa3ba0 | 572 | write_SSTO(0, reg); |
2a8626a9 | 573 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
5daa3ba0 | 574 | |
f6bd03a7 JN |
575 | dev_err(&drv_data->pdev->dev, |
576 | "bad message state in interrupt handler\n"); | |
5daa3ba0 | 577 | |
e0c9905e SS |
578 | /* Never fail */ |
579 | return IRQ_HANDLED; | |
580 | } | |
581 | ||
582 | return drv_data->transfer_handler(drv_data); | |
583 | } | |
584 | ||
3343b7a6 | 585 | static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) |
2f1a74e5 | 586 | { |
3343b7a6 MW |
587 | unsigned long ssp_clk = drv_data->max_clk_rate; |
588 | const struct ssp_device *ssp = drv_data->ssp; | |
589 | ||
590 | rate = min_t(int, ssp_clk, rate); | |
2f1a74e5 | 591 | |
2a8626a9 | 592 | if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) |
2f1a74e5 | 593 | return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8; |
594 | else | |
595 | return ((ssp_clk / rate - 1) & 0xfff) << 8; | |
596 | } | |
597 | ||
e0c9905e SS |
598 | static void pump_transfers(unsigned long data) |
599 | { | |
600 | struct driver_data *drv_data = (struct driver_data *)data; | |
601 | struct spi_message *message = NULL; | |
602 | struct spi_transfer *transfer = NULL; | |
603 | struct spi_transfer *previous = NULL; | |
604 | struct chip_data *chip = NULL; | |
cf43369d | 605 | void __iomem *reg = drv_data->ioaddr; |
9708c121 SS |
606 | u32 clk_div = 0; |
607 | u8 bits = 0; | |
608 | u32 speed = 0; | |
609 | u32 cr0; | |
8d94cc50 SS |
610 | u32 cr1; |
611 | u32 dma_thresh = drv_data->cur_chip->dma_threshold; | |
612 | u32 dma_burst = drv_data->cur_chip->dma_burst_size; | |
e0c9905e SS |
613 | |
614 | /* Get current state information */ | |
615 | message = drv_data->cur_msg; | |
616 | transfer = drv_data->cur_transfer; | |
617 | chip = drv_data->cur_chip; | |
618 | ||
619 | /* Handle for abort */ | |
620 | if (message->state == ERROR_STATE) { | |
621 | message->status = -EIO; | |
5daa3ba0 | 622 | giveback(drv_data); |
e0c9905e SS |
623 | return; |
624 | } | |
625 | ||
626 | /* Handle end of message */ | |
627 | if (message->state == DONE_STATE) { | |
628 | message->status = 0; | |
5daa3ba0 | 629 | giveback(drv_data); |
e0c9905e SS |
630 | return; |
631 | } | |
632 | ||
8423597d | 633 | /* Delay if requested at end of transfer before CS change */ |
e0c9905e SS |
634 | if (message->state == RUNNING_STATE) { |
635 | previous = list_entry(transfer->transfer_list.prev, | |
636 | struct spi_transfer, | |
637 | transfer_list); | |
638 | if (previous->delay_usecs) | |
639 | udelay(previous->delay_usecs); | |
8423597d NF |
640 | |
641 | /* Drop chip select only if cs_change is requested */ | |
642 | if (previous->cs_change) | |
a7bb3909 | 643 | cs_deassert(drv_data); |
e0c9905e SS |
644 | } |
645 | ||
cd7bed00 MW |
646 | /* Check if we can DMA this transfer */ |
647 | if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { | |
7e964455 NF |
648 | |
649 | /* reject already-mapped transfers; PIO won't always work */ | |
650 | if (message->is_dma_mapped | |
651 | || transfer->rx_dma || transfer->tx_dma) { | |
652 | dev_err(&drv_data->pdev->dev, | |
f6bd03a7 JN |
653 | "pump_transfers: mapped transfer length of " |
654 | "%u is greater than %d\n", | |
7e964455 NF |
655 | transfer->len, MAX_DMA_LEN); |
656 | message->status = -EINVAL; | |
657 | giveback(drv_data); | |
658 | return; | |
659 | } | |
660 | ||
661 | /* warn ... we force this to PIO mode */ | |
f6bd03a7 JN |
662 | dev_warn_ratelimited(&message->spi->dev, |
663 | "pump_transfers: DMA disabled for transfer length %ld " | |
664 | "greater than %d\n", | |
665 | (long)drv_data->len, MAX_DMA_LEN); | |
8d94cc50 SS |
666 | } |
667 | ||
e0c9905e | 668 | /* Setup the transfer state based on the type of transfer */ |
cd7bed00 | 669 | if (pxa2xx_spi_flush(drv_data) == 0) { |
e0c9905e SS |
670 | dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); |
671 | message->status = -EIO; | |
5daa3ba0 | 672 | giveback(drv_data); |
e0c9905e SS |
673 | return; |
674 | } | |
9708c121 | 675 | drv_data->n_bytes = chip->n_bytes; |
e0c9905e SS |
676 | drv_data->tx = (void *)transfer->tx_buf; |
677 | drv_data->tx_end = drv_data->tx + transfer->len; | |
678 | drv_data->rx = transfer->rx_buf; | |
679 | drv_data->rx_end = drv_data->rx + transfer->len; | |
680 | drv_data->rx_dma = transfer->rx_dma; | |
681 | drv_data->tx_dma = transfer->tx_dma; | |
cd7bed00 | 682 | drv_data->len = transfer->len; |
e0c9905e SS |
683 | drv_data->write = drv_data->tx ? chip->write : null_writer; |
684 | drv_data->read = drv_data->rx ? chip->read : null_reader; | |
9708c121 SS |
685 | |
686 | /* Change speed and bit per word on a per transfer */ | |
8d94cc50 | 687 | cr0 = chip->cr0; |
9708c121 SS |
688 | if (transfer->speed_hz || transfer->bits_per_word) { |
689 | ||
9708c121 SS |
690 | bits = chip->bits_per_word; |
691 | speed = chip->speed_hz; | |
692 | ||
693 | if (transfer->speed_hz) | |
694 | speed = transfer->speed_hz; | |
695 | ||
696 | if (transfer->bits_per_word) | |
697 | bits = transfer->bits_per_word; | |
698 | ||
3343b7a6 | 699 | clk_div = ssp_get_clk_div(drv_data, speed); |
9708c121 SS |
700 | |
701 | if (bits <= 8) { | |
702 | drv_data->n_bytes = 1; | |
9708c121 SS |
703 | drv_data->read = drv_data->read != null_reader ? |
704 | u8_reader : null_reader; | |
705 | drv_data->write = drv_data->write != null_writer ? | |
706 | u8_writer : null_writer; | |
707 | } else if (bits <= 16) { | |
708 | drv_data->n_bytes = 2; | |
9708c121 SS |
709 | drv_data->read = drv_data->read != null_reader ? |
710 | u16_reader : null_reader; | |
711 | drv_data->write = drv_data->write != null_writer ? | |
712 | u16_writer : null_writer; | |
713 | } else if (bits <= 32) { | |
714 | drv_data->n_bytes = 4; | |
9708c121 SS |
715 | drv_data->read = drv_data->read != null_reader ? |
716 | u32_reader : null_reader; | |
717 | drv_data->write = drv_data->write != null_writer ? | |
718 | u32_writer : null_writer; | |
719 | } | |
8d94cc50 SS |
720 | /* if bits/word is changed in dma mode, then must check the |
721 | * thresholds and burst also */ | |
722 | if (chip->enable_dma) { | |
cd7bed00 MW |
723 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, |
724 | message->spi, | |
8d94cc50 SS |
725 | bits, &dma_burst, |
726 | &dma_thresh)) | |
f6bd03a7 JN |
727 | dev_warn_ratelimited(&message->spi->dev, |
728 | "pump_transfers: DMA burst size reduced to match bits_per_word\n"); | |
8d94cc50 | 729 | } |
9708c121 SS |
730 | |
731 | cr0 = clk_div | |
732 | | SSCR0_Motorola | |
5daa3ba0 | 733 | | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) |
9708c121 SS |
734 | | SSCR0_SSE |
735 | | (bits > 16 ? SSCR0_EDSS : 0); | |
9708c121 SS |
736 | } |
737 | ||
e0c9905e SS |
738 | message->state = RUNNING_STATE; |
739 | ||
7e964455 | 740 | drv_data->dma_mapped = 0; |
cd7bed00 MW |
741 | if (pxa2xx_spi_dma_is_possible(drv_data->len)) |
742 | drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); | |
7e964455 | 743 | if (drv_data->dma_mapped) { |
e0c9905e SS |
744 | |
745 | /* Ensure we have the correct interrupt handler */ | |
cd7bed00 MW |
746 | drv_data->transfer_handler = pxa2xx_spi_dma_transfer; |
747 | ||
748 | pxa2xx_spi_dma_prepare(drv_data, dma_burst); | |
e0c9905e | 749 | |
8d94cc50 SS |
750 | /* Clear status and start DMA engine */ |
751 | cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; | |
e0c9905e | 752 | write_SSSR(drv_data->clear_sr, reg); |
cd7bed00 MW |
753 | |
754 | pxa2xx_spi_dma_start(drv_data); | |
e0c9905e SS |
755 | } else { |
756 | /* Ensure we have the correct interrupt handler */ | |
757 | drv_data->transfer_handler = interrupt_transfer; | |
758 | ||
8d94cc50 SS |
759 | /* Clear status */ |
760 | cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; | |
2a8626a9 | 761 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
8d94cc50 SS |
762 | } |
763 | ||
a0d2642e MW |
764 | if (is_lpss_ssp(drv_data)) { |
765 | if ((read_SSIRF(reg) & 0xff) != chip->lpss_rx_threshold) | |
766 | write_SSIRF(chip->lpss_rx_threshold, reg); | |
767 | if ((read_SSITF(reg) & 0xffff) != chip->lpss_tx_threshold) | |
768 | write_SSITF(chip->lpss_tx_threshold, reg); | |
769 | } | |
770 | ||
8d94cc50 SS |
771 | /* see if we need to reload the config registers */ |
772 | if ((read_SSCR0(reg) != cr0) | |
773 | || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) != | |
774 | (cr1 & SSCR1_CHANGE_MASK)) { | |
775 | ||
b97c74bd | 776 | /* stop the SSP, and update the other bits */ |
8d94cc50 | 777 | write_SSCR0(cr0 & ~SSCR0_SSE, reg); |
2a8626a9 | 778 | if (!pxa25x_ssp_comp(drv_data)) |
e0c9905e | 779 | write_SSTO(chip->timeout, reg); |
b97c74bd NF |
780 | /* first set CR1 without interrupt and service enables */ |
781 | write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg); | |
782 | /* restart the SSP */ | |
8d94cc50 | 783 | write_SSCR0(cr0, reg); |
b97c74bd | 784 | |
8d94cc50 | 785 | } else { |
2a8626a9 | 786 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 787 | write_SSTO(chip->timeout, reg); |
e0c9905e | 788 | } |
b97c74bd | 789 | |
a7bb3909 | 790 | cs_assert(drv_data); |
b97c74bd NF |
791 | |
792 | /* after chip select, release the data by enabling service | |
793 | * requests and interrupts, without changing any mode bits */ | |
794 | write_SSCR1(cr1, reg); | |
e0c9905e SS |
795 | } |
796 | ||
7f86bde9 MW |
797 | static int pxa2xx_spi_transfer_one_message(struct spi_master *master, |
798 | struct spi_message *msg) | |
e0c9905e | 799 | { |
7f86bde9 | 800 | struct driver_data *drv_data = spi_master_get_devdata(master); |
e0c9905e | 801 | |
7f86bde9 | 802 | drv_data->cur_msg = msg; |
e0c9905e SS |
803 | /* Initial message state*/ |
804 | drv_data->cur_msg->state = START_STATE; | |
805 | drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, | |
806 | struct spi_transfer, | |
807 | transfer_list); | |
808 | ||
8d94cc50 SS |
809 | /* prepare to setup the SSP, in pump_transfers, using the per |
810 | * chip configuration */ | |
e0c9905e | 811 | drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); |
e0c9905e SS |
812 | |
813 | /* Mark as busy and launch transfers */ | |
814 | tasklet_schedule(&drv_data->pump_transfers); | |
e0c9905e SS |
815 | return 0; |
816 | } | |
817 | ||
7d94a505 MW |
818 | static int pxa2xx_spi_unprepare_transfer(struct spi_master *master) |
819 | { | |
820 | struct driver_data *drv_data = spi_master_get_devdata(master); | |
821 | ||
822 | /* Disable the SSP now */ | |
823 | write_SSCR0(read_SSCR0(drv_data->ioaddr) & ~SSCR0_SSE, | |
824 | drv_data->ioaddr); | |
825 | ||
7d94a505 MW |
826 | return 0; |
827 | } | |
828 | ||
a7bb3909 EM |
829 | static int setup_cs(struct spi_device *spi, struct chip_data *chip, |
830 | struct pxa2xx_spi_chip *chip_info) | |
831 | { | |
832 | int err = 0; | |
833 | ||
834 | if (chip == NULL || chip_info == NULL) | |
835 | return 0; | |
836 | ||
837 | /* NOTE: setup() can be called multiple times, possibly with | |
838 | * different chip_info, release previously requested GPIO | |
839 | */ | |
840 | if (gpio_is_valid(chip->gpio_cs)) | |
841 | gpio_free(chip->gpio_cs); | |
842 | ||
843 | /* If (*cs_control) is provided, ignore GPIO chip select */ | |
844 | if (chip_info->cs_control) { | |
845 | chip->cs_control = chip_info->cs_control; | |
846 | return 0; | |
847 | } | |
848 | ||
849 | if (gpio_is_valid(chip_info->gpio_cs)) { | |
850 | err = gpio_request(chip_info->gpio_cs, "SPI_CS"); | |
851 | if (err) { | |
f6bd03a7 JN |
852 | dev_err(&spi->dev, "failed to request chip select GPIO%d\n", |
853 | chip_info->gpio_cs); | |
a7bb3909 EM |
854 | return err; |
855 | } | |
856 | ||
857 | chip->gpio_cs = chip_info->gpio_cs; | |
858 | chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; | |
859 | ||
860 | err = gpio_direction_output(chip->gpio_cs, | |
861 | !chip->gpio_cs_inverted); | |
862 | } | |
863 | ||
864 | return err; | |
865 | } | |
866 | ||
e0c9905e SS |
867 | static int setup(struct spi_device *spi) |
868 | { | |
869 | struct pxa2xx_spi_chip *chip_info = NULL; | |
870 | struct chip_data *chip; | |
871 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); | |
872 | unsigned int clk_div; | |
a0d2642e MW |
873 | uint tx_thres, tx_hi_thres, rx_thres; |
874 | ||
875 | if (is_lpss_ssp(drv_data)) { | |
876 | tx_thres = LPSS_TX_LOTHRESH_DFLT; | |
877 | tx_hi_thres = LPSS_TX_HITHRESH_DFLT; | |
878 | rx_thres = LPSS_RX_THRESH_DFLT; | |
879 | } else { | |
880 | tx_thres = TX_THRESH_DFLT; | |
881 | tx_hi_thres = 0; | |
882 | rx_thres = RX_THRESH_DFLT; | |
883 | } | |
e0c9905e | 884 | |
8d94cc50 | 885 | /* Only alloc on first setup */ |
e0c9905e | 886 | chip = spi_get_ctldata(spi); |
8d94cc50 | 887 | if (!chip) { |
e0c9905e | 888 | chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); |
9deae459 | 889 | if (!chip) |
e0c9905e SS |
890 | return -ENOMEM; |
891 | ||
2a8626a9 SAS |
892 | if (drv_data->ssp_type == CE4100_SSP) { |
893 | if (spi->chip_select > 4) { | |
f6bd03a7 JN |
894 | dev_err(&spi->dev, |
895 | "failed setup: cs number must not be > 4.\n"); | |
2a8626a9 SAS |
896 | kfree(chip); |
897 | return -EINVAL; | |
898 | } | |
899 | ||
900 | chip->frm = spi->chip_select; | |
901 | } else | |
902 | chip->gpio_cs = -1; | |
e0c9905e | 903 | chip->enable_dma = 0; |
f1f640a9 | 904 | chip->timeout = TIMOUT_DFLT; |
e0c9905e SS |
905 | } |
906 | ||
8d94cc50 SS |
907 | /* protocol drivers may change the chip settings, so... |
908 | * if chip_info exists, use it */ | |
909 | chip_info = spi->controller_data; | |
910 | ||
e0c9905e | 911 | /* chip_info isn't always needed */ |
8d94cc50 | 912 | chip->cr1 = 0; |
e0c9905e | 913 | if (chip_info) { |
f1f640a9 VS |
914 | if (chip_info->timeout) |
915 | chip->timeout = chip_info->timeout; | |
916 | if (chip_info->tx_threshold) | |
917 | tx_thres = chip_info->tx_threshold; | |
a0d2642e MW |
918 | if (chip_info->tx_hi_threshold) |
919 | tx_hi_thres = chip_info->tx_hi_threshold; | |
f1f640a9 VS |
920 | if (chip_info->rx_threshold) |
921 | rx_thres = chip_info->rx_threshold; | |
922 | chip->enable_dma = drv_data->master_info->enable_dma; | |
e0c9905e | 923 | chip->dma_threshold = 0; |
e0c9905e SS |
924 | if (chip_info->enable_loopback) |
925 | chip->cr1 = SSCR1_LBM; | |
a3496855 MW |
926 | } else if (ACPI_HANDLE(&spi->dev)) { |
927 | /* | |
928 | * Slave devices enumerated from ACPI namespace don't | |
929 | * usually have chip_info but we still might want to use | |
930 | * DMA with them. | |
931 | */ | |
932 | chip->enable_dma = drv_data->master_info->enable_dma; | |
e0c9905e SS |
933 | } |
934 | ||
f1f640a9 VS |
935 | chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | |
936 | (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); | |
937 | ||
a0d2642e MW |
938 | chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres); |
939 | chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres) | |
940 | | SSITF_TxHiThresh(tx_hi_thres); | |
941 | ||
8d94cc50 SS |
942 | /* set dma burst and threshold outside of chip_info path so that if |
943 | * chip_info goes away after setting chip->enable_dma, the | |
944 | * burst and threshold can still respond to changes in bits_per_word */ | |
945 | if (chip->enable_dma) { | |
946 | /* set up legal burst and threshold for dma */ | |
cd7bed00 MW |
947 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, |
948 | spi->bits_per_word, | |
8d94cc50 SS |
949 | &chip->dma_burst_size, |
950 | &chip->dma_threshold)) { | |
f6bd03a7 JN |
951 | dev_warn(&spi->dev, |
952 | "in setup: DMA burst size reduced to match bits_per_word\n"); | |
8d94cc50 SS |
953 | } |
954 | } | |
955 | ||
3343b7a6 | 956 | clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz); |
9708c121 | 957 | chip->speed_hz = spi->max_speed_hz; |
e0c9905e SS |
958 | |
959 | chip->cr0 = clk_div | |
960 | | SSCR0_Motorola | |
5daa3ba0 SS |
961 | | SSCR0_DataSize(spi->bits_per_word > 16 ? |
962 | spi->bits_per_word - 16 : spi->bits_per_word) | |
e0c9905e SS |
963 | | SSCR0_SSE |
964 | | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0); | |
7f6ee1ad JC |
965 | chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); |
966 | chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) | |
967 | | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); | |
e0c9905e | 968 | |
b833172f MW |
969 | if (spi->mode & SPI_LOOP) |
970 | chip->cr1 |= SSCR1_LBM; | |
971 | ||
e0c9905e | 972 | /* NOTE: PXA25x_SSP _could_ use external clocking ... */ |
2a8626a9 | 973 | if (!pxa25x_ssp_comp(drv_data)) |
7d077197 | 974 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
3343b7a6 | 975 | drv_data->max_clk_rate |
c9840daa EM |
976 | / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)), |
977 | chip->enable_dma ? "DMA" : "PIO"); | |
e0c9905e | 978 | else |
7d077197 | 979 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
3343b7a6 | 980 | drv_data->max_clk_rate / 2 |
c9840daa EM |
981 | / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)), |
982 | chip->enable_dma ? "DMA" : "PIO"); | |
e0c9905e SS |
983 | |
984 | if (spi->bits_per_word <= 8) { | |
985 | chip->n_bytes = 1; | |
e0c9905e SS |
986 | chip->read = u8_reader; |
987 | chip->write = u8_writer; | |
988 | } else if (spi->bits_per_word <= 16) { | |
989 | chip->n_bytes = 2; | |
e0c9905e SS |
990 | chip->read = u16_reader; |
991 | chip->write = u16_writer; | |
992 | } else if (spi->bits_per_word <= 32) { | |
993 | chip->cr0 |= SSCR0_EDSS; | |
994 | chip->n_bytes = 4; | |
e0c9905e SS |
995 | chip->read = u32_reader; |
996 | chip->write = u32_writer; | |
e0c9905e | 997 | } |
9708c121 | 998 | chip->bits_per_word = spi->bits_per_word; |
e0c9905e SS |
999 | |
1000 | spi_set_ctldata(spi, chip); | |
1001 | ||
2a8626a9 SAS |
1002 | if (drv_data->ssp_type == CE4100_SSP) |
1003 | return 0; | |
1004 | ||
a7bb3909 | 1005 | return setup_cs(spi, chip, chip_info); |
e0c9905e SS |
1006 | } |
1007 | ||
0ffa0285 | 1008 | static void cleanup(struct spi_device *spi) |
e0c9905e | 1009 | { |
0ffa0285 | 1010 | struct chip_data *chip = spi_get_ctldata(spi); |
2a8626a9 | 1011 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); |
e0c9905e | 1012 | |
7348d82a DR |
1013 | if (!chip) |
1014 | return; | |
1015 | ||
2a8626a9 | 1016 | if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) |
a7bb3909 EM |
1017 | gpio_free(chip->gpio_cs); |
1018 | ||
e0c9905e SS |
1019 | kfree(chip); |
1020 | } | |
1021 | ||
a3496855 | 1022 | #ifdef CONFIG_ACPI |
a3496855 MW |
1023 | static struct pxa2xx_spi_master * |
1024 | pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) | |
1025 | { | |
1026 | struct pxa2xx_spi_master *pdata; | |
a3496855 MW |
1027 | struct acpi_device *adev; |
1028 | struct ssp_device *ssp; | |
1029 | struct resource *res; | |
1030 | int devid; | |
1031 | ||
1032 | if (!ACPI_HANDLE(&pdev->dev) || | |
1033 | acpi_bus_get_device(ACPI_HANDLE(&pdev->dev), &adev)) | |
1034 | return NULL; | |
1035 | ||
cc0ee987 | 1036 | pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL); |
9deae459 | 1037 | if (!pdata) |
a3496855 | 1038 | return NULL; |
a3496855 MW |
1039 | |
1040 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
1041 | if (!res) | |
1042 | return NULL; | |
1043 | ||
1044 | ssp = &pdata->ssp; | |
1045 | ||
1046 | ssp->phys_base = res->start; | |
cbfd6a21 SK |
1047 | ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res); |
1048 | if (IS_ERR(ssp->mmio_base)) | |
6dc81f6f | 1049 | return NULL; |
a3496855 MW |
1050 | |
1051 | ssp->clk = devm_clk_get(&pdev->dev, NULL); | |
1052 | ssp->irq = platform_get_irq(pdev, 0); | |
1053 | ssp->type = LPSS_SSP; | |
1054 | ssp->pdev = pdev; | |
1055 | ||
1056 | ssp->port_id = -1; | |
1057 | if (adev->pnp.unique_id && !kstrtoint(adev->pnp.unique_id, 0, &devid)) | |
1058 | ssp->port_id = devid; | |
1059 | ||
1060 | pdata->num_chipselect = 1; | |
cddb339b | 1061 | pdata->enable_dma = true; |
483c3191 MW |
1062 | pdata->tx_chan_id = -1; |
1063 | pdata->rx_chan_id = -1; | |
a3496855 MW |
1064 | |
1065 | return pdata; | |
1066 | } | |
1067 | ||
1068 | static struct acpi_device_id pxa2xx_spi_acpi_match[] = { | |
1069 | { "INT33C0", 0 }, | |
1070 | { "INT33C1", 0 }, | |
54acbd96 MW |
1071 | { "INT3430", 0 }, |
1072 | { "INT3431", 0 }, | |
4b30f2a1 | 1073 | { "80860F0E", 0 }, |
a3496855 MW |
1074 | { }, |
1075 | }; | |
1076 | MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match); | |
1077 | #else | |
1078 | static inline struct pxa2xx_spi_master * | |
1079 | pxa2xx_spi_acpi_get_pdata(struct platform_device *pdev) | |
1080 | { | |
1081 | return NULL; | |
1082 | } | |
1083 | #endif | |
1084 | ||
fd4a319b | 1085 | static int pxa2xx_spi_probe(struct platform_device *pdev) |
e0c9905e SS |
1086 | { |
1087 | struct device *dev = &pdev->dev; | |
1088 | struct pxa2xx_spi_master *platform_info; | |
1089 | struct spi_master *master; | |
65a00a20 | 1090 | struct driver_data *drv_data; |
2f1a74e5 | 1091 | struct ssp_device *ssp; |
65a00a20 | 1092 | int status; |
e0c9905e | 1093 | |
851bacf5 MW |
1094 | platform_info = dev_get_platdata(dev); |
1095 | if (!platform_info) { | |
a3496855 MW |
1096 | platform_info = pxa2xx_spi_acpi_get_pdata(pdev); |
1097 | if (!platform_info) { | |
1098 | dev_err(&pdev->dev, "missing platform data\n"); | |
1099 | return -ENODEV; | |
1100 | } | |
851bacf5 | 1101 | } |
e0c9905e | 1102 | |
baffe169 | 1103 | ssp = pxa_ssp_request(pdev->id, pdev->name); |
851bacf5 MW |
1104 | if (!ssp) |
1105 | ssp = &platform_info->ssp; | |
1106 | ||
1107 | if (!ssp->mmio_base) { | |
1108 | dev_err(&pdev->dev, "failed to get ssp\n"); | |
e0c9905e SS |
1109 | return -ENODEV; |
1110 | } | |
1111 | ||
1112 | /* Allocate master with space for drv_data and null dma buffer */ | |
1113 | master = spi_alloc_master(dev, sizeof(struct driver_data) + 16); | |
1114 | if (!master) { | |
65a00a20 | 1115 | dev_err(&pdev->dev, "cannot alloc spi_master\n"); |
baffe169 | 1116 | pxa_ssp_free(ssp); |
e0c9905e SS |
1117 | return -ENOMEM; |
1118 | } | |
1119 | drv_data = spi_master_get_devdata(master); | |
1120 | drv_data->master = master; | |
1121 | drv_data->master_info = platform_info; | |
1122 | drv_data->pdev = pdev; | |
2f1a74e5 | 1123 | drv_data->ssp = ssp; |
e0c9905e | 1124 | |
21486af0 | 1125 | master->dev.parent = &pdev->dev; |
21486af0 | 1126 | master->dev.of_node = pdev->dev.of_node; |
e7db06b5 | 1127 | /* the spi->mode bits understood by this driver: */ |
b833172f | 1128 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP; |
e7db06b5 | 1129 | |
851bacf5 | 1130 | master->bus_num = ssp->port_id; |
e0c9905e | 1131 | master->num_chipselect = platform_info->num_chipselect; |
7ad0ba91 | 1132 | master->dma_alignment = DMA_ALIGNMENT; |
e0c9905e SS |
1133 | master->cleanup = cleanup; |
1134 | master->setup = setup; | |
7f86bde9 | 1135 | master->transfer_one_message = pxa2xx_spi_transfer_one_message; |
7d94a505 | 1136 | master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer; |
7dd62787 | 1137 | master->auto_runtime_pm = true; |
e0c9905e | 1138 | |
2f1a74e5 | 1139 | drv_data->ssp_type = ssp->type; |
2b9b84f4 | 1140 | drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT); |
e0c9905e | 1141 | |
2f1a74e5 | 1142 | drv_data->ioaddr = ssp->mmio_base; |
1143 | drv_data->ssdr_physical = ssp->phys_base + SSDR; | |
2a8626a9 | 1144 | if (pxa25x_ssp_comp(drv_data)) { |
24778be2 | 1145 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16); |
e0c9905e SS |
1146 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; |
1147 | drv_data->dma_cr1 = 0; | |
1148 | drv_data->clear_sr = SSSR_ROR; | |
1149 | drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; | |
1150 | } else { | |
24778be2 | 1151 | master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32); |
e0c9905e | 1152 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; |
5928808e | 1153 | drv_data->dma_cr1 = DEFAULT_DMA_CR1; |
e0c9905e SS |
1154 | drv_data->clear_sr = SSSR_ROR | SSSR_TINT; |
1155 | drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; | |
1156 | } | |
1157 | ||
49cbb1e0 SAS |
1158 | status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), |
1159 | drv_data); | |
e0c9905e | 1160 | if (status < 0) { |
65a00a20 | 1161 | dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); |
e0c9905e SS |
1162 | goto out_error_master_alloc; |
1163 | } | |
1164 | ||
1165 | /* Setup DMA if requested */ | |
1166 | drv_data->tx_channel = -1; | |
1167 | drv_data->rx_channel = -1; | |
1168 | if (platform_info->enable_dma) { | |
cd7bed00 MW |
1169 | status = pxa2xx_spi_dma_setup(drv_data); |
1170 | if (status) { | |
cddb339b | 1171 | dev_dbg(dev, "no DMA channels available, using PIO\n"); |
cd7bed00 | 1172 | platform_info->enable_dma = false; |
e0c9905e | 1173 | } |
e0c9905e SS |
1174 | } |
1175 | ||
1176 | /* Enable SOC clock */ | |
3343b7a6 MW |
1177 | clk_prepare_enable(ssp->clk); |
1178 | ||
1179 | drv_data->max_clk_rate = clk_get_rate(ssp->clk); | |
e0c9905e SS |
1180 | |
1181 | /* Load default SSP configuration */ | |
1182 | write_SSCR0(0, drv_data->ioaddr); | |
f1f640a9 VS |
1183 | write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) | |
1184 | SSCR1_TxTresh(TX_THRESH_DFLT), | |
1185 | drv_data->ioaddr); | |
c9840daa | 1186 | write_SSCR0(SSCR0_SCR(2) |
e0c9905e SS |
1187 | | SSCR0_Motorola |
1188 | | SSCR0_DataSize(8), | |
1189 | drv_data->ioaddr); | |
2a8626a9 | 1190 | if (!pxa25x_ssp_comp(drv_data)) |
e0c9905e SS |
1191 | write_SSTO(0, drv_data->ioaddr); |
1192 | write_SSPSP(0, drv_data->ioaddr); | |
1193 | ||
a0d2642e MW |
1194 | lpss_ssp_setup(drv_data); |
1195 | ||
7f86bde9 MW |
1196 | tasklet_init(&drv_data->pump_transfers, pump_transfers, |
1197 | (unsigned long)drv_data); | |
e0c9905e SS |
1198 | |
1199 | /* Register with the SPI framework */ | |
1200 | platform_set_drvdata(pdev, drv_data); | |
a807fcd0 | 1201 | status = devm_spi_register_master(&pdev->dev, master); |
e0c9905e SS |
1202 | if (status != 0) { |
1203 | dev_err(&pdev->dev, "problem registering spi master\n"); | |
7f86bde9 | 1204 | goto out_error_clock_enabled; |
e0c9905e SS |
1205 | } |
1206 | ||
7d94a505 MW |
1207 | pm_runtime_set_autosuspend_delay(&pdev->dev, 50); |
1208 | pm_runtime_use_autosuspend(&pdev->dev); | |
1209 | pm_runtime_set_active(&pdev->dev); | |
1210 | pm_runtime_enable(&pdev->dev); | |
1211 | ||
e0c9905e SS |
1212 | return status; |
1213 | ||
e0c9905e | 1214 | out_error_clock_enabled: |
3343b7a6 | 1215 | clk_disable_unprepare(ssp->clk); |
cd7bed00 | 1216 | pxa2xx_spi_dma_release(drv_data); |
2f1a74e5 | 1217 | free_irq(ssp->irq, drv_data); |
e0c9905e SS |
1218 | |
1219 | out_error_master_alloc: | |
1220 | spi_master_put(master); | |
baffe169 | 1221 | pxa_ssp_free(ssp); |
e0c9905e SS |
1222 | return status; |
1223 | } | |
1224 | ||
1225 | static int pxa2xx_spi_remove(struct platform_device *pdev) | |
1226 | { | |
1227 | struct driver_data *drv_data = platform_get_drvdata(pdev); | |
51e911e2 | 1228 | struct ssp_device *ssp; |
e0c9905e SS |
1229 | |
1230 | if (!drv_data) | |
1231 | return 0; | |
51e911e2 | 1232 | ssp = drv_data->ssp; |
e0c9905e | 1233 | |
7d94a505 MW |
1234 | pm_runtime_get_sync(&pdev->dev); |
1235 | ||
e0c9905e SS |
1236 | /* Disable the SSP at the peripheral and SOC level */ |
1237 | write_SSCR0(0, drv_data->ioaddr); | |
3343b7a6 | 1238 | clk_disable_unprepare(ssp->clk); |
e0c9905e SS |
1239 | |
1240 | /* Release DMA */ | |
cd7bed00 MW |
1241 | if (drv_data->master_info->enable_dma) |
1242 | pxa2xx_spi_dma_release(drv_data); | |
e0c9905e | 1243 | |
7d94a505 MW |
1244 | pm_runtime_put_noidle(&pdev->dev); |
1245 | pm_runtime_disable(&pdev->dev); | |
1246 | ||
e0c9905e | 1247 | /* Release IRQ */ |
2f1a74e5 | 1248 | free_irq(ssp->irq, drv_data); |
1249 | ||
1250 | /* Release SSP */ | |
baffe169 | 1251 | pxa_ssp_free(ssp); |
e0c9905e | 1252 | |
e0c9905e SS |
1253 | return 0; |
1254 | } | |
1255 | ||
1256 | static void pxa2xx_spi_shutdown(struct platform_device *pdev) | |
1257 | { | |
1258 | int status = 0; | |
1259 | ||
1260 | if ((status = pxa2xx_spi_remove(pdev)) != 0) | |
1261 | dev_err(&pdev->dev, "shutdown failed with %d\n", status); | |
1262 | } | |
1263 | ||
382cebb0 | 1264 | #ifdef CONFIG_PM_SLEEP |
86d2593a | 1265 | static int pxa2xx_spi_suspend(struct device *dev) |
e0c9905e | 1266 | { |
86d2593a | 1267 | struct driver_data *drv_data = dev_get_drvdata(dev); |
2f1a74e5 | 1268 | struct ssp_device *ssp = drv_data->ssp; |
e0c9905e SS |
1269 | int status = 0; |
1270 | ||
7f86bde9 | 1271 | status = spi_master_suspend(drv_data->master); |
e0c9905e SS |
1272 | if (status != 0) |
1273 | return status; | |
1274 | write_SSCR0(0, drv_data->ioaddr); | |
3343b7a6 | 1275 | clk_disable_unprepare(ssp->clk); |
e0c9905e SS |
1276 | |
1277 | return 0; | |
1278 | } | |
1279 | ||
86d2593a | 1280 | static int pxa2xx_spi_resume(struct device *dev) |
e0c9905e | 1281 | { |
86d2593a | 1282 | struct driver_data *drv_data = dev_get_drvdata(dev); |
2f1a74e5 | 1283 | struct ssp_device *ssp = drv_data->ssp; |
e0c9905e SS |
1284 | int status = 0; |
1285 | ||
cd7bed00 | 1286 | pxa2xx_spi_dma_resume(drv_data); |
148da331 | 1287 | |
e0c9905e | 1288 | /* Enable the SSP clock */ |
3343b7a6 | 1289 | clk_prepare_enable(ssp->clk); |
e0c9905e | 1290 | |
c50325f7 CCE |
1291 | /* Restore LPSS private register bits */ |
1292 | lpss_ssp_setup(drv_data); | |
1293 | ||
e0c9905e | 1294 | /* Start the queue running */ |
7f86bde9 | 1295 | status = spi_master_resume(drv_data->master); |
e0c9905e | 1296 | if (status != 0) { |
86d2593a | 1297 | dev_err(dev, "problem starting queue (%d)\n", status); |
e0c9905e SS |
1298 | return status; |
1299 | } | |
1300 | ||
1301 | return 0; | |
1302 | } | |
7d94a505 MW |
1303 | #endif |
1304 | ||
1305 | #ifdef CONFIG_PM_RUNTIME | |
1306 | static int pxa2xx_spi_runtime_suspend(struct device *dev) | |
1307 | { | |
1308 | struct driver_data *drv_data = dev_get_drvdata(dev); | |
1309 | ||
1310 | clk_disable_unprepare(drv_data->ssp->clk); | |
1311 | return 0; | |
1312 | } | |
1313 | ||
1314 | static int pxa2xx_spi_runtime_resume(struct device *dev) | |
1315 | { | |
1316 | struct driver_data *drv_data = dev_get_drvdata(dev); | |
1317 | ||
1318 | clk_prepare_enable(drv_data->ssp->clk); | |
1319 | return 0; | |
1320 | } | |
1321 | #endif | |
86d2593a | 1322 | |
47145210 | 1323 | static const struct dev_pm_ops pxa2xx_spi_pm_ops = { |
7d94a505 MW |
1324 | SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume) |
1325 | SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend, | |
1326 | pxa2xx_spi_runtime_resume, NULL) | |
86d2593a | 1327 | }; |
e0c9905e SS |
1328 | |
1329 | static struct platform_driver driver = { | |
1330 | .driver = { | |
86d2593a MR |
1331 | .name = "pxa2xx-spi", |
1332 | .owner = THIS_MODULE, | |
86d2593a | 1333 | .pm = &pxa2xx_spi_pm_ops, |
a3496855 | 1334 | .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match), |
e0c9905e | 1335 | }, |
fbd29a14 | 1336 | .probe = pxa2xx_spi_probe, |
d1e44d9c | 1337 | .remove = pxa2xx_spi_remove, |
e0c9905e | 1338 | .shutdown = pxa2xx_spi_shutdown, |
e0c9905e SS |
1339 | }; |
1340 | ||
1341 | static int __init pxa2xx_spi_init(void) | |
1342 | { | |
fbd29a14 | 1343 | return platform_driver_register(&driver); |
e0c9905e | 1344 | } |
5b61a749 | 1345 | subsys_initcall(pxa2xx_spi_init); |
e0c9905e SS |
1346 | |
1347 | static void __exit pxa2xx_spi_exit(void) | |
1348 | { | |
1349 | platform_driver_unregister(&driver); | |
1350 | } | |
1351 | module_exit(pxa2xx_spi_exit); |