]>
Commit | Line | Data |
---|---|---|
e0c9905e SS |
1 | /* |
2 | * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs | |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify | |
5 | * it under the terms of the GNU General Public License as published by | |
6 | * the Free Software Foundation; either version 2 of the License, or | |
7 | * (at your option) any later version. | |
8 | * | |
9 | * This program is distributed in the hope that it will be useful, | |
10 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
11 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
12 | * GNU General Public License for more details. | |
13 | * | |
14 | * You should have received a copy of the GNU General Public License | |
15 | * along with this program; if not, write to the Free Software | |
16 | * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. | |
17 | */ | |
18 | ||
19 | #include <linux/init.h> | |
20 | #include <linux/module.h> | |
21 | #include <linux/device.h> | |
22 | #include <linux/ioport.h> | |
23 | #include <linux/errno.h> | |
24 | #include <linux/interrupt.h> | |
25 | #include <linux/platform_device.h> | |
8348c259 | 26 | #include <linux/spi/pxa2xx_spi.h> |
e0c9905e SS |
27 | #include <linux/spi/spi.h> |
28 | #include <linux/workqueue.h> | |
e0c9905e | 29 | #include <linux/delay.h> |
a7bb3909 | 30 | #include <linux/gpio.h> |
5a0e3ad6 | 31 | #include <linux/slab.h> |
3343b7a6 | 32 | #include <linux/clk.h> |
e0c9905e SS |
33 | |
34 | #include <asm/io.h> | |
35 | #include <asm/irq.h> | |
e0c9905e | 36 | #include <asm/delay.h> |
e0c9905e | 37 | |
cd7bed00 | 38 | #include "spi-pxa2xx.h" |
e0c9905e SS |
39 | |
40 | MODULE_AUTHOR("Stephen Street"); | |
037cdafe | 41 | MODULE_DESCRIPTION("PXA2xx SSP SPI Controller"); |
e0c9905e | 42 | MODULE_LICENSE("GPL"); |
7e38c3c4 | 43 | MODULE_ALIAS("platform:pxa2xx-spi"); |
e0c9905e SS |
44 | |
45 | #define MAX_BUSES 3 | |
46 | ||
f1f640a9 VS |
47 | #define TIMOUT_DFLT 1000 |
48 | ||
b97c74bd NF |
49 | /* |
50 | * for testing SSCR1 changes that require SSP restart, basically | |
51 | * everything except the service and interrupt enables, the pxa270 developer | |
52 | * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this | |
53 | * list, but the PXA255 dev man says all bits without really meaning the | |
54 | * service and interrupt enables | |
55 | */ | |
56 | #define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \ | |
8d94cc50 | 57 | | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \ |
b97c74bd NF |
58 | | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \ |
59 | | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \ | |
60 | | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \ | |
61 | | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM) | |
8d94cc50 | 62 | |
a7bb3909 EM |
63 | static void cs_assert(struct driver_data *drv_data) |
64 | { | |
65 | struct chip_data *chip = drv_data->cur_chip; | |
66 | ||
2a8626a9 SAS |
67 | if (drv_data->ssp_type == CE4100_SSP) { |
68 | write_SSSR(drv_data->cur_chip->frm, drv_data->ioaddr); | |
69 | return; | |
70 | } | |
71 | ||
a7bb3909 EM |
72 | if (chip->cs_control) { |
73 | chip->cs_control(PXA2XX_CS_ASSERT); | |
74 | return; | |
75 | } | |
76 | ||
77 | if (gpio_is_valid(chip->gpio_cs)) | |
78 | gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted); | |
79 | } | |
80 | ||
81 | static void cs_deassert(struct driver_data *drv_data) | |
82 | { | |
83 | struct chip_data *chip = drv_data->cur_chip; | |
84 | ||
2a8626a9 SAS |
85 | if (drv_data->ssp_type == CE4100_SSP) |
86 | return; | |
87 | ||
a7bb3909 | 88 | if (chip->cs_control) { |
2b2562d3 | 89 | chip->cs_control(PXA2XX_CS_DEASSERT); |
a7bb3909 EM |
90 | return; |
91 | } | |
92 | ||
93 | if (gpio_is_valid(chip->gpio_cs)) | |
94 | gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted); | |
95 | } | |
96 | ||
cd7bed00 | 97 | int pxa2xx_spi_flush(struct driver_data *drv_data) |
e0c9905e SS |
98 | { |
99 | unsigned long limit = loops_per_jiffy << 1; | |
100 | ||
cf43369d | 101 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
102 | |
103 | do { | |
104 | while (read_SSSR(reg) & SSSR_RNE) { | |
105 | read_SSDR(reg); | |
106 | } | |
306c68aa | 107 | } while ((read_SSSR(reg) & SSSR_BSY) && --limit); |
2a8626a9 | 108 | write_SSSR_CS(drv_data, SSSR_ROR); |
e0c9905e SS |
109 | |
110 | return limit; | |
111 | } | |
112 | ||
8d94cc50 | 113 | static int null_writer(struct driver_data *drv_data) |
e0c9905e | 114 | { |
cf43369d | 115 | void __iomem *reg = drv_data->ioaddr; |
9708c121 | 116 | u8 n_bytes = drv_data->n_bytes; |
e0c9905e | 117 | |
4a25605f | 118 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
119 | || (drv_data->tx == drv_data->tx_end)) |
120 | return 0; | |
121 | ||
122 | write_SSDR(0, reg); | |
123 | drv_data->tx += n_bytes; | |
124 | ||
125 | return 1; | |
e0c9905e SS |
126 | } |
127 | ||
8d94cc50 | 128 | static int null_reader(struct driver_data *drv_data) |
e0c9905e | 129 | { |
cf43369d | 130 | void __iomem *reg = drv_data->ioaddr; |
9708c121 | 131 | u8 n_bytes = drv_data->n_bytes; |
e0c9905e SS |
132 | |
133 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 134 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
135 | read_SSDR(reg); |
136 | drv_data->rx += n_bytes; | |
137 | } | |
8d94cc50 SS |
138 | |
139 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
140 | } |
141 | ||
8d94cc50 | 142 | static int u8_writer(struct driver_data *drv_data) |
e0c9905e | 143 | { |
cf43369d | 144 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 145 | |
4a25605f | 146 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
147 | || (drv_data->tx == drv_data->tx_end)) |
148 | return 0; | |
149 | ||
150 | write_SSDR(*(u8 *)(drv_data->tx), reg); | |
151 | ++drv_data->tx; | |
152 | ||
153 | return 1; | |
e0c9905e SS |
154 | } |
155 | ||
8d94cc50 | 156 | static int u8_reader(struct driver_data *drv_data) |
e0c9905e | 157 | { |
cf43369d | 158 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
159 | |
160 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 161 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
162 | *(u8 *)(drv_data->rx) = read_SSDR(reg); |
163 | ++drv_data->rx; | |
164 | } | |
8d94cc50 SS |
165 | |
166 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
167 | } |
168 | ||
8d94cc50 | 169 | static int u16_writer(struct driver_data *drv_data) |
e0c9905e | 170 | { |
cf43369d | 171 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 172 | |
4a25605f | 173 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
174 | || (drv_data->tx == drv_data->tx_end)) |
175 | return 0; | |
176 | ||
177 | write_SSDR(*(u16 *)(drv_data->tx), reg); | |
178 | drv_data->tx += 2; | |
179 | ||
180 | return 1; | |
e0c9905e SS |
181 | } |
182 | ||
8d94cc50 | 183 | static int u16_reader(struct driver_data *drv_data) |
e0c9905e | 184 | { |
cf43369d | 185 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
186 | |
187 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 188 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
189 | *(u16 *)(drv_data->rx) = read_SSDR(reg); |
190 | drv_data->rx += 2; | |
191 | } | |
8d94cc50 SS |
192 | |
193 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e | 194 | } |
8d94cc50 SS |
195 | |
196 | static int u32_writer(struct driver_data *drv_data) | |
e0c9905e | 197 | { |
cf43369d | 198 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 199 | |
4a25605f | 200 | if (((read_SSSR(reg) & SSSR_TFL_MASK) == SSSR_TFL_MASK) |
8d94cc50 SS |
201 | || (drv_data->tx == drv_data->tx_end)) |
202 | return 0; | |
203 | ||
204 | write_SSDR(*(u32 *)(drv_data->tx), reg); | |
205 | drv_data->tx += 4; | |
206 | ||
207 | return 1; | |
e0c9905e SS |
208 | } |
209 | ||
8d94cc50 | 210 | static int u32_reader(struct driver_data *drv_data) |
e0c9905e | 211 | { |
cf43369d | 212 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e SS |
213 | |
214 | while ((read_SSSR(reg) & SSSR_RNE) | |
8d94cc50 | 215 | && (drv_data->rx < drv_data->rx_end)) { |
e0c9905e SS |
216 | *(u32 *)(drv_data->rx) = read_SSDR(reg); |
217 | drv_data->rx += 4; | |
218 | } | |
8d94cc50 SS |
219 | |
220 | return drv_data->rx == drv_data->rx_end; | |
e0c9905e SS |
221 | } |
222 | ||
cd7bed00 | 223 | void *pxa2xx_spi_next_transfer(struct driver_data *drv_data) |
e0c9905e SS |
224 | { |
225 | struct spi_message *msg = drv_data->cur_msg; | |
226 | struct spi_transfer *trans = drv_data->cur_transfer; | |
227 | ||
228 | /* Move to next transfer */ | |
229 | if (trans->transfer_list.next != &msg->transfers) { | |
230 | drv_data->cur_transfer = | |
231 | list_entry(trans->transfer_list.next, | |
232 | struct spi_transfer, | |
233 | transfer_list); | |
234 | return RUNNING_STATE; | |
235 | } else | |
236 | return DONE_STATE; | |
237 | } | |
238 | ||
e0c9905e | 239 | /* caller already set message->status; dma and pio irqs are blocked */ |
5daa3ba0 | 240 | static void giveback(struct driver_data *drv_data) |
e0c9905e SS |
241 | { |
242 | struct spi_transfer* last_transfer; | |
5daa3ba0 | 243 | struct spi_message *msg; |
e0c9905e | 244 | |
5daa3ba0 SS |
245 | msg = drv_data->cur_msg; |
246 | drv_data->cur_msg = NULL; | |
247 | drv_data->cur_transfer = NULL; | |
5daa3ba0 SS |
248 | |
249 | last_transfer = list_entry(msg->transfers.prev, | |
e0c9905e SS |
250 | struct spi_transfer, |
251 | transfer_list); | |
252 | ||
8423597d NF |
253 | /* Delay if requested before any change in chip select */ |
254 | if (last_transfer->delay_usecs) | |
255 | udelay(last_transfer->delay_usecs); | |
256 | ||
257 | /* Drop chip select UNLESS cs_change is true or we are returning | |
258 | * a message with an error, or next message is for another chip | |
259 | */ | |
e0c9905e | 260 | if (!last_transfer->cs_change) |
a7bb3909 | 261 | cs_deassert(drv_data); |
8423597d NF |
262 | else { |
263 | struct spi_message *next_msg; | |
264 | ||
265 | /* Holding of cs was hinted, but we need to make sure | |
266 | * the next message is for the same chip. Don't waste | |
267 | * time with the following tests unless this was hinted. | |
268 | * | |
269 | * We cannot postpone this until pump_messages, because | |
270 | * after calling msg->complete (below) the driver that | |
271 | * sent the current message could be unloaded, which | |
272 | * could invalidate the cs_control() callback... | |
273 | */ | |
274 | ||
275 | /* get a pointer to the next message, if any */ | |
7f86bde9 | 276 | next_msg = spi_get_next_queued_message(drv_data->master); |
8423597d NF |
277 | |
278 | /* see if the next and current messages point | |
279 | * to the same chip | |
280 | */ | |
281 | if (next_msg && next_msg->spi != msg->spi) | |
282 | next_msg = NULL; | |
283 | if (!next_msg || msg->state == ERROR_STATE) | |
a7bb3909 | 284 | cs_deassert(drv_data); |
8423597d | 285 | } |
e0c9905e | 286 | |
7f86bde9 | 287 | spi_finalize_current_message(drv_data->master); |
a7bb3909 | 288 | drv_data->cur_chip = NULL; |
e0c9905e SS |
289 | } |
290 | ||
579d3bb2 SAS |
291 | static void reset_sccr1(struct driver_data *drv_data) |
292 | { | |
293 | void __iomem *reg = drv_data->ioaddr; | |
294 | struct chip_data *chip = drv_data->cur_chip; | |
295 | u32 sccr1_reg; | |
296 | ||
297 | sccr1_reg = read_SSCR1(reg) & ~drv_data->int_cr1; | |
298 | sccr1_reg &= ~SSCR1_RFT; | |
299 | sccr1_reg |= chip->threshold; | |
300 | write_SSCR1(sccr1_reg, reg); | |
301 | } | |
302 | ||
8d94cc50 | 303 | static void int_error_stop(struct driver_data *drv_data, const char* msg) |
e0c9905e | 304 | { |
cf43369d | 305 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 306 | |
8d94cc50 | 307 | /* Stop and reset SSP */ |
2a8626a9 | 308 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
579d3bb2 | 309 | reset_sccr1(drv_data); |
2a8626a9 | 310 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 311 | write_SSTO(0, reg); |
cd7bed00 | 312 | pxa2xx_spi_flush(drv_data); |
8d94cc50 | 313 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); |
e0c9905e | 314 | |
8d94cc50 | 315 | dev_err(&drv_data->pdev->dev, "%s\n", msg); |
e0c9905e | 316 | |
8d94cc50 SS |
317 | drv_data->cur_msg->state = ERROR_STATE; |
318 | tasklet_schedule(&drv_data->pump_transfers); | |
319 | } | |
5daa3ba0 | 320 | |
8d94cc50 SS |
321 | static void int_transfer_complete(struct driver_data *drv_data) |
322 | { | |
cf43369d | 323 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 324 | |
8d94cc50 | 325 | /* Stop SSP */ |
2a8626a9 | 326 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
579d3bb2 | 327 | reset_sccr1(drv_data); |
2a8626a9 | 328 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 329 | write_SSTO(0, reg); |
e0c9905e | 330 | |
25985edc | 331 | /* Update total byte transferred return count actual bytes read */ |
8d94cc50 SS |
332 | drv_data->cur_msg->actual_length += drv_data->len - |
333 | (drv_data->rx_end - drv_data->rx); | |
e0c9905e | 334 | |
8423597d NF |
335 | /* Transfer delays and chip select release are |
336 | * handled in pump_transfers or giveback | |
337 | */ | |
e0c9905e | 338 | |
8d94cc50 | 339 | /* Move to next transfer */ |
cd7bed00 | 340 | drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data); |
e0c9905e | 341 | |
8d94cc50 SS |
342 | /* Schedule transfer tasklet */ |
343 | tasklet_schedule(&drv_data->pump_transfers); | |
344 | } | |
e0c9905e | 345 | |
8d94cc50 SS |
346 | static irqreturn_t interrupt_transfer(struct driver_data *drv_data) |
347 | { | |
cf43369d | 348 | void __iomem *reg = drv_data->ioaddr; |
e0c9905e | 349 | |
8d94cc50 SS |
350 | u32 irq_mask = (read_SSCR1(reg) & SSCR1_TIE) ? |
351 | drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS; | |
e0c9905e | 352 | |
8d94cc50 | 353 | u32 irq_status = read_SSSR(reg) & irq_mask; |
e0c9905e | 354 | |
8d94cc50 SS |
355 | if (irq_status & SSSR_ROR) { |
356 | int_error_stop(drv_data, "interrupt_transfer: fifo overrun"); | |
357 | return IRQ_HANDLED; | |
358 | } | |
e0c9905e | 359 | |
8d94cc50 SS |
360 | if (irq_status & SSSR_TINT) { |
361 | write_SSSR(SSSR_TINT, reg); | |
362 | if (drv_data->read(drv_data)) { | |
363 | int_transfer_complete(drv_data); | |
364 | return IRQ_HANDLED; | |
365 | } | |
366 | } | |
e0c9905e | 367 | |
8d94cc50 SS |
368 | /* Drain rx fifo, Fill tx fifo and prevent overruns */ |
369 | do { | |
370 | if (drv_data->read(drv_data)) { | |
371 | int_transfer_complete(drv_data); | |
372 | return IRQ_HANDLED; | |
373 | } | |
374 | } while (drv_data->write(drv_data)); | |
e0c9905e | 375 | |
8d94cc50 SS |
376 | if (drv_data->read(drv_data)) { |
377 | int_transfer_complete(drv_data); | |
378 | return IRQ_HANDLED; | |
379 | } | |
e0c9905e | 380 | |
8d94cc50 | 381 | if (drv_data->tx == drv_data->tx_end) { |
579d3bb2 SAS |
382 | u32 bytes_left; |
383 | u32 sccr1_reg; | |
384 | ||
385 | sccr1_reg = read_SSCR1(reg); | |
386 | sccr1_reg &= ~SSCR1_TIE; | |
387 | ||
388 | /* | |
389 | * PXA25x_SSP has no timeout, set up rx threshould for the | |
25985edc | 390 | * remaining RX bytes. |
579d3bb2 | 391 | */ |
2a8626a9 | 392 | if (pxa25x_ssp_comp(drv_data)) { |
579d3bb2 SAS |
393 | |
394 | sccr1_reg &= ~SSCR1_RFT; | |
395 | ||
396 | bytes_left = drv_data->rx_end - drv_data->rx; | |
397 | switch (drv_data->n_bytes) { | |
398 | case 4: | |
399 | bytes_left >>= 1; | |
400 | case 2: | |
401 | bytes_left >>= 1; | |
8d94cc50 | 402 | } |
579d3bb2 SAS |
403 | |
404 | if (bytes_left > RX_THRESH_DFLT) | |
405 | bytes_left = RX_THRESH_DFLT; | |
406 | ||
407 | sccr1_reg |= SSCR1_RxTresh(bytes_left); | |
e0c9905e | 408 | } |
579d3bb2 | 409 | write_SSCR1(sccr1_reg, reg); |
e0c9905e SS |
410 | } |
411 | ||
5daa3ba0 SS |
412 | /* We did something */ |
413 | return IRQ_HANDLED; | |
e0c9905e SS |
414 | } |
415 | ||
7d12e780 | 416 | static irqreturn_t ssp_int(int irq, void *dev_id) |
e0c9905e | 417 | { |
c7bec5ab | 418 | struct driver_data *drv_data = dev_id; |
cf43369d | 419 | void __iomem *reg = drv_data->ioaddr; |
49cbb1e0 SAS |
420 | u32 sccr1_reg = read_SSCR1(reg); |
421 | u32 mask = drv_data->mask_sr; | |
422 | u32 status; | |
423 | ||
424 | status = read_SSSR(reg); | |
425 | ||
426 | /* Ignore possible writes if we don't need to write */ | |
427 | if (!(sccr1_reg & SSCR1_TIE)) | |
428 | mask &= ~SSSR_TFS; | |
429 | ||
430 | if (!(status & mask)) | |
431 | return IRQ_NONE; | |
e0c9905e SS |
432 | |
433 | if (!drv_data->cur_msg) { | |
5daa3ba0 SS |
434 | |
435 | write_SSCR0(read_SSCR0(reg) & ~SSCR0_SSE, reg); | |
436 | write_SSCR1(read_SSCR1(reg) & ~drv_data->int_cr1, reg); | |
2a8626a9 | 437 | if (!pxa25x_ssp_comp(drv_data)) |
5daa3ba0 | 438 | write_SSTO(0, reg); |
2a8626a9 | 439 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
5daa3ba0 | 440 | |
e0c9905e | 441 | dev_err(&drv_data->pdev->dev, "bad message state " |
8d94cc50 | 442 | "in interrupt handler\n"); |
5daa3ba0 | 443 | |
e0c9905e SS |
444 | /* Never fail */ |
445 | return IRQ_HANDLED; | |
446 | } | |
447 | ||
448 | return drv_data->transfer_handler(drv_data); | |
449 | } | |
450 | ||
3343b7a6 | 451 | static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate) |
2f1a74e5 | 452 | { |
3343b7a6 MW |
453 | unsigned long ssp_clk = drv_data->max_clk_rate; |
454 | const struct ssp_device *ssp = drv_data->ssp; | |
455 | ||
456 | rate = min_t(int, ssp_clk, rate); | |
2f1a74e5 | 457 | |
2a8626a9 | 458 | if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP) |
2f1a74e5 | 459 | return ((ssp_clk / (2 * rate) - 1) & 0xff) << 8; |
460 | else | |
461 | return ((ssp_clk / rate - 1) & 0xfff) << 8; | |
462 | } | |
463 | ||
e0c9905e SS |
464 | static void pump_transfers(unsigned long data) |
465 | { | |
466 | struct driver_data *drv_data = (struct driver_data *)data; | |
467 | struct spi_message *message = NULL; | |
468 | struct spi_transfer *transfer = NULL; | |
469 | struct spi_transfer *previous = NULL; | |
470 | struct chip_data *chip = NULL; | |
cf43369d | 471 | void __iomem *reg = drv_data->ioaddr; |
9708c121 SS |
472 | u32 clk_div = 0; |
473 | u8 bits = 0; | |
474 | u32 speed = 0; | |
475 | u32 cr0; | |
8d94cc50 SS |
476 | u32 cr1; |
477 | u32 dma_thresh = drv_data->cur_chip->dma_threshold; | |
478 | u32 dma_burst = drv_data->cur_chip->dma_burst_size; | |
e0c9905e SS |
479 | |
480 | /* Get current state information */ | |
481 | message = drv_data->cur_msg; | |
482 | transfer = drv_data->cur_transfer; | |
483 | chip = drv_data->cur_chip; | |
484 | ||
485 | /* Handle for abort */ | |
486 | if (message->state == ERROR_STATE) { | |
487 | message->status = -EIO; | |
5daa3ba0 | 488 | giveback(drv_data); |
e0c9905e SS |
489 | return; |
490 | } | |
491 | ||
492 | /* Handle end of message */ | |
493 | if (message->state == DONE_STATE) { | |
494 | message->status = 0; | |
5daa3ba0 | 495 | giveback(drv_data); |
e0c9905e SS |
496 | return; |
497 | } | |
498 | ||
8423597d | 499 | /* Delay if requested at end of transfer before CS change */ |
e0c9905e SS |
500 | if (message->state == RUNNING_STATE) { |
501 | previous = list_entry(transfer->transfer_list.prev, | |
502 | struct spi_transfer, | |
503 | transfer_list); | |
504 | if (previous->delay_usecs) | |
505 | udelay(previous->delay_usecs); | |
8423597d NF |
506 | |
507 | /* Drop chip select only if cs_change is requested */ | |
508 | if (previous->cs_change) | |
a7bb3909 | 509 | cs_deassert(drv_data); |
e0c9905e SS |
510 | } |
511 | ||
cd7bed00 MW |
512 | /* Check if we can DMA this transfer */ |
513 | if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) { | |
7e964455 NF |
514 | |
515 | /* reject already-mapped transfers; PIO won't always work */ | |
516 | if (message->is_dma_mapped | |
517 | || transfer->rx_dma || transfer->tx_dma) { | |
518 | dev_err(&drv_data->pdev->dev, | |
519 | "pump_transfers: mapped transfer length " | |
20b918dc | 520 | "of %u is greater than %d\n", |
7e964455 NF |
521 | transfer->len, MAX_DMA_LEN); |
522 | message->status = -EINVAL; | |
523 | giveback(drv_data); | |
524 | return; | |
525 | } | |
526 | ||
527 | /* warn ... we force this to PIO mode */ | |
528 | if (printk_ratelimit()) | |
529 | dev_warn(&message->spi->dev, "pump_transfers: " | |
530 | "DMA disabled for transfer length %ld " | |
531 | "greater than %d\n", | |
532 | (long)drv_data->len, MAX_DMA_LEN); | |
8d94cc50 SS |
533 | } |
534 | ||
e0c9905e | 535 | /* Setup the transfer state based on the type of transfer */ |
cd7bed00 | 536 | if (pxa2xx_spi_flush(drv_data) == 0) { |
e0c9905e SS |
537 | dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n"); |
538 | message->status = -EIO; | |
5daa3ba0 | 539 | giveback(drv_data); |
e0c9905e SS |
540 | return; |
541 | } | |
9708c121 | 542 | drv_data->n_bytes = chip->n_bytes; |
e0c9905e SS |
543 | drv_data->tx = (void *)transfer->tx_buf; |
544 | drv_data->tx_end = drv_data->tx + transfer->len; | |
545 | drv_data->rx = transfer->rx_buf; | |
546 | drv_data->rx_end = drv_data->rx + transfer->len; | |
547 | drv_data->rx_dma = transfer->rx_dma; | |
548 | drv_data->tx_dma = transfer->tx_dma; | |
cd7bed00 | 549 | drv_data->len = transfer->len; |
e0c9905e SS |
550 | drv_data->write = drv_data->tx ? chip->write : null_writer; |
551 | drv_data->read = drv_data->rx ? chip->read : null_reader; | |
9708c121 SS |
552 | |
553 | /* Change speed and bit per word on a per transfer */ | |
8d94cc50 | 554 | cr0 = chip->cr0; |
9708c121 SS |
555 | if (transfer->speed_hz || transfer->bits_per_word) { |
556 | ||
9708c121 SS |
557 | bits = chip->bits_per_word; |
558 | speed = chip->speed_hz; | |
559 | ||
560 | if (transfer->speed_hz) | |
561 | speed = transfer->speed_hz; | |
562 | ||
563 | if (transfer->bits_per_word) | |
564 | bits = transfer->bits_per_word; | |
565 | ||
3343b7a6 | 566 | clk_div = ssp_get_clk_div(drv_data, speed); |
9708c121 SS |
567 | |
568 | if (bits <= 8) { | |
569 | drv_data->n_bytes = 1; | |
9708c121 SS |
570 | drv_data->read = drv_data->read != null_reader ? |
571 | u8_reader : null_reader; | |
572 | drv_data->write = drv_data->write != null_writer ? | |
573 | u8_writer : null_writer; | |
574 | } else if (bits <= 16) { | |
575 | drv_data->n_bytes = 2; | |
9708c121 SS |
576 | drv_data->read = drv_data->read != null_reader ? |
577 | u16_reader : null_reader; | |
578 | drv_data->write = drv_data->write != null_writer ? | |
579 | u16_writer : null_writer; | |
580 | } else if (bits <= 32) { | |
581 | drv_data->n_bytes = 4; | |
9708c121 SS |
582 | drv_data->read = drv_data->read != null_reader ? |
583 | u32_reader : null_reader; | |
584 | drv_data->write = drv_data->write != null_writer ? | |
585 | u32_writer : null_writer; | |
586 | } | |
8d94cc50 SS |
587 | /* if bits/word is changed in dma mode, then must check the |
588 | * thresholds and burst also */ | |
589 | if (chip->enable_dma) { | |
cd7bed00 MW |
590 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, |
591 | message->spi, | |
8d94cc50 SS |
592 | bits, &dma_burst, |
593 | &dma_thresh)) | |
594 | if (printk_ratelimit()) | |
595 | dev_warn(&message->spi->dev, | |
7e964455 | 596 | "pump_transfers: " |
8d94cc50 SS |
597 | "DMA burst size reduced to " |
598 | "match bits_per_word\n"); | |
599 | } | |
9708c121 SS |
600 | |
601 | cr0 = clk_div | |
602 | | SSCR0_Motorola | |
5daa3ba0 | 603 | | SSCR0_DataSize(bits > 16 ? bits - 16 : bits) |
9708c121 SS |
604 | | SSCR0_SSE |
605 | | (bits > 16 ? SSCR0_EDSS : 0); | |
9708c121 SS |
606 | } |
607 | ||
e0c9905e SS |
608 | message->state = RUNNING_STATE; |
609 | ||
7e964455 | 610 | drv_data->dma_mapped = 0; |
cd7bed00 MW |
611 | if (pxa2xx_spi_dma_is_possible(drv_data->len)) |
612 | drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data); | |
7e964455 | 613 | if (drv_data->dma_mapped) { |
e0c9905e SS |
614 | |
615 | /* Ensure we have the correct interrupt handler */ | |
cd7bed00 MW |
616 | drv_data->transfer_handler = pxa2xx_spi_dma_transfer; |
617 | ||
618 | pxa2xx_spi_dma_prepare(drv_data, dma_burst); | |
e0c9905e | 619 | |
8d94cc50 SS |
620 | /* Clear status and start DMA engine */ |
621 | cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1; | |
e0c9905e | 622 | write_SSSR(drv_data->clear_sr, reg); |
cd7bed00 MW |
623 | |
624 | pxa2xx_spi_dma_start(drv_data); | |
e0c9905e SS |
625 | } else { |
626 | /* Ensure we have the correct interrupt handler */ | |
627 | drv_data->transfer_handler = interrupt_transfer; | |
628 | ||
8d94cc50 SS |
629 | /* Clear status */ |
630 | cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1; | |
2a8626a9 | 631 | write_SSSR_CS(drv_data, drv_data->clear_sr); |
8d94cc50 SS |
632 | } |
633 | ||
634 | /* see if we need to reload the config registers */ | |
635 | if ((read_SSCR0(reg) != cr0) | |
636 | || (read_SSCR1(reg) & SSCR1_CHANGE_MASK) != | |
637 | (cr1 & SSCR1_CHANGE_MASK)) { | |
638 | ||
b97c74bd | 639 | /* stop the SSP, and update the other bits */ |
8d94cc50 | 640 | write_SSCR0(cr0 & ~SSCR0_SSE, reg); |
2a8626a9 | 641 | if (!pxa25x_ssp_comp(drv_data)) |
e0c9905e | 642 | write_SSTO(chip->timeout, reg); |
b97c74bd NF |
643 | /* first set CR1 without interrupt and service enables */ |
644 | write_SSCR1(cr1 & SSCR1_CHANGE_MASK, reg); | |
645 | /* restart the SSP */ | |
8d94cc50 | 646 | write_SSCR0(cr0, reg); |
b97c74bd | 647 | |
8d94cc50 | 648 | } else { |
2a8626a9 | 649 | if (!pxa25x_ssp_comp(drv_data)) |
8d94cc50 | 650 | write_SSTO(chip->timeout, reg); |
e0c9905e | 651 | } |
b97c74bd | 652 | |
a7bb3909 | 653 | cs_assert(drv_data); |
b97c74bd NF |
654 | |
655 | /* after chip select, release the data by enabling service | |
656 | * requests and interrupts, without changing any mode bits */ | |
657 | write_SSCR1(cr1, reg); | |
e0c9905e SS |
658 | } |
659 | ||
7f86bde9 MW |
660 | static int pxa2xx_spi_transfer_one_message(struct spi_master *master, |
661 | struct spi_message *msg) | |
e0c9905e | 662 | { |
7f86bde9 | 663 | struct driver_data *drv_data = spi_master_get_devdata(master); |
e0c9905e | 664 | |
7f86bde9 | 665 | drv_data->cur_msg = msg; |
e0c9905e SS |
666 | /* Initial message state*/ |
667 | drv_data->cur_msg->state = START_STATE; | |
668 | drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next, | |
669 | struct spi_transfer, | |
670 | transfer_list); | |
671 | ||
8d94cc50 SS |
672 | /* prepare to setup the SSP, in pump_transfers, using the per |
673 | * chip configuration */ | |
e0c9905e | 674 | drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi); |
e0c9905e SS |
675 | |
676 | /* Mark as busy and launch transfers */ | |
677 | tasklet_schedule(&drv_data->pump_transfers); | |
e0c9905e SS |
678 | return 0; |
679 | } | |
680 | ||
a7bb3909 EM |
681 | static int setup_cs(struct spi_device *spi, struct chip_data *chip, |
682 | struct pxa2xx_spi_chip *chip_info) | |
683 | { | |
684 | int err = 0; | |
685 | ||
686 | if (chip == NULL || chip_info == NULL) | |
687 | return 0; | |
688 | ||
689 | /* NOTE: setup() can be called multiple times, possibly with | |
690 | * different chip_info, release previously requested GPIO | |
691 | */ | |
692 | if (gpio_is_valid(chip->gpio_cs)) | |
693 | gpio_free(chip->gpio_cs); | |
694 | ||
695 | /* If (*cs_control) is provided, ignore GPIO chip select */ | |
696 | if (chip_info->cs_control) { | |
697 | chip->cs_control = chip_info->cs_control; | |
698 | return 0; | |
699 | } | |
700 | ||
701 | if (gpio_is_valid(chip_info->gpio_cs)) { | |
702 | err = gpio_request(chip_info->gpio_cs, "SPI_CS"); | |
703 | if (err) { | |
704 | dev_err(&spi->dev, "failed to request chip select " | |
705 | "GPIO%d\n", chip_info->gpio_cs); | |
706 | return err; | |
707 | } | |
708 | ||
709 | chip->gpio_cs = chip_info->gpio_cs; | |
710 | chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH; | |
711 | ||
712 | err = gpio_direction_output(chip->gpio_cs, | |
713 | !chip->gpio_cs_inverted); | |
714 | } | |
715 | ||
716 | return err; | |
717 | } | |
718 | ||
e0c9905e SS |
719 | static int setup(struct spi_device *spi) |
720 | { | |
721 | struct pxa2xx_spi_chip *chip_info = NULL; | |
722 | struct chip_data *chip; | |
723 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); | |
724 | unsigned int clk_div; | |
f1f640a9 VS |
725 | uint tx_thres = TX_THRESH_DFLT; |
726 | uint rx_thres = RX_THRESH_DFLT; | |
e0c9905e | 727 | |
2a8626a9 | 728 | if (!pxa25x_ssp_comp(drv_data) |
8d94cc50 SS |
729 | && (spi->bits_per_word < 4 || spi->bits_per_word > 32)) { |
730 | dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d " | |
731 | "b/w not 4-32 for type non-PXA25x_SSP\n", | |
732 | drv_data->ssp_type, spi->bits_per_word); | |
e0c9905e | 733 | return -EINVAL; |
2a8626a9 | 734 | } else if (pxa25x_ssp_comp(drv_data) |
8d94cc50 SS |
735 | && (spi->bits_per_word < 4 |
736 | || spi->bits_per_word > 16)) { | |
737 | dev_err(&spi->dev, "failed setup: ssp_type=%d, bits/wrd=%d " | |
738 | "b/w not 4-16 for type PXA25x_SSP\n", | |
739 | drv_data->ssp_type, spi->bits_per_word); | |
e0c9905e | 740 | return -EINVAL; |
8d94cc50 | 741 | } |
e0c9905e | 742 | |
8d94cc50 | 743 | /* Only alloc on first setup */ |
e0c9905e | 744 | chip = spi_get_ctldata(spi); |
8d94cc50 | 745 | if (!chip) { |
e0c9905e | 746 | chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL); |
8d94cc50 SS |
747 | if (!chip) { |
748 | dev_err(&spi->dev, | |
749 | "failed setup: can't allocate chip data\n"); | |
e0c9905e | 750 | return -ENOMEM; |
8d94cc50 | 751 | } |
e0c9905e | 752 | |
2a8626a9 SAS |
753 | if (drv_data->ssp_type == CE4100_SSP) { |
754 | if (spi->chip_select > 4) { | |
755 | dev_err(&spi->dev, "failed setup: " | |
756 | "cs number must not be > 4.\n"); | |
757 | kfree(chip); | |
758 | return -EINVAL; | |
759 | } | |
760 | ||
761 | chip->frm = spi->chip_select; | |
762 | } else | |
763 | chip->gpio_cs = -1; | |
e0c9905e | 764 | chip->enable_dma = 0; |
f1f640a9 | 765 | chip->timeout = TIMOUT_DFLT; |
e0c9905e SS |
766 | } |
767 | ||
8d94cc50 SS |
768 | /* protocol drivers may change the chip settings, so... |
769 | * if chip_info exists, use it */ | |
770 | chip_info = spi->controller_data; | |
771 | ||
e0c9905e | 772 | /* chip_info isn't always needed */ |
8d94cc50 | 773 | chip->cr1 = 0; |
e0c9905e | 774 | if (chip_info) { |
f1f640a9 VS |
775 | if (chip_info->timeout) |
776 | chip->timeout = chip_info->timeout; | |
777 | if (chip_info->tx_threshold) | |
778 | tx_thres = chip_info->tx_threshold; | |
779 | if (chip_info->rx_threshold) | |
780 | rx_thres = chip_info->rx_threshold; | |
781 | chip->enable_dma = drv_data->master_info->enable_dma; | |
e0c9905e | 782 | chip->dma_threshold = 0; |
e0c9905e SS |
783 | if (chip_info->enable_loopback) |
784 | chip->cr1 = SSCR1_LBM; | |
785 | } | |
786 | ||
f1f640a9 VS |
787 | chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) | |
788 | (SSCR1_TxTresh(tx_thres) & SSCR1_TFT); | |
789 | ||
8d94cc50 SS |
790 | /* set dma burst and threshold outside of chip_info path so that if |
791 | * chip_info goes away after setting chip->enable_dma, the | |
792 | * burst and threshold can still respond to changes in bits_per_word */ | |
793 | if (chip->enable_dma) { | |
794 | /* set up legal burst and threshold for dma */ | |
cd7bed00 MW |
795 | if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi, |
796 | spi->bits_per_word, | |
8d94cc50 SS |
797 | &chip->dma_burst_size, |
798 | &chip->dma_threshold)) { | |
799 | dev_warn(&spi->dev, "in setup: DMA burst size reduced " | |
800 | "to match bits_per_word\n"); | |
801 | } | |
802 | } | |
803 | ||
3343b7a6 | 804 | clk_div = ssp_get_clk_div(drv_data, spi->max_speed_hz); |
9708c121 | 805 | chip->speed_hz = spi->max_speed_hz; |
e0c9905e SS |
806 | |
807 | chip->cr0 = clk_div | |
808 | | SSCR0_Motorola | |
5daa3ba0 SS |
809 | | SSCR0_DataSize(spi->bits_per_word > 16 ? |
810 | spi->bits_per_word - 16 : spi->bits_per_word) | |
e0c9905e SS |
811 | | SSCR0_SSE |
812 | | (spi->bits_per_word > 16 ? SSCR0_EDSS : 0); | |
7f6ee1ad JC |
813 | chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH); |
814 | chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0) | |
815 | | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0); | |
e0c9905e SS |
816 | |
817 | /* NOTE: PXA25x_SSP _could_ use external clocking ... */ | |
2a8626a9 | 818 | if (!pxa25x_ssp_comp(drv_data)) |
7d077197 | 819 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
3343b7a6 | 820 | drv_data->max_clk_rate |
c9840daa EM |
821 | / (1 + ((chip->cr0 & SSCR0_SCR(0xfff)) >> 8)), |
822 | chip->enable_dma ? "DMA" : "PIO"); | |
e0c9905e | 823 | else |
7d077197 | 824 | dev_dbg(&spi->dev, "%ld Hz actual, %s\n", |
3343b7a6 | 825 | drv_data->max_clk_rate / 2 |
c9840daa EM |
826 | / (1 + ((chip->cr0 & SSCR0_SCR(0x0ff)) >> 8)), |
827 | chip->enable_dma ? "DMA" : "PIO"); | |
e0c9905e SS |
828 | |
829 | if (spi->bits_per_word <= 8) { | |
830 | chip->n_bytes = 1; | |
e0c9905e SS |
831 | chip->read = u8_reader; |
832 | chip->write = u8_writer; | |
833 | } else if (spi->bits_per_word <= 16) { | |
834 | chip->n_bytes = 2; | |
e0c9905e SS |
835 | chip->read = u16_reader; |
836 | chip->write = u16_writer; | |
837 | } else if (spi->bits_per_word <= 32) { | |
838 | chip->cr0 |= SSCR0_EDSS; | |
839 | chip->n_bytes = 4; | |
e0c9905e SS |
840 | chip->read = u32_reader; |
841 | chip->write = u32_writer; | |
842 | } else { | |
843 | dev_err(&spi->dev, "invalid wordsize\n"); | |
e0c9905e SS |
844 | return -ENODEV; |
845 | } | |
9708c121 | 846 | chip->bits_per_word = spi->bits_per_word; |
e0c9905e SS |
847 | |
848 | spi_set_ctldata(spi, chip); | |
849 | ||
2a8626a9 SAS |
850 | if (drv_data->ssp_type == CE4100_SSP) |
851 | return 0; | |
852 | ||
a7bb3909 | 853 | return setup_cs(spi, chip, chip_info); |
e0c9905e SS |
854 | } |
855 | ||
0ffa0285 | 856 | static void cleanup(struct spi_device *spi) |
e0c9905e | 857 | { |
0ffa0285 | 858 | struct chip_data *chip = spi_get_ctldata(spi); |
2a8626a9 | 859 | struct driver_data *drv_data = spi_master_get_devdata(spi->master); |
e0c9905e | 860 | |
7348d82a DR |
861 | if (!chip) |
862 | return; | |
863 | ||
2a8626a9 | 864 | if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs)) |
a7bb3909 EM |
865 | gpio_free(chip->gpio_cs); |
866 | ||
e0c9905e SS |
867 | kfree(chip); |
868 | } | |
869 | ||
fd4a319b | 870 | static int pxa2xx_spi_probe(struct platform_device *pdev) |
e0c9905e SS |
871 | { |
872 | struct device *dev = &pdev->dev; | |
873 | struct pxa2xx_spi_master *platform_info; | |
874 | struct spi_master *master; | |
65a00a20 | 875 | struct driver_data *drv_data; |
2f1a74e5 | 876 | struct ssp_device *ssp; |
65a00a20 | 877 | int status; |
e0c9905e | 878 | |
851bacf5 MW |
879 | platform_info = dev_get_platdata(dev); |
880 | if (!platform_info) { | |
881 | dev_err(&pdev->dev, "missing platform data\n"); | |
882 | return -ENODEV; | |
883 | } | |
e0c9905e | 884 | |
baffe169 | 885 | ssp = pxa_ssp_request(pdev->id, pdev->name); |
851bacf5 MW |
886 | if (!ssp) |
887 | ssp = &platform_info->ssp; | |
888 | ||
889 | if (!ssp->mmio_base) { | |
890 | dev_err(&pdev->dev, "failed to get ssp\n"); | |
e0c9905e SS |
891 | return -ENODEV; |
892 | } | |
893 | ||
894 | /* Allocate master with space for drv_data and null dma buffer */ | |
895 | master = spi_alloc_master(dev, sizeof(struct driver_data) + 16); | |
896 | if (!master) { | |
65a00a20 | 897 | dev_err(&pdev->dev, "cannot alloc spi_master\n"); |
baffe169 | 898 | pxa_ssp_free(ssp); |
e0c9905e SS |
899 | return -ENOMEM; |
900 | } | |
901 | drv_data = spi_master_get_devdata(master); | |
902 | drv_data->master = master; | |
903 | drv_data->master_info = platform_info; | |
904 | drv_data->pdev = pdev; | |
2f1a74e5 | 905 | drv_data->ssp = ssp; |
e0c9905e | 906 | |
21486af0 | 907 | master->dev.parent = &pdev->dev; |
21486af0 | 908 | master->dev.of_node = pdev->dev.of_node; |
e7db06b5 | 909 | /* the spi->mode bits understood by this driver: */ |
50e0a7bd | 910 | master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH; |
e7db06b5 | 911 | |
851bacf5 | 912 | master->bus_num = ssp->port_id; |
e0c9905e | 913 | master->num_chipselect = platform_info->num_chipselect; |
7ad0ba91 | 914 | master->dma_alignment = DMA_ALIGNMENT; |
e0c9905e SS |
915 | master->cleanup = cleanup; |
916 | master->setup = setup; | |
7f86bde9 | 917 | master->transfer_one_message = pxa2xx_spi_transfer_one_message; |
e0c9905e | 918 | |
2f1a74e5 | 919 | drv_data->ssp_type = ssp->type; |
2b9b84f4 | 920 | drv_data->null_dma_buf = (u32 *)PTR_ALIGN(&drv_data[1], DMA_ALIGNMENT); |
e0c9905e | 921 | |
2f1a74e5 | 922 | drv_data->ioaddr = ssp->mmio_base; |
923 | drv_data->ssdr_physical = ssp->phys_base + SSDR; | |
2a8626a9 | 924 | if (pxa25x_ssp_comp(drv_data)) { |
e0c9905e SS |
925 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE; |
926 | drv_data->dma_cr1 = 0; | |
927 | drv_data->clear_sr = SSSR_ROR; | |
928 | drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR; | |
929 | } else { | |
930 | drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE; | |
931 | drv_data->dma_cr1 = SSCR1_TSRE | SSCR1_RSRE | SSCR1_TINTE; | |
932 | drv_data->clear_sr = SSSR_ROR | SSSR_TINT; | |
933 | drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR; | |
934 | } | |
935 | ||
49cbb1e0 SAS |
936 | status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev), |
937 | drv_data); | |
e0c9905e | 938 | if (status < 0) { |
65a00a20 | 939 | dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq); |
e0c9905e SS |
940 | goto out_error_master_alloc; |
941 | } | |
942 | ||
943 | /* Setup DMA if requested */ | |
944 | drv_data->tx_channel = -1; | |
945 | drv_data->rx_channel = -1; | |
946 | if (platform_info->enable_dma) { | |
cd7bed00 MW |
947 | status = pxa2xx_spi_dma_setup(drv_data); |
948 | if (status) { | |
949 | dev_warn(dev, "failed to setup DMA, using PIO\n"); | |
950 | platform_info->enable_dma = false; | |
e0c9905e | 951 | } |
e0c9905e SS |
952 | } |
953 | ||
954 | /* Enable SOC clock */ | |
3343b7a6 MW |
955 | clk_prepare_enable(ssp->clk); |
956 | ||
957 | drv_data->max_clk_rate = clk_get_rate(ssp->clk); | |
e0c9905e SS |
958 | |
959 | /* Load default SSP configuration */ | |
960 | write_SSCR0(0, drv_data->ioaddr); | |
f1f640a9 VS |
961 | write_SSCR1(SSCR1_RxTresh(RX_THRESH_DFLT) | |
962 | SSCR1_TxTresh(TX_THRESH_DFLT), | |
963 | drv_data->ioaddr); | |
c9840daa | 964 | write_SSCR0(SSCR0_SCR(2) |
e0c9905e SS |
965 | | SSCR0_Motorola |
966 | | SSCR0_DataSize(8), | |
967 | drv_data->ioaddr); | |
2a8626a9 | 968 | if (!pxa25x_ssp_comp(drv_data)) |
e0c9905e SS |
969 | write_SSTO(0, drv_data->ioaddr); |
970 | write_SSPSP(0, drv_data->ioaddr); | |
971 | ||
7f86bde9 MW |
972 | tasklet_init(&drv_data->pump_transfers, pump_transfers, |
973 | (unsigned long)drv_data); | |
e0c9905e SS |
974 | |
975 | /* Register with the SPI framework */ | |
976 | platform_set_drvdata(pdev, drv_data); | |
977 | status = spi_register_master(master); | |
978 | if (status != 0) { | |
979 | dev_err(&pdev->dev, "problem registering spi master\n"); | |
7f86bde9 | 980 | goto out_error_clock_enabled; |
e0c9905e SS |
981 | } |
982 | ||
983 | return status; | |
984 | ||
e0c9905e | 985 | out_error_clock_enabled: |
3343b7a6 | 986 | clk_disable_unprepare(ssp->clk); |
cd7bed00 | 987 | pxa2xx_spi_dma_release(drv_data); |
2f1a74e5 | 988 | free_irq(ssp->irq, drv_data); |
e0c9905e SS |
989 | |
990 | out_error_master_alloc: | |
991 | spi_master_put(master); | |
baffe169 | 992 | pxa_ssp_free(ssp); |
e0c9905e SS |
993 | return status; |
994 | } | |
995 | ||
996 | static int pxa2xx_spi_remove(struct platform_device *pdev) | |
997 | { | |
998 | struct driver_data *drv_data = platform_get_drvdata(pdev); | |
51e911e2 | 999 | struct ssp_device *ssp; |
e0c9905e SS |
1000 | |
1001 | if (!drv_data) | |
1002 | return 0; | |
51e911e2 | 1003 | ssp = drv_data->ssp; |
e0c9905e | 1004 | |
e0c9905e SS |
1005 | /* Disable the SSP at the peripheral and SOC level */ |
1006 | write_SSCR0(0, drv_data->ioaddr); | |
3343b7a6 | 1007 | clk_disable_unprepare(ssp->clk); |
e0c9905e SS |
1008 | |
1009 | /* Release DMA */ | |
cd7bed00 MW |
1010 | if (drv_data->master_info->enable_dma) |
1011 | pxa2xx_spi_dma_release(drv_data); | |
e0c9905e SS |
1012 | |
1013 | /* Release IRQ */ | |
2f1a74e5 | 1014 | free_irq(ssp->irq, drv_data); |
1015 | ||
1016 | /* Release SSP */ | |
baffe169 | 1017 | pxa_ssp_free(ssp); |
e0c9905e SS |
1018 | |
1019 | /* Disconnect from the SPI framework */ | |
1020 | spi_unregister_master(drv_data->master); | |
1021 | ||
1022 | /* Prevent double remove */ | |
1023 | platform_set_drvdata(pdev, NULL); | |
1024 | ||
1025 | return 0; | |
1026 | } | |
1027 | ||
1028 | static void pxa2xx_spi_shutdown(struct platform_device *pdev) | |
1029 | { | |
1030 | int status = 0; | |
1031 | ||
1032 | if ((status = pxa2xx_spi_remove(pdev)) != 0) | |
1033 | dev_err(&pdev->dev, "shutdown failed with %d\n", status); | |
1034 | } | |
1035 | ||
1036 | #ifdef CONFIG_PM | |
86d2593a | 1037 | static int pxa2xx_spi_suspend(struct device *dev) |
e0c9905e | 1038 | { |
86d2593a | 1039 | struct driver_data *drv_data = dev_get_drvdata(dev); |
2f1a74e5 | 1040 | struct ssp_device *ssp = drv_data->ssp; |
e0c9905e SS |
1041 | int status = 0; |
1042 | ||
7f86bde9 | 1043 | status = spi_master_suspend(drv_data->master); |
e0c9905e SS |
1044 | if (status != 0) |
1045 | return status; | |
1046 | write_SSCR0(0, drv_data->ioaddr); | |
3343b7a6 | 1047 | clk_disable_unprepare(ssp->clk); |
e0c9905e SS |
1048 | |
1049 | return 0; | |
1050 | } | |
1051 | ||
86d2593a | 1052 | static int pxa2xx_spi_resume(struct device *dev) |
e0c9905e | 1053 | { |
86d2593a | 1054 | struct driver_data *drv_data = dev_get_drvdata(dev); |
2f1a74e5 | 1055 | struct ssp_device *ssp = drv_data->ssp; |
e0c9905e SS |
1056 | int status = 0; |
1057 | ||
cd7bed00 | 1058 | pxa2xx_spi_dma_resume(drv_data); |
148da331 | 1059 | |
e0c9905e | 1060 | /* Enable the SSP clock */ |
3343b7a6 | 1061 | clk_prepare_enable(ssp->clk); |
e0c9905e SS |
1062 | |
1063 | /* Start the queue running */ | |
7f86bde9 | 1064 | status = spi_master_resume(drv_data->master); |
e0c9905e | 1065 | if (status != 0) { |
86d2593a | 1066 | dev_err(dev, "problem starting queue (%d)\n", status); |
e0c9905e SS |
1067 | return status; |
1068 | } | |
1069 | ||
1070 | return 0; | |
1071 | } | |
86d2593a | 1072 | |
47145210 | 1073 | static const struct dev_pm_ops pxa2xx_spi_pm_ops = { |
86d2593a MR |
1074 | .suspend = pxa2xx_spi_suspend, |
1075 | .resume = pxa2xx_spi_resume, | |
1076 | }; | |
1077 | #endif | |
e0c9905e SS |
1078 | |
1079 | static struct platform_driver driver = { | |
1080 | .driver = { | |
86d2593a MR |
1081 | .name = "pxa2xx-spi", |
1082 | .owner = THIS_MODULE, | |
1083 | #ifdef CONFIG_PM | |
1084 | .pm = &pxa2xx_spi_pm_ops, | |
1085 | #endif | |
e0c9905e | 1086 | }, |
fbd29a14 | 1087 | .probe = pxa2xx_spi_probe, |
d1e44d9c | 1088 | .remove = pxa2xx_spi_remove, |
e0c9905e | 1089 | .shutdown = pxa2xx_spi_shutdown, |
e0c9905e SS |
1090 | }; |
1091 | ||
1092 | static int __init pxa2xx_spi_init(void) | |
1093 | { | |
fbd29a14 | 1094 | return platform_driver_register(&driver); |
e0c9905e | 1095 | } |
5b61a749 | 1096 | subsys_initcall(pxa2xx_spi_init); |
e0c9905e SS |
1097 | |
1098 | static void __exit pxa2xx_spi_exit(void) | |
1099 | { | |
1100 | platform_driver_unregister(&driver); | |
1101 | } | |
1102 | module_exit(pxa2xx_spi_exit); |