]>
Commit | Line | Data |
---|---|---|
8187a2b7 ZN |
1 | #ifndef _INTEL_RINGBUFFER_H_ |
2 | #define _INTEL_RINGBUFFER_H_ | |
3 | ||
44e895a8 | 4 | #include <linux/hashtable.h> |
06fbca71 | 5 | #include "i915_gem_batch_pool.h" |
dcff85c8 | 6 | #include "i915_gem_request.h" |
44e895a8 BV |
7 | |
8 | #define I915_CMD_HASH_ORDER 9 | |
9 | ||
4712274c OM |
10 | /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill, |
11 | * but keeps the logic simple. Indeed, the whole purpose of this macro is just | |
12 | * to give some inclination as to some of the magic values used in the various | |
13 | * workarounds! | |
14 | */ | |
15 | #define CACHELINE_BYTES 64 | |
17ee950d | 16 | #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t)) |
4712274c | 17 | |
633cf8f5 VS |
18 | /* |
19 | * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use" | |
20 | * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use" | |
21 | * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use" | |
22 | * | |
23 | * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same | |
24 | * cacheline, the Head Pointer must not be greater than the Tail | |
25 | * Pointer." | |
26 | */ | |
27 | #define I915_RING_FREE_SPACE 64 | |
28 | ||
57e88531 CW |
29 | struct intel_hw_status_page { |
30 | struct i915_vma *vma; | |
31 | u32 *page_addr; | |
32 | u32 ggtt_offset; | |
8187a2b7 ZN |
33 | }; |
34 | ||
bbdc070a DG |
35 | #define I915_READ_TAIL(engine) I915_READ(RING_TAIL((engine)->mmio_base)) |
36 | #define I915_WRITE_TAIL(engine, val) I915_WRITE(RING_TAIL((engine)->mmio_base), val) | |
cae5852d | 37 | |
bbdc070a DG |
38 | #define I915_READ_START(engine) I915_READ(RING_START((engine)->mmio_base)) |
39 | #define I915_WRITE_START(engine, val) I915_WRITE(RING_START((engine)->mmio_base), val) | |
cae5852d | 40 | |
bbdc070a DG |
41 | #define I915_READ_HEAD(engine) I915_READ(RING_HEAD((engine)->mmio_base)) |
42 | #define I915_WRITE_HEAD(engine, val) I915_WRITE(RING_HEAD((engine)->mmio_base), val) | |
cae5852d | 43 | |
bbdc070a DG |
44 | #define I915_READ_CTL(engine) I915_READ(RING_CTL((engine)->mmio_base)) |
45 | #define I915_WRITE_CTL(engine, val) I915_WRITE(RING_CTL((engine)->mmio_base), val) | |
cae5852d | 46 | |
bbdc070a DG |
47 | #define I915_READ_IMR(engine) I915_READ(RING_IMR((engine)->mmio_base)) |
48 | #define I915_WRITE_IMR(engine, val) I915_WRITE(RING_IMR((engine)->mmio_base), val) | |
870e86dd | 49 | |
bbdc070a DG |
50 | #define I915_READ_MODE(engine) I915_READ(RING_MI_MODE((engine)->mmio_base)) |
51 | #define I915_WRITE_MODE(engine, val) I915_WRITE(RING_MI_MODE((engine)->mmio_base), val) | |
e9fea574 | 52 | |
3e78998a BW |
53 | /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to |
54 | * do the writes, and that must have qw aligned offsets, simply pretend it's 8b. | |
55 | */ | |
8c12672e CW |
56 | #define gen8_semaphore_seqno_size sizeof(uint64_t) |
57 | #define GEN8_SEMAPHORE_OFFSET(__from, __to) \ | |
58 | (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size) | |
3e78998a | 59 | #define GEN8_SIGNAL_OFFSET(__ring, to) \ |
51d545d0 | 60 | (dev_priv->semaphore->node.start + \ |
8c12672e | 61 | GEN8_SEMAPHORE_OFFSET((__ring)->id, (to))) |
3e78998a | 62 | #define GEN8_WAIT_OFFSET(__ring, from) \ |
51d545d0 | 63 | (dev_priv->semaphore->node.start + \ |
8c12672e | 64 | GEN8_SEMAPHORE_OFFSET(from, (__ring)->id)) |
3e78998a | 65 | |
7e37f889 | 66 | enum intel_engine_hangcheck_action { |
da661464 | 67 | HANGCHECK_IDLE = 0, |
f2f4d82f JN |
68 | HANGCHECK_WAIT, |
69 | HANGCHECK_ACTIVE, | |
70 | HANGCHECK_KICK, | |
71 | HANGCHECK_HUNG, | |
72 | }; | |
ad8beaea | 73 | |
b6b0fac0 MK |
74 | #define HANGCHECK_SCORE_RING_HUNG 31 |
75 | ||
7e37f889 | 76 | struct intel_engine_hangcheck { |
50877445 | 77 | u64 acthd; |
92cab734 | 78 | u32 seqno; |
05407ff8 | 79 | int score; |
7e37f889 | 80 | enum intel_engine_hangcheck_action action; |
4be17381 | 81 | int deadlock; |
61642ff0 | 82 | u32 instdone[I915_NUM_INSTDONE_REG]; |
92cab734 MK |
83 | }; |
84 | ||
7e37f889 | 85 | struct intel_ring { |
0eb973d3 | 86 | struct i915_vma *vma; |
57e88531 | 87 | void *vaddr; |
8ee14975 | 88 | |
4a570db5 | 89 | struct intel_engine_cs *engine; |
608c1a52 | 90 | struct list_head link; |
0c7dd53b | 91 | |
675d9ad7 CW |
92 | struct list_head request_list; |
93 | ||
8ee14975 OM |
94 | u32 head; |
95 | u32 tail; | |
96 | int space; | |
97 | int size; | |
98 | int effective_size; | |
99 | ||
100 | /** We track the position of the requests in the ring buffer, and | |
101 | * when each is retired we increment last_retired_head as the GPU | |
102 | * must have finished processing the request and so we know we | |
103 | * can advance the ringbuffer up to that position. | |
104 | * | |
105 | * last_retired_head is set to -1 after the value is consumed so | |
106 | * we can detect new retirements. | |
107 | */ | |
108 | u32 last_retired_head; | |
109 | }; | |
110 | ||
e2efd130 | 111 | struct i915_gem_context; |
361b027b | 112 | struct drm_i915_reg_table; |
21076372 | 113 | |
17ee950d AS |
114 | /* |
115 | * we use a single page to load ctx workarounds so all of these | |
116 | * values are referred in terms of dwords | |
117 | * | |
118 | * struct i915_wa_ctx_bb: | |
119 | * offset: specifies batch starting position, also helpful in case | |
120 | * if we want to have multiple batches at different offsets based on | |
121 | * some criteria. It is not a requirement at the moment but provides | |
122 | * an option for future use. | |
123 | * size: size of the batch in DWORDS | |
124 | */ | |
48bb74e4 | 125 | struct i915_ctx_workarounds { |
17ee950d AS |
126 | struct i915_wa_ctx_bb { |
127 | u32 offset; | |
128 | u32 size; | |
129 | } indirect_ctx, per_ctx; | |
48bb74e4 | 130 | struct i915_vma *vma; |
17ee950d AS |
131 | }; |
132 | ||
c81d4613 CW |
133 | struct drm_i915_gem_request; |
134 | ||
c033666a CW |
135 | struct intel_engine_cs { |
136 | struct drm_i915_private *i915; | |
8187a2b7 | 137 | const char *name; |
117897f4 | 138 | enum intel_engine_id { |
de1add36 | 139 | RCS = 0, |
96154f2f | 140 | BCS, |
de1add36 TU |
141 | VCS, |
142 | VCS2, /* Keep instances of the same type engine together. */ | |
143 | VECS | |
9220434a | 144 | } id; |
666796da | 145 | #define I915_NUM_ENGINES 5 |
de1add36 | 146 | #define _VCS(n) (VCS + (n)) |
426960be | 147 | unsigned int exec_id; |
5ec2cf7e TU |
148 | enum intel_engine_hw_id { |
149 | RCS_HW = 0, | |
150 | VCS_HW, | |
151 | BCS_HW, | |
152 | VECS_HW, | |
153 | VCS2_HW | |
154 | } hw_id; | |
155 | enum intel_engine_hw_id guc_id; /* XXX same as hw_id? */ | |
04769652 | 156 | u64 fence_context; |
333e9fe9 | 157 | u32 mmio_base; |
c2c7f240 | 158 | unsigned int irq_shift; |
7e37f889 | 159 | struct intel_ring *buffer; |
608c1a52 | 160 | struct list_head buffers; |
8187a2b7 | 161 | |
688e6c72 CW |
162 | /* Rather than have every client wait upon all user interrupts, |
163 | * with the herd waking after every interrupt and each doing the | |
164 | * heavyweight seqno dance, we delegate the task (of being the | |
165 | * bottom-half of the user interrupt) to the first client. After | |
166 | * every interrupt, we wake up one client, who does the heavyweight | |
167 | * coherent seqno read and either goes back to sleep (if incomplete), | |
168 | * or wakes up all the completed clients in parallel, before then | |
169 | * transferring the bottom-half status to the next client in the queue. | |
170 | * | |
171 | * Compared to walking the entire list of waiters in a single dedicated | |
172 | * bottom-half, we reduce the latency of the first waiter by avoiding | |
173 | * a context switch, but incur additional coherent seqno reads when | |
174 | * following the chain of request breadcrumbs. Since it is most likely | |
175 | * that we have a single client waiting on each seqno, then reducing | |
176 | * the overhead of waking that client is much preferred. | |
177 | */ | |
178 | struct intel_breadcrumbs { | |
dbd6ef29 | 179 | struct task_struct __rcu *irq_seqno_bh; /* bh for interrupts */ |
aca34b6e CW |
180 | bool irq_posted; |
181 | ||
688e6c72 CW |
182 | spinlock_t lock; /* protects the lists of requests */ |
183 | struct rb_root waiters; /* sorted by retirement, priority */ | |
c81d4613 | 184 | struct rb_root signals; /* sorted by retirement */ |
688e6c72 | 185 | struct intel_wait *first_wait; /* oldest waiter by retirement */ |
c81d4613 | 186 | struct task_struct *signaler; /* used for fence signalling */ |
b3850855 | 187 | struct drm_i915_gem_request *first_signal; |
688e6c72 | 188 | struct timer_list fake_irq; /* used after a missed interrupt */ |
83348ba8 CW |
189 | struct timer_list hangcheck; /* detect missed interrupts */ |
190 | ||
191 | unsigned long timeout; | |
aca34b6e CW |
192 | |
193 | bool irq_enabled : 1; | |
194 | bool rpm_wakelock : 1; | |
688e6c72 CW |
195 | } breadcrumbs; |
196 | ||
06fbca71 CW |
197 | /* |
198 | * A pool of objects to use as shadow copies of client batch buffers | |
199 | * when the command parser is enabled. Prevents the client from | |
200 | * modifying the batch contents after software parsing. | |
201 | */ | |
202 | struct i915_gem_batch_pool batch_pool; | |
203 | ||
8187a2b7 | 204 | struct intel_hw_status_page status_page; |
17ee950d | 205 | struct i915_ctx_workarounds wa_ctx; |
56c0f1a7 | 206 | struct i915_vma *scratch; |
8187a2b7 | 207 | |
61ff75ac CW |
208 | u32 irq_keep_mask; /* always keep these interrupts */ |
209 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ | |
38a0f2db DG |
210 | void (*irq_enable)(struct intel_engine_cs *engine); |
211 | void (*irq_disable)(struct intel_engine_cs *engine); | |
8187a2b7 | 212 | |
38a0f2db | 213 | int (*init_hw)(struct intel_engine_cs *engine); |
8187a2b7 | 214 | |
8753181e | 215 | int (*init_context)(struct drm_i915_gem_request *req); |
86d7f238 | 216 | |
ddd66c51 CW |
217 | int (*emit_flush)(struct drm_i915_gem_request *request, |
218 | u32 mode); | |
219 | #define EMIT_INVALIDATE BIT(0) | |
220 | #define EMIT_FLUSH BIT(1) | |
221 | #define EMIT_BARRIER (EMIT_INVALIDATE | EMIT_FLUSH) | |
222 | int (*emit_bb_start)(struct drm_i915_gem_request *req, | |
223 | u64 offset, u32 length, | |
224 | unsigned int dispatch_flags); | |
225 | #define I915_DISPATCH_SECURE BIT(0) | |
226 | #define I915_DISPATCH_PINNED BIT(1) | |
227 | #define I915_DISPATCH_RS BIT(2) | |
228 | int (*emit_request)(struct drm_i915_gem_request *req); | |
229 | void (*submit_request)(struct drm_i915_gem_request *req); | |
b2eadbc8 CW |
230 | /* Some chipsets are not quite as coherent as advertised and need |
231 | * an expensive kick to force a true read of the up-to-date seqno. | |
232 | * However, the up-to-date seqno is not always required and the last | |
233 | * seen value is good enough. Note that the seqno will always be | |
234 | * monotonic, even if not coherent. | |
235 | */ | |
38a0f2db | 236 | void (*irq_seqno_barrier)(struct intel_engine_cs *engine); |
38a0f2db | 237 | void (*cleanup)(struct intel_engine_cs *engine); |
ebc348b2 | 238 | |
3e78998a BW |
239 | /* GEN8 signal/wait table - never trust comments! |
240 | * signal to signal to signal to signal to signal to | |
241 | * RCS VCS BCS VECS VCS2 | |
242 | * -------------------------------------------------------------------- | |
243 | * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) | | |
244 | * |------------------------------------------------------------------- | |
245 | * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) | | |
246 | * |------------------------------------------------------------------- | |
247 | * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) | | |
248 | * |------------------------------------------------------------------- | |
249 | * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) | | |
250 | * |------------------------------------------------------------------- | |
251 | * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) | | |
252 | * |------------------------------------------------------------------- | |
253 | * | |
254 | * Generalization: | |
255 | * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id) | |
256 | * ie. transpose of g(x, y) | |
257 | * | |
258 | * sync from sync from sync from sync from sync from | |
259 | * RCS VCS BCS VECS VCS2 | |
260 | * -------------------------------------------------------------------- | |
261 | * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) | | |
262 | * |------------------------------------------------------------------- | |
263 | * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) | | |
264 | * |------------------------------------------------------------------- | |
265 | * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) | | |
266 | * |------------------------------------------------------------------- | |
267 | * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) | | |
268 | * |------------------------------------------------------------------- | |
269 | * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) | | |
270 | * |------------------------------------------------------------------- | |
271 | * | |
272 | * Generalization: | |
273 | * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id) | |
274 | * ie. transpose of f(x, y) | |
275 | */ | |
ebc348b2 | 276 | struct { |
666796da | 277 | u32 sync_seqno[I915_NUM_ENGINES-1]; |
78325f2d | 278 | |
3e78998a | 279 | union { |
318f89ca TU |
280 | #define GEN6_SEMAPHORE_LAST VECS_HW |
281 | #define GEN6_NUM_SEMAPHORES (GEN6_SEMAPHORE_LAST + 1) | |
282 | #define GEN6_SEMAPHORES_MASK GENMASK(GEN6_SEMAPHORE_LAST, 0) | |
3e78998a BW |
283 | struct { |
284 | /* our mbox written by others */ | |
318f89ca | 285 | u32 wait[GEN6_NUM_SEMAPHORES]; |
3e78998a | 286 | /* mboxes this ring signals to */ |
318f89ca | 287 | i915_reg_t signal[GEN6_NUM_SEMAPHORES]; |
3e78998a | 288 | } mbox; |
666796da | 289 | u64 signal_ggtt[I915_NUM_ENGINES]; |
3e78998a | 290 | }; |
78325f2d BW |
291 | |
292 | /* AKA wait() */ | |
ad7bdb2b CW |
293 | int (*sync_to)(struct drm_i915_gem_request *req, |
294 | struct drm_i915_gem_request *signal); | |
295 | int (*signal)(struct drm_i915_gem_request *req); | |
ebc348b2 | 296 | } semaphore; |
ad776f8b | 297 | |
4da46e1e | 298 | /* Execlists */ |
27af5eea TU |
299 | struct tasklet_struct irq_tasklet; |
300 | spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */ | |
70c2a24d CW |
301 | struct execlist_port { |
302 | struct drm_i915_gem_request *request; | |
303 | unsigned int count; | |
304 | } execlist_port[2]; | |
acdd884a | 305 | struct list_head execlist_queue; |
3756685a | 306 | unsigned int fw_domains; |
ca82580c | 307 | bool disable_lite_restore_wa; |
70c2a24d | 308 | bool preempt_wa; |
ca82580c | 309 | u32 ctx_desc_template; |
4da46e1e | 310 | |
8187a2b7 ZN |
311 | /** |
312 | * List of breadcrumbs associated with GPU requests currently | |
313 | * outstanding. | |
314 | */ | |
315 | struct list_head request_list; | |
316 | ||
94f7bbe1 TE |
317 | /** |
318 | * Seqno of request most recently submitted to request_list. | |
319 | * Used exclusively by hang checker to avoid grabbing lock while | |
320 | * inspecting request list. | |
321 | */ | |
322 | u32 last_submitted_seqno; | |
323 | ||
dcff85c8 CW |
324 | /* An RCU guarded pointer to the last request. No reference is |
325 | * held to the request, users must carefully acquire a reference to | |
1426f715 | 326 | * the request using i915_gem_active_get_rcu(), or hold the |
dcff85c8 CW |
327 | * struct_mutex. |
328 | */ | |
329 | struct i915_gem_active last_request; | |
330 | ||
e2efd130 | 331 | struct i915_gem_context *last_context; |
40521054 | 332 | |
7e37f889 | 333 | struct intel_engine_hangcheck hangcheck; |
92cab734 | 334 | |
44e895a8 BV |
335 | bool needs_cmd_parser; |
336 | ||
351e3db2 | 337 | /* |
44e895a8 | 338 | * Table of commands the command parser needs to know about |
33a051a5 | 339 | * for this engine. |
351e3db2 | 340 | */ |
44e895a8 | 341 | DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER); |
351e3db2 BV |
342 | |
343 | /* | |
344 | * Table of registers allowed in commands that read/write registers. | |
345 | */ | |
361b027b JJ |
346 | const struct drm_i915_reg_table *reg_tables; |
347 | int reg_table_count; | |
351e3db2 BV |
348 | |
349 | /* | |
350 | * Returns the bitmask for the length field of the specified command. | |
351 | * Return 0 for an unrecognized/invalid command. | |
352 | * | |
33a051a5 | 353 | * If the command parser finds an entry for a command in the engine's |
351e3db2 | 354 | * cmd_tables, it gets the command's length based on the table entry. |
33a051a5 CW |
355 | * If not, it calls this function to determine the per-engine length |
356 | * field encoding for the command (i.e. different opcode ranges use | |
357 | * certain bits to encode the command length in the header). | |
351e3db2 BV |
358 | */ |
359 | u32 (*get_cmd_length_mask)(u32 cmd_header); | |
8187a2b7 ZN |
360 | }; |
361 | ||
b0366a54 | 362 | static inline bool |
67d97da3 | 363 | intel_engine_initialized(const struct intel_engine_cs *engine) |
b0366a54 | 364 | { |
c033666a | 365 | return engine->i915 != NULL; |
b0366a54 | 366 | } |
b4519513 | 367 | |
96154f2f | 368 | static inline unsigned |
67d97da3 | 369 | intel_engine_flag(const struct intel_engine_cs *engine) |
96154f2f | 370 | { |
0bc40be8 | 371 | return 1 << engine->id; |
96154f2f SV |
372 | } |
373 | ||
1ec14ad3 | 374 | static inline u32 |
7e37f889 CW |
375 | intel_engine_sync_index(struct intel_engine_cs *engine, |
376 | struct intel_engine_cs *other) | |
1ec14ad3 CW |
377 | { |
378 | int idx; | |
379 | ||
380 | /* | |
ddd4dbc6 RV |
381 | * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2; |
382 | * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs; | |
383 | * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs; | |
384 | * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs; | |
385 | * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs; | |
1ec14ad3 CW |
386 | */ |
387 | ||
0bc40be8 | 388 | idx = (other - engine) - 1; |
1ec14ad3 | 389 | if (idx < 0) |
666796da | 390 | idx += I915_NUM_ENGINES; |
1ec14ad3 CW |
391 | |
392 | return idx; | |
393 | } | |
394 | ||
319404df | 395 | static inline void |
0bc40be8 | 396 | intel_flush_status_page(struct intel_engine_cs *engine, int reg) |
319404df | 397 | { |
0d317ce9 CW |
398 | mb(); |
399 | clflush(&engine->status_page.page_addr[reg]); | |
400 | mb(); | |
319404df ID |
401 | } |
402 | ||
8187a2b7 | 403 | static inline u32 |
5dd8e50c | 404 | intel_read_status_page(struct intel_engine_cs *engine, int reg) |
8187a2b7 | 405 | { |
4225d0f2 | 406 | /* Ensure that the compiler doesn't optimize away the load. */ |
5dd8e50c | 407 | return READ_ONCE(engine->status_page.page_addr[reg]); |
8187a2b7 ZN |
408 | } |
409 | ||
b70ec5bf | 410 | static inline void |
0bc40be8 | 411 | intel_write_status_page(struct intel_engine_cs *engine, |
b70ec5bf MK |
412 | int reg, u32 value) |
413 | { | |
0bc40be8 | 414 | engine->status_page.page_addr[reg] = value; |
b70ec5bf MK |
415 | } |
416 | ||
e2828914 | 417 | /* |
311bd68e CW |
418 | * Reads a dword out of the status page, which is written to from the command |
419 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or | |
420 | * MI_STORE_DATA_IMM. | |
421 | * | |
422 | * The following dwords have a reserved meaning: | |
423 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. | |
424 | * 0x04: ring 0 head pointer | |
425 | * 0x05: ring 1 head pointer (915-class) | |
426 | * 0x06: ring 2 head pointer (915-class) | |
427 | * 0x10-0x1b: Context status DWords (GM45) | |
428 | * 0x1f: Last written status offset. (GM45) | |
b07da53c | 429 | * 0x20-0x2f: Reserved (Gen6+) |
311bd68e | 430 | * |
b07da53c | 431 | * The area from dword 0x30 to 0x3ff is available for driver usage. |
311bd68e | 432 | */ |
b07da53c | 433 | #define I915_GEM_HWS_INDEX 0x30 |
7c17d377 | 434 | #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
b07da53c | 435 | #define I915_GEM_HWS_SCRATCH_INDEX 0x40 |
9a289771 | 436 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
311bd68e | 437 | |
7e37f889 CW |
438 | struct intel_ring * |
439 | intel_engine_create_ring(struct intel_engine_cs *engine, int size); | |
aad29fbb CW |
440 | int intel_ring_pin(struct intel_ring *ring); |
441 | void intel_ring_unpin(struct intel_ring *ring); | |
7e37f889 | 442 | void intel_ring_free(struct intel_ring *ring); |
84c2377f | 443 | |
7e37f889 CW |
444 | void intel_engine_stop(struct intel_engine_cs *engine); |
445 | void intel_engine_cleanup(struct intel_engine_cs *engine); | |
96f298aa | 446 | |
6689cb2b JH |
447 | int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request); |
448 | ||
5fb9de1a | 449 | int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n); |
bba09b12 | 450 | int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req); |
406ea8d2 | 451 | |
7e37f889 | 452 | static inline void intel_ring_emit(struct intel_ring *ring, u32 data) |
406ea8d2 | 453 | { |
b5321f30 CW |
454 | *(uint32_t *)(ring->vaddr + ring->tail) = data; |
455 | ring->tail += 4; | |
406ea8d2 CW |
456 | } |
457 | ||
7e37f889 | 458 | static inline void intel_ring_emit_reg(struct intel_ring *ring, i915_reg_t reg) |
f92a9162 | 459 | { |
b5321f30 | 460 | intel_ring_emit(ring, i915_mmio_reg_offset(reg)); |
f92a9162 | 461 | } |
406ea8d2 | 462 | |
7e37f889 | 463 | static inline void intel_ring_advance(struct intel_ring *ring) |
09246732 | 464 | { |
8f942018 CW |
465 | /* Dummy function. |
466 | * | |
467 | * This serves as a placeholder in the code so that the reader | |
468 | * can compare against the preceding intel_ring_begin() and | |
469 | * check that the number of dwords emitted matches the space | |
470 | * reserved for the command packet (i.e. the value passed to | |
471 | * intel_ring_begin()). | |
c5efa1ad | 472 | */ |
8f942018 CW |
473 | } |
474 | ||
475 | static inline u32 intel_ring_offset(struct intel_ring *ring, u32 value) | |
476 | { | |
477 | /* Don't write ring->size (equivalent to 0) as that hangs some GPUs. */ | |
478 | return value & (ring->size - 1); | |
09246732 | 479 | } |
406ea8d2 | 480 | |
82e104cc | 481 | int __intel_ring_space(int head, int tail, int size); |
32c04f16 | 482 | void intel_ring_update_space(struct intel_ring *ring); |
09246732 | 483 | |
7e37f889 | 484 | void intel_engine_init_seqno(struct intel_engine_cs *engine, u32 seqno); |
8187a2b7 | 485 | |
019bf277 TU |
486 | void intel_engine_setup_common(struct intel_engine_cs *engine); |
487 | int intel_engine_init_common(struct intel_engine_cs *engine); | |
adc320c4 | 488 | int intel_engine_create_scratch(struct intel_engine_cs *engine, int size); |
96a945aa | 489 | void intel_engine_cleanup_common(struct intel_engine_cs *engine); |
019bf277 | 490 | |
dcff85c8 | 491 | static inline int intel_engine_idle(struct intel_engine_cs *engine, |
ea746f36 | 492 | unsigned int flags) |
dcff85c8 CW |
493 | { |
494 | /* Wait upon the last request to be completed */ | |
495 | return i915_gem_active_wait_unlocked(&engine->last_request, | |
ea746f36 | 496 | flags, NULL, NULL); |
dcff85c8 CW |
497 | } |
498 | ||
8b3e2d36 TU |
499 | int intel_init_render_ring_buffer(struct intel_engine_cs *engine); |
500 | int intel_init_bsd_ring_buffer(struct intel_engine_cs *engine); | |
501 | int intel_init_bsd2_ring_buffer(struct intel_engine_cs *engine); | |
502 | int intel_init_blt_ring_buffer(struct intel_engine_cs *engine); | |
503 | int intel_init_vebox_ring_buffer(struct intel_engine_cs *engine); | |
8187a2b7 | 504 | |
7e37f889 | 505 | u64 intel_engine_get_active_head(struct intel_engine_cs *engine); |
1b7744e7 CW |
506 | static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine) |
507 | { | |
508 | return intel_read_status_page(engine, I915_GEM_HWS_INDEX); | |
509 | } | |
79f321b7 | 510 | |
0bc40be8 | 511 | int init_workarounds_ring(struct intel_engine_cs *engine); |
771b9a53 | 512 | |
29b1b415 JH |
513 | /* |
514 | * Arbitrary size for largest possible 'add request' sequence. The code paths | |
515 | * are complex and variable. Empirical measurement shows that the worst case | |
596e5efc CW |
516 | * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However, |
517 | * we need to allocate double the largest single packet within that emission | |
518 | * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW). | |
29b1b415 | 519 | */ |
596e5efc | 520 | #define MIN_SPACE_FOR_ADD_REQUEST 336 |
29b1b415 | 521 | |
a58c01aa CW |
522 | static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine) |
523 | { | |
57e88531 | 524 | return engine->status_page.ggtt_offset + I915_GEM_HWS_INDEX_ADDR; |
a58c01aa CW |
525 | } |
526 | ||
688e6c72 | 527 | /* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */ |
688e6c72 CW |
528 | int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine); |
529 | ||
530 | static inline void intel_wait_init(struct intel_wait *wait, u32 seqno) | |
531 | { | |
532 | wait->tsk = current; | |
533 | wait->seqno = seqno; | |
534 | } | |
535 | ||
536 | static inline bool intel_wait_complete(const struct intel_wait *wait) | |
537 | { | |
538 | return RB_EMPTY_NODE(&wait->node); | |
539 | } | |
540 | ||
541 | bool intel_engine_add_wait(struct intel_engine_cs *engine, | |
542 | struct intel_wait *wait); | |
543 | void intel_engine_remove_wait(struct intel_engine_cs *engine, | |
544 | struct intel_wait *wait); | |
b3850855 | 545 | void intel_engine_enable_signaling(struct drm_i915_gem_request *request); |
688e6c72 | 546 | |
dbd6ef29 | 547 | static inline bool intel_engine_has_waiter(const struct intel_engine_cs *engine) |
688e6c72 | 548 | { |
dbd6ef29 | 549 | return rcu_access_pointer(engine->breadcrumbs.irq_seqno_bh); |
688e6c72 CW |
550 | } |
551 | ||
dbd6ef29 | 552 | static inline bool intel_engine_wakeup(const struct intel_engine_cs *engine) |
688e6c72 CW |
553 | { |
554 | bool wakeup = false; | |
dbd6ef29 | 555 | |
688e6c72 | 556 | /* Note that for this not to dangerously chase a dangling pointer, |
dbd6ef29 | 557 | * we must hold the rcu_read_lock here. |
688e6c72 CW |
558 | * |
559 | * Also note that tsk is likely to be in !TASK_RUNNING state so an | |
560 | * early test for tsk->state != TASK_RUNNING before wake_up_process() | |
561 | * is unlikely to be beneficial. | |
562 | */ | |
dbd6ef29 CW |
563 | if (intel_engine_has_waiter(engine)) { |
564 | struct task_struct *tsk; | |
565 | ||
566 | rcu_read_lock(); | |
567 | tsk = rcu_dereference(engine->breadcrumbs.irq_seqno_bh); | |
568 | if (tsk) | |
569 | wakeup = wake_up_process(tsk); | |
570 | rcu_read_unlock(); | |
571 | } | |
572 | ||
688e6c72 CW |
573 | return wakeup; |
574 | } | |
575 | ||
688e6c72 CW |
576 | void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine); |
577 | unsigned int intel_kick_waiters(struct drm_i915_private *i915); | |
c81d4613 | 578 | unsigned int intel_kick_signalers(struct drm_i915_private *i915); |
688e6c72 | 579 | |
dcff85c8 CW |
580 | static inline bool intel_engine_is_active(struct intel_engine_cs *engine) |
581 | { | |
582 | return i915_gem_active_isset(&engine->last_request); | |
583 | } | |
584 | ||
8187a2b7 | 585 | #endif /* _INTEL_RINGBUFFER_H_ */ |