]>
Commit | Line | Data |
---|---|---|
8187a2b7 ZN |
1 | #ifndef _INTEL_RINGBUFFER_H_ |
2 | #define _INTEL_RINGBUFFER_H_ | |
3 | ||
44e895a8 | 4 | #include <linux/hashtable.h> |
06fbca71 | 5 | #include "i915_gem_batch_pool.h" |
44e895a8 BV |
6 | |
7 | #define I915_CMD_HASH_ORDER 9 | |
8 | ||
4712274c OM |
9 | /* Early gen2 devices have a cacheline of just 32 bytes, using 64 is overkill, |
10 | * but keeps the logic simple. Indeed, the whole purpose of this macro is just | |
11 | * to give some inclination as to some of the magic values used in the various | |
12 | * workarounds! | |
13 | */ | |
14 | #define CACHELINE_BYTES 64 | |
17ee950d | 15 | #define CACHELINE_DWORDS (CACHELINE_BYTES / sizeof(uint32_t)) |
4712274c | 16 | |
633cf8f5 VS |
17 | /* |
18 | * Gen2 BSpec "1. Programming Environment" / 1.4.4.6 "Ring Buffer Use" | |
19 | * Gen3 BSpec "vol1c Memory Interface Functions" / 2.3.4.5 "Ring Buffer Use" | |
20 | * Gen4+ BSpec "vol1c Memory Interface and Command Stream" / 5.3.4.5 "Ring Buffer Use" | |
21 | * | |
22 | * "If the Ring Buffer Head Pointer and the Tail Pointer are on the same | |
23 | * cacheline, the Head Pointer must not be greater than the Tail | |
24 | * Pointer." | |
25 | */ | |
26 | #define I915_RING_FREE_SPACE 64 | |
27 | ||
8187a2b7 | 28 | struct intel_hw_status_page { |
4225d0f2 | 29 | u32 *page_addr; |
8187a2b7 | 30 | unsigned int gfx_addr; |
05394f39 | 31 | struct drm_i915_gem_object *obj; |
8187a2b7 ZN |
32 | }; |
33 | ||
b7287d80 BW |
34 | #define I915_READ_TAIL(ring) I915_READ(RING_TAIL((ring)->mmio_base)) |
35 | #define I915_WRITE_TAIL(ring, val) I915_WRITE(RING_TAIL((ring)->mmio_base), val) | |
cae5852d | 36 | |
b7287d80 BW |
37 | #define I915_READ_START(ring) I915_READ(RING_START((ring)->mmio_base)) |
38 | #define I915_WRITE_START(ring, val) I915_WRITE(RING_START((ring)->mmio_base), val) | |
cae5852d | 39 | |
b7287d80 BW |
40 | #define I915_READ_HEAD(ring) I915_READ(RING_HEAD((ring)->mmio_base)) |
41 | #define I915_WRITE_HEAD(ring, val) I915_WRITE(RING_HEAD((ring)->mmio_base), val) | |
cae5852d | 42 | |
b7287d80 BW |
43 | #define I915_READ_CTL(ring) I915_READ(RING_CTL((ring)->mmio_base)) |
44 | #define I915_WRITE_CTL(ring, val) I915_WRITE(RING_CTL((ring)->mmio_base), val) | |
cae5852d | 45 | |
b7287d80 BW |
46 | #define I915_READ_IMR(ring) I915_READ(RING_IMR((ring)->mmio_base)) |
47 | #define I915_WRITE_IMR(ring, val) I915_WRITE(RING_IMR((ring)->mmio_base), val) | |
870e86dd | 48 | |
e9fea574 | 49 | #define I915_READ_MODE(ring) I915_READ(RING_MI_MODE((ring)->mmio_base)) |
9991ae78 | 50 | #define I915_WRITE_MODE(ring, val) I915_WRITE(RING_MI_MODE((ring)->mmio_base), val) |
e9fea574 | 51 | |
3e78998a BW |
52 | /* seqno size is actually only a uint32, but since we plan to use MI_FLUSH_DW to |
53 | * do the writes, and that must have qw aligned offsets, simply pretend it's 8b. | |
54 | */ | |
8c12672e CW |
55 | #define gen8_semaphore_seqno_size sizeof(uint64_t) |
56 | #define GEN8_SEMAPHORE_OFFSET(__from, __to) \ | |
57 | (((__from) * I915_NUM_ENGINES + (__to)) * gen8_semaphore_seqno_size) | |
3e78998a BW |
58 | #define GEN8_SIGNAL_OFFSET(__ring, to) \ |
59 | (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \ | |
8c12672e | 60 | GEN8_SEMAPHORE_OFFSET((__ring)->id, (to))) |
3e78998a BW |
61 | #define GEN8_WAIT_OFFSET(__ring, from) \ |
62 | (i915_gem_obj_ggtt_offset(dev_priv->semaphore_obj) + \ | |
8c12672e | 63 | GEN8_SEMAPHORE_OFFSET(from, (__ring)->id)) |
3e78998a | 64 | |
f2f4d82f | 65 | enum intel_ring_hangcheck_action { |
da661464 | 66 | HANGCHECK_IDLE = 0, |
f2f4d82f JN |
67 | HANGCHECK_WAIT, |
68 | HANGCHECK_ACTIVE, | |
69 | HANGCHECK_KICK, | |
70 | HANGCHECK_HUNG, | |
71 | }; | |
ad8beaea | 72 | |
b6b0fac0 MK |
73 | #define HANGCHECK_SCORE_RING_HUNG 31 |
74 | ||
92cab734 | 75 | struct intel_ring_hangcheck { |
50877445 | 76 | u64 acthd; |
92cab734 | 77 | u32 seqno; |
12471ba8 | 78 | unsigned user_interrupts; |
05407ff8 | 79 | int score; |
ad8beaea | 80 | enum intel_ring_hangcheck_action action; |
4be17381 | 81 | int deadlock; |
61642ff0 | 82 | u32 instdone[I915_NUM_INSTDONE_REG]; |
92cab734 MK |
83 | }; |
84 | ||
8ee14975 OM |
85 | struct intel_ringbuffer { |
86 | struct drm_i915_gem_object *obj; | |
87 | void __iomem *virtual_start; | |
0eb973d3 | 88 | struct i915_vma *vma; |
8ee14975 | 89 | |
4a570db5 | 90 | struct intel_engine_cs *engine; |
608c1a52 | 91 | struct list_head link; |
0c7dd53b | 92 | |
8ee14975 OM |
93 | u32 head; |
94 | u32 tail; | |
95 | int space; | |
96 | int size; | |
97 | int effective_size; | |
98 | ||
99 | /** We track the position of the requests in the ring buffer, and | |
100 | * when each is retired we increment last_retired_head as the GPU | |
101 | * must have finished processing the request and so we know we | |
102 | * can advance the ringbuffer up to that position. | |
103 | * | |
104 | * last_retired_head is set to -1 after the value is consumed so | |
105 | * we can detect new retirements. | |
106 | */ | |
107 | u32 last_retired_head; | |
108 | }; | |
109 | ||
e2efd130 | 110 | struct i915_gem_context; |
361b027b | 111 | struct drm_i915_reg_table; |
21076372 | 112 | |
17ee950d AS |
113 | /* |
114 | * we use a single page to load ctx workarounds so all of these | |
115 | * values are referred in terms of dwords | |
116 | * | |
117 | * struct i915_wa_ctx_bb: | |
118 | * offset: specifies batch starting position, also helpful in case | |
119 | * if we want to have multiple batches at different offsets based on | |
120 | * some criteria. It is not a requirement at the moment but provides | |
121 | * an option for future use. | |
122 | * size: size of the batch in DWORDS | |
123 | */ | |
124 | struct i915_ctx_workarounds { | |
125 | struct i915_wa_ctx_bb { | |
126 | u32 offset; | |
127 | u32 size; | |
128 | } indirect_ctx, per_ctx; | |
129 | struct drm_i915_gem_object *obj; | |
130 | }; | |
131 | ||
c81d4613 CW |
132 | struct drm_i915_gem_request; |
133 | ||
c033666a CW |
134 | struct intel_engine_cs { |
135 | struct drm_i915_private *i915; | |
8187a2b7 | 136 | const char *name; |
117897f4 | 137 | enum intel_engine_id { |
de1add36 | 138 | RCS = 0, |
96154f2f | 139 | BCS, |
de1add36 TU |
140 | VCS, |
141 | VCS2, /* Keep instances of the same type engine together. */ | |
142 | VECS | |
9220434a | 143 | } id; |
666796da | 144 | #define I915_NUM_ENGINES 5 |
de1add36 | 145 | #define _VCS(n) (VCS + (n)) |
426960be | 146 | unsigned int exec_id; |
215a7e32 CW |
147 | unsigned int hw_id; |
148 | unsigned int guc_id; /* XXX same as hw_id? */ | |
333e9fe9 | 149 | u32 mmio_base; |
8ee14975 | 150 | struct intel_ringbuffer *buffer; |
608c1a52 | 151 | struct list_head buffers; |
8187a2b7 | 152 | |
688e6c72 CW |
153 | /* Rather than have every client wait upon all user interrupts, |
154 | * with the herd waking after every interrupt and each doing the | |
155 | * heavyweight seqno dance, we delegate the task (of being the | |
156 | * bottom-half of the user interrupt) to the first client. After | |
157 | * every interrupt, we wake up one client, who does the heavyweight | |
158 | * coherent seqno read and either goes back to sleep (if incomplete), | |
159 | * or wakes up all the completed clients in parallel, before then | |
160 | * transferring the bottom-half status to the next client in the queue. | |
161 | * | |
162 | * Compared to walking the entire list of waiters in a single dedicated | |
163 | * bottom-half, we reduce the latency of the first waiter by avoiding | |
164 | * a context switch, but incur additional coherent seqno reads when | |
165 | * following the chain of request breadcrumbs. Since it is most likely | |
166 | * that we have a single client waiting on each seqno, then reducing | |
167 | * the overhead of waking that client is much preferred. | |
168 | */ | |
169 | struct intel_breadcrumbs { | |
170 | spinlock_t lock; /* protects the lists of requests */ | |
171 | struct rb_root waiters; /* sorted by retirement, priority */ | |
c81d4613 | 172 | struct rb_root signals; /* sorted by retirement */ |
688e6c72 CW |
173 | struct intel_wait *first_wait; /* oldest waiter by retirement */ |
174 | struct task_struct *tasklet; /* bh for user interrupts */ | |
c81d4613 | 175 | struct task_struct *signaler; /* used for fence signalling */ |
b3850855 | 176 | struct drm_i915_gem_request *first_signal; |
688e6c72 CW |
177 | struct timer_list fake_irq; /* used after a missed interrupt */ |
178 | bool irq_enabled; | |
179 | bool rpm_wakelock; | |
180 | } breadcrumbs; | |
181 | ||
06fbca71 CW |
182 | /* |
183 | * A pool of objects to use as shadow copies of client batch buffers | |
184 | * when the command parser is enabled. Prevents the client from | |
185 | * modifying the batch contents after software parsing. | |
186 | */ | |
187 | struct i915_gem_batch_pool batch_pool; | |
188 | ||
8187a2b7 | 189 | struct intel_hw_status_page status_page; |
17ee950d | 190 | struct i915_ctx_workarounds wa_ctx; |
8187a2b7 | 191 | |
3d5564e9 | 192 | bool irq_posted; |
61ff75ac CW |
193 | u32 irq_keep_mask; /* always keep these interrupts */ |
194 | u32 irq_enable_mask; /* bitmask to enable ring interrupt */ | |
31bb59cc CW |
195 | void (*irq_enable)(struct intel_engine_cs *ring); |
196 | void (*irq_disable)(struct intel_engine_cs *ring); | |
8187a2b7 | 197 | |
ecfe00d8 | 198 | int (*init_hw)(struct intel_engine_cs *ring); |
8187a2b7 | 199 | |
8753181e | 200 | int (*init_context)(struct drm_i915_gem_request *req); |
86d7f238 | 201 | |
a4872ba6 | 202 | void (*write_tail)(struct intel_engine_cs *ring, |
297b0c5b | 203 | u32 value); |
a84c3ae1 | 204 | int __must_check (*flush)(struct drm_i915_gem_request *req, |
b72f3acb CW |
205 | u32 invalidate_domains, |
206 | u32 flush_domains); | |
ee044a88 | 207 | int (*add_request)(struct drm_i915_gem_request *req); |
b2eadbc8 CW |
208 | /* Some chipsets are not quite as coherent as advertised and need |
209 | * an expensive kick to force a true read of the up-to-date seqno. | |
210 | * However, the up-to-date seqno is not always required and the last | |
211 | * seen value is good enough. Note that the seqno will always be | |
212 | * monotonic, even if not coherent. | |
213 | */ | |
c04e0f3b | 214 | void (*irq_seqno_barrier)(struct intel_engine_cs *ring); |
53fddaf7 | 215 | int (*dispatch_execbuffer)(struct drm_i915_gem_request *req, |
9bcb144c | 216 | u64 offset, u32 length, |
8e004efc | 217 | unsigned dispatch_flags); |
d7d4eedd | 218 | #define I915_DISPATCH_SECURE 0x1 |
b45305fc | 219 | #define I915_DISPATCH_PINNED 0x2 |
919032ec | 220 | #define I915_DISPATCH_RS 0x4 |
a4872ba6 | 221 | void (*cleanup)(struct intel_engine_cs *ring); |
ebc348b2 | 222 | |
3e78998a BW |
223 | /* GEN8 signal/wait table - never trust comments! |
224 | * signal to signal to signal to signal to signal to | |
225 | * RCS VCS BCS VECS VCS2 | |
226 | * -------------------------------------------------------------------- | |
227 | * RCS | NOP (0x00) | VCS (0x08) | BCS (0x10) | VECS (0x18) | VCS2 (0x20) | | |
228 | * |------------------------------------------------------------------- | |
229 | * VCS | RCS (0x28) | NOP (0x30) | BCS (0x38) | VECS (0x40) | VCS2 (0x48) | | |
230 | * |------------------------------------------------------------------- | |
231 | * BCS | RCS (0x50) | VCS (0x58) | NOP (0x60) | VECS (0x68) | VCS2 (0x70) | | |
232 | * |------------------------------------------------------------------- | |
233 | * VECS | RCS (0x78) | VCS (0x80) | BCS (0x88) | NOP (0x90) | VCS2 (0x98) | | |
234 | * |------------------------------------------------------------------- | |
235 | * VCS2 | RCS (0xa0) | VCS (0xa8) | BCS (0xb0) | VECS (0xb8) | NOP (0xc0) | | |
236 | * |------------------------------------------------------------------- | |
237 | * | |
238 | * Generalization: | |
239 | * f(x, y) := (x->id * NUM_RINGS * seqno_size) + (seqno_size * y->id) | |
240 | * ie. transpose of g(x, y) | |
241 | * | |
242 | * sync from sync from sync from sync from sync from | |
243 | * RCS VCS BCS VECS VCS2 | |
244 | * -------------------------------------------------------------------- | |
245 | * RCS | NOP (0x00) | VCS (0x28) | BCS (0x50) | VECS (0x78) | VCS2 (0xa0) | | |
246 | * |------------------------------------------------------------------- | |
247 | * VCS | RCS (0x08) | NOP (0x30) | BCS (0x58) | VECS (0x80) | VCS2 (0xa8) | | |
248 | * |------------------------------------------------------------------- | |
249 | * BCS | RCS (0x10) | VCS (0x38) | NOP (0x60) | VECS (0x88) | VCS2 (0xb0) | | |
250 | * |------------------------------------------------------------------- | |
251 | * VECS | RCS (0x18) | VCS (0x40) | BCS (0x68) | NOP (0x90) | VCS2 (0xb8) | | |
252 | * |------------------------------------------------------------------- | |
253 | * VCS2 | RCS (0x20) | VCS (0x48) | BCS (0x70) | VECS (0x98) | NOP (0xc0) | | |
254 | * |------------------------------------------------------------------- | |
255 | * | |
256 | * Generalization: | |
257 | * g(x, y) := (y->id * NUM_RINGS * seqno_size) + (seqno_size * x->id) | |
258 | * ie. transpose of f(x, y) | |
259 | */ | |
ebc348b2 | 260 | struct { |
666796da | 261 | u32 sync_seqno[I915_NUM_ENGINES-1]; |
78325f2d | 262 | |
3e78998a BW |
263 | union { |
264 | struct { | |
265 | /* our mbox written by others */ | |
666796da | 266 | u32 wait[I915_NUM_ENGINES]; |
3e78998a | 267 | /* mboxes this ring signals to */ |
666796da | 268 | i915_reg_t signal[I915_NUM_ENGINES]; |
3e78998a | 269 | } mbox; |
666796da | 270 | u64 signal_ggtt[I915_NUM_ENGINES]; |
3e78998a | 271 | }; |
78325f2d BW |
272 | |
273 | /* AKA wait() */ | |
599d924c JH |
274 | int (*sync_to)(struct drm_i915_gem_request *to_req, |
275 | struct intel_engine_cs *from, | |
78325f2d | 276 | u32 seqno); |
f7169687 | 277 | int (*signal)(struct drm_i915_gem_request *signaller_req, |
024a43e1 BW |
278 | /* num_dwords needed by caller */ |
279 | unsigned int num_dwords); | |
ebc348b2 | 280 | } semaphore; |
ad776f8b | 281 | |
4da46e1e | 282 | /* Execlists */ |
27af5eea TU |
283 | struct tasklet_struct irq_tasklet; |
284 | spinlock_t execlist_lock; /* used inside tasklet, use spin_lock_bh */ | |
acdd884a | 285 | struct list_head execlist_queue; |
3756685a | 286 | unsigned int fw_domains; |
c6a2ac71 TU |
287 | unsigned int next_context_status_buffer; |
288 | unsigned int idle_lite_restore_wa; | |
ca82580c TU |
289 | bool disable_lite_restore_wa; |
290 | u32 ctx_desc_template; | |
c4e76638 | 291 | int (*emit_request)(struct drm_i915_gem_request *request); |
7deb4d39 | 292 | int (*emit_flush)(struct drm_i915_gem_request *request, |
4712274c OM |
293 | u32 invalidate_domains, |
294 | u32 flush_domains); | |
be795fc1 | 295 | int (*emit_bb_start)(struct drm_i915_gem_request *req, |
8e004efc | 296 | u64 offset, unsigned dispatch_flags); |
4da46e1e | 297 | |
8187a2b7 ZN |
298 | /** |
299 | * List of objects currently involved in rendering from the | |
300 | * ringbuffer. | |
301 | * | |
302 | * Includes buffers having the contents of their GPU caches | |
97b2a6a1 | 303 | * flushed, not necessarily primitives. last_read_req |
8187a2b7 ZN |
304 | * represents when the rendering involved will be completed. |
305 | * | |
306 | * A reference is held on the buffer while on this list. | |
307 | */ | |
308 | struct list_head active_list; | |
309 | ||
310 | /** | |
311 | * List of breadcrumbs associated with GPU requests currently | |
312 | * outstanding. | |
313 | */ | |
314 | struct list_head request_list; | |
315 | ||
94f7bbe1 TE |
316 | /** |
317 | * Seqno of request most recently submitted to request_list. | |
318 | * Used exclusively by hang checker to avoid grabbing lock while | |
319 | * inspecting request list. | |
320 | */ | |
321 | u32 last_submitted_seqno; | |
12471ba8 | 322 | unsigned user_interrupts; |
94f7bbe1 | 323 | |
cc889e0f | 324 | bool gpu_caches_dirty; |
a56ba56c | 325 | |
e2efd130 | 326 | struct i915_gem_context *last_context; |
40521054 | 327 | |
92cab734 MK |
328 | struct intel_ring_hangcheck hangcheck; |
329 | ||
0d1aacac CW |
330 | struct { |
331 | struct drm_i915_gem_object *obj; | |
332 | u32 gtt_offset; | |
0d1aacac | 333 | } scratch; |
351e3db2 | 334 | |
44e895a8 BV |
335 | bool needs_cmd_parser; |
336 | ||
351e3db2 | 337 | /* |
44e895a8 | 338 | * Table of commands the command parser needs to know about |
351e3db2 BV |
339 | * for this ring. |
340 | */ | |
44e895a8 | 341 | DECLARE_HASHTABLE(cmd_hash, I915_CMD_HASH_ORDER); |
351e3db2 BV |
342 | |
343 | /* | |
344 | * Table of registers allowed in commands that read/write registers. | |
345 | */ | |
361b027b JJ |
346 | const struct drm_i915_reg_table *reg_tables; |
347 | int reg_table_count; | |
351e3db2 BV |
348 | |
349 | /* | |
350 | * Returns the bitmask for the length field of the specified command. | |
351 | * Return 0 for an unrecognized/invalid command. | |
352 | * | |
353 | * If the command parser finds an entry for a command in the ring's | |
354 | * cmd_tables, it gets the command's length based on the table entry. | |
355 | * If not, it calls this function to determine the per-ring length field | |
356 | * encoding for the command (i.e. certain opcode ranges use certain bits | |
357 | * to encode the command length in the header). | |
358 | */ | |
359 | u32 (*get_cmd_length_mask)(u32 cmd_header); | |
8187a2b7 ZN |
360 | }; |
361 | ||
b0366a54 | 362 | static inline bool |
67d97da3 | 363 | intel_engine_initialized(const struct intel_engine_cs *engine) |
b0366a54 | 364 | { |
c033666a | 365 | return engine->i915 != NULL; |
b0366a54 | 366 | } |
b4519513 | 367 | |
96154f2f | 368 | static inline unsigned |
67d97da3 | 369 | intel_engine_flag(const struct intel_engine_cs *engine) |
96154f2f | 370 | { |
0bc40be8 | 371 | return 1 << engine->id; |
96154f2f SV |
372 | } |
373 | ||
1ec14ad3 | 374 | static inline u32 |
0bc40be8 | 375 | intel_ring_sync_index(struct intel_engine_cs *engine, |
a4872ba6 | 376 | struct intel_engine_cs *other) |
1ec14ad3 CW |
377 | { |
378 | int idx; | |
379 | ||
380 | /* | |
ddd4dbc6 RV |
381 | * rcs -> 0 = vcs, 1 = bcs, 2 = vecs, 3 = vcs2; |
382 | * vcs -> 0 = bcs, 1 = vecs, 2 = vcs2, 3 = rcs; | |
383 | * bcs -> 0 = vecs, 1 = vcs2. 2 = rcs, 3 = vcs; | |
384 | * vecs -> 0 = vcs2, 1 = rcs, 2 = vcs, 3 = bcs; | |
385 | * vcs2 -> 0 = rcs, 1 = vcs, 2 = bcs, 3 = vecs; | |
1ec14ad3 CW |
386 | */ |
387 | ||
0bc40be8 | 388 | idx = (other - engine) - 1; |
1ec14ad3 | 389 | if (idx < 0) |
666796da | 390 | idx += I915_NUM_ENGINES; |
1ec14ad3 CW |
391 | |
392 | return idx; | |
393 | } | |
394 | ||
319404df | 395 | static inline void |
0bc40be8 | 396 | intel_flush_status_page(struct intel_engine_cs *engine, int reg) |
319404df | 397 | { |
0d317ce9 CW |
398 | mb(); |
399 | clflush(&engine->status_page.page_addr[reg]); | |
400 | mb(); | |
319404df ID |
401 | } |
402 | ||
8187a2b7 | 403 | static inline u32 |
5dd8e50c | 404 | intel_read_status_page(struct intel_engine_cs *engine, int reg) |
8187a2b7 | 405 | { |
4225d0f2 | 406 | /* Ensure that the compiler doesn't optimize away the load. */ |
5dd8e50c | 407 | return READ_ONCE(engine->status_page.page_addr[reg]); |
8187a2b7 ZN |
408 | } |
409 | ||
b70ec5bf | 410 | static inline void |
0bc40be8 | 411 | intel_write_status_page(struct intel_engine_cs *engine, |
b70ec5bf MK |
412 | int reg, u32 value) |
413 | { | |
0bc40be8 | 414 | engine->status_page.page_addr[reg] = value; |
b70ec5bf MK |
415 | } |
416 | ||
e2828914 | 417 | /* |
311bd68e CW |
418 | * Reads a dword out of the status page, which is written to from the command |
419 | * queue by automatic updates, MI_REPORT_HEAD, MI_STORE_DATA_INDEX, or | |
420 | * MI_STORE_DATA_IMM. | |
421 | * | |
422 | * The following dwords have a reserved meaning: | |
423 | * 0x00: ISR copy, updated when an ISR bit not set in the HWSTAM changes. | |
424 | * 0x04: ring 0 head pointer | |
425 | * 0x05: ring 1 head pointer (915-class) | |
426 | * 0x06: ring 2 head pointer (915-class) | |
427 | * 0x10-0x1b: Context status DWords (GM45) | |
428 | * 0x1f: Last written status offset. (GM45) | |
b07da53c | 429 | * 0x20-0x2f: Reserved (Gen6+) |
311bd68e | 430 | * |
b07da53c | 431 | * The area from dword 0x30 to 0x3ff is available for driver usage. |
311bd68e | 432 | */ |
b07da53c | 433 | #define I915_GEM_HWS_INDEX 0x30 |
7c17d377 | 434 | #define I915_GEM_HWS_INDEX_ADDR (I915_GEM_HWS_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
b07da53c | 435 | #define I915_GEM_HWS_SCRATCH_INDEX 0x40 |
9a289771 | 436 | #define I915_GEM_HWS_SCRATCH_ADDR (I915_GEM_HWS_SCRATCH_INDEX << MI_STORE_DWORD_INDEX_SHIFT) |
311bd68e | 437 | |
01101fa7 CW |
438 | struct intel_ringbuffer * |
439 | intel_engine_create_ringbuffer(struct intel_engine_cs *engine, int size); | |
c033666a | 440 | int intel_pin_and_map_ringbuffer_obj(struct drm_i915_private *dev_priv, |
7ba717cf | 441 | struct intel_ringbuffer *ringbuf); |
01101fa7 CW |
442 | void intel_unpin_ringbuffer_obj(struct intel_ringbuffer *ringbuf); |
443 | void intel_ringbuffer_free(struct intel_ringbuffer *ring); | |
84c2377f | 444 | |
117897f4 TU |
445 | void intel_stop_engine(struct intel_engine_cs *engine); |
446 | void intel_cleanup_engine(struct intel_engine_cs *engine); | |
96f298aa | 447 | |
6689cb2b JH |
448 | int intel_ring_alloc_request_extras(struct drm_i915_gem_request *request); |
449 | ||
5fb9de1a | 450 | int __must_check intel_ring_begin(struct drm_i915_gem_request *req, int n); |
bba09b12 | 451 | int __must_check intel_ring_cacheline_align(struct drm_i915_gem_request *req); |
0bc40be8 | 452 | static inline void intel_ring_emit(struct intel_engine_cs *engine, |
78501eac | 453 | u32 data) |
e898cd22 | 454 | { |
0bc40be8 | 455 | struct intel_ringbuffer *ringbuf = engine->buffer; |
93b0a4e0 OM |
456 | iowrite32(data, ringbuf->virtual_start + ringbuf->tail); |
457 | ringbuf->tail += 4; | |
e898cd22 | 458 | } |
0bc40be8 | 459 | static inline void intel_ring_emit_reg(struct intel_engine_cs *engine, |
f0f59a00 | 460 | i915_reg_t reg) |
f92a9162 | 461 | { |
0bc40be8 | 462 | intel_ring_emit(engine, i915_mmio_reg_offset(reg)); |
f92a9162 | 463 | } |
0bc40be8 | 464 | static inline void intel_ring_advance(struct intel_engine_cs *engine) |
09246732 | 465 | { |
0bc40be8 | 466 | struct intel_ringbuffer *ringbuf = engine->buffer; |
93b0a4e0 | 467 | ringbuf->tail &= ringbuf->size - 1; |
09246732 | 468 | } |
82e104cc | 469 | int __intel_ring_space(int head, int tail, int size); |
ebd0fd4b | 470 | void intel_ring_update_space(struct intel_ringbuffer *ringbuf); |
09246732 | 471 | |
666796da | 472 | int __must_check intel_engine_idle(struct intel_engine_cs *engine); |
0bc40be8 | 473 | void intel_ring_init_seqno(struct intel_engine_cs *engine, u32 seqno); |
4866d729 | 474 | int intel_ring_flush_all_caches(struct drm_i915_gem_request *req); |
2f20055d | 475 | int intel_ring_invalidate_all_caches(struct drm_i915_gem_request *req); |
8187a2b7 | 476 | |
7d5ea807 | 477 | int intel_init_pipe_control(struct intel_engine_cs *engine, int size); |
0bc40be8 | 478 | void intel_fini_pipe_control(struct intel_engine_cs *engine); |
9b1136d5 | 479 | |
5c1143bb XH |
480 | int intel_init_render_ring_buffer(struct drm_device *dev); |
481 | int intel_init_bsd_ring_buffer(struct drm_device *dev); | |
845f74a7 | 482 | int intel_init_bsd2_ring_buffer(struct drm_device *dev); |
549f7365 | 483 | int intel_init_blt_ring_buffer(struct drm_device *dev); |
9a8a2213 | 484 | int intel_init_vebox_ring_buffer(struct drm_device *dev); |
8187a2b7 | 485 | |
0bc40be8 | 486 | u64 intel_ring_get_active_head(struct intel_engine_cs *engine); |
1b7744e7 CW |
487 | static inline u32 intel_engine_get_seqno(struct intel_engine_cs *engine) |
488 | { | |
489 | return intel_read_status_page(engine, I915_GEM_HWS_INDEX); | |
490 | } | |
79f321b7 | 491 | |
0bc40be8 | 492 | int init_workarounds_ring(struct intel_engine_cs *engine); |
771b9a53 | 493 | |
1b5d063f | 494 | static inline u32 intel_ring_get_tail(struct intel_ringbuffer *ringbuf) |
a71d8d94 | 495 | { |
1b5d063f | 496 | return ringbuf->tail; |
a71d8d94 CW |
497 | } |
498 | ||
29b1b415 JH |
499 | /* |
500 | * Arbitrary size for largest possible 'add request' sequence. The code paths | |
501 | * are complex and variable. Empirical measurement shows that the worst case | |
596e5efc CW |
502 | * is BDW at 192 bytes (6 + 6 + 36 dwords), then ILK at 136 bytes. However, |
503 | * we need to allocate double the largest single packet within that emission | |
504 | * to account for tail wraparound (so 6 + 6 + 72 dwords for BDW). | |
29b1b415 | 505 | */ |
596e5efc | 506 | #define MIN_SPACE_FOR_ADD_REQUEST 336 |
29b1b415 | 507 | |
a58c01aa CW |
508 | static inline u32 intel_hws_seqno_address(struct intel_engine_cs *engine) |
509 | { | |
510 | return engine->status_page.gfx_addr + I915_GEM_HWS_INDEX_ADDR; | |
511 | } | |
512 | ||
688e6c72 CW |
513 | /* intel_breadcrumbs.c -- user interrupt bottom-half for waiters */ |
514 | struct intel_wait { | |
515 | struct rb_node node; | |
516 | struct task_struct *tsk; | |
517 | u32 seqno; | |
518 | }; | |
519 | ||
b3850855 CW |
520 | struct intel_signal_node { |
521 | struct rb_node node; | |
522 | struct intel_wait wait; | |
523 | }; | |
524 | ||
688e6c72 CW |
525 | int intel_engine_init_breadcrumbs(struct intel_engine_cs *engine); |
526 | ||
527 | static inline void intel_wait_init(struct intel_wait *wait, u32 seqno) | |
528 | { | |
529 | wait->tsk = current; | |
530 | wait->seqno = seqno; | |
531 | } | |
532 | ||
533 | static inline bool intel_wait_complete(const struct intel_wait *wait) | |
534 | { | |
535 | return RB_EMPTY_NODE(&wait->node); | |
536 | } | |
537 | ||
538 | bool intel_engine_add_wait(struct intel_engine_cs *engine, | |
539 | struct intel_wait *wait); | |
540 | void intel_engine_remove_wait(struct intel_engine_cs *engine, | |
541 | struct intel_wait *wait); | |
b3850855 | 542 | void intel_engine_enable_signaling(struct drm_i915_gem_request *request); |
688e6c72 CW |
543 | |
544 | static inline bool intel_engine_has_waiter(struct intel_engine_cs *engine) | |
545 | { | |
546 | return READ_ONCE(engine->breadcrumbs.tasklet); | |
547 | } | |
548 | ||
549 | static inline bool intel_engine_wakeup(struct intel_engine_cs *engine) | |
550 | { | |
551 | bool wakeup = false; | |
552 | struct task_struct *tsk = READ_ONCE(engine->breadcrumbs.tasklet); | |
553 | /* Note that for this not to dangerously chase a dangling pointer, | |
554 | * the caller is responsible for ensure that the task remain valid for | |
555 | * wake_up_process() i.e. that the RCU grace period cannot expire. | |
556 | * | |
557 | * Also note that tsk is likely to be in !TASK_RUNNING state so an | |
558 | * early test for tsk->state != TASK_RUNNING before wake_up_process() | |
559 | * is unlikely to be beneficial. | |
560 | */ | |
561 | if (tsk) | |
562 | wakeup = wake_up_process(tsk); | |
563 | return wakeup; | |
564 | } | |
565 | ||
566 | void intel_engine_enable_fake_irq(struct intel_engine_cs *engine); | |
567 | void intel_engine_fini_breadcrumbs(struct intel_engine_cs *engine); | |
568 | unsigned int intel_kick_waiters(struct drm_i915_private *i915); | |
c81d4613 | 569 | unsigned int intel_kick_signalers(struct drm_i915_private *i915); |
688e6c72 | 570 | |
8187a2b7 | 571 | #endif /* _INTEL_RINGBUFFER_H_ */ |