]> Git Repo - linux.git/blame - drivers/tty/serial/xilinx_uartps.c
sched/headers: Prepare to move signal wakeup & sigpending methods from <linux/sched...
[linux.git] / drivers / tty / serial / xilinx_uartps.c
CommitLineData
61ec9016 1/*
d9bb3fb1 2 * Cadence UART driver (found in Xilinx Zynq)
61ec9016 3 *
e555a211 4 * 2011 - 2014 (C) Xilinx Inc.
61ec9016
JL
5 *
6 * This program is free software; you can redistribute it
7 * and/or modify it under the terms of the GNU General Public
8 * License as published by the Free Software Foundation;
9 * either version 2 of the License, or (at your option) any
10 * later version.
d9bb3fb1
SB
11 *
12 * This driver has originally been pushed by Xilinx using a Zynq-branding. This
13 * still shows in the naming of this file, the kconfig symbols and some symbols
14 * in the code.
61ec9016
JL
15 */
16
0c0c47bc
VL
17#if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
20
61ec9016 21#include <linux/platform_device.h>
ee160a38 22#include <linux/serial.h>
0c0c47bc 23#include <linux/console.h>
61ec9016 24#include <linux/serial_core.h>
30e1e285 25#include <linux/slab.h>
ee160a38
JS
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
2326669c 28#include <linux/clk.h>
61ec9016
JL
29#include <linux/irq.h>
30#include <linux/io.h>
31#include <linux/of.h>
578b9ce0 32#include <linux/module.h>
61ec9016 33
d9bb3fb1
SB
34#define CDNS_UART_TTY_NAME "ttyPS"
35#define CDNS_UART_NAME "xuartps"
36#define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
37#define CDNS_UART_MINOR 0 /* works best with devtmpfs */
38#define CDNS_UART_NR_PORTS 2
39#define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
9646e4fe 40#define CDNS_UART_REGISTER_SPACE 0x1000
61ec9016 41
85baf542
S
42/* Rx Trigger level */
43static int rx_trigger_level = 56;
44module_param(rx_trigger_level, uint, S_IRUGO);
45MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
46
47/* Rx Timeout */
48static int rx_timeout = 10;
49module_param(rx_timeout, uint, S_IRUGO);
50MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
51
e555a211 52/* Register offsets for the UART. */
a8df6a51
SB
53#define CDNS_UART_CR 0x00 /* Control Register */
54#define CDNS_UART_MR 0x04 /* Mode Register */
55#define CDNS_UART_IER 0x08 /* Interrupt Enable */
56#define CDNS_UART_IDR 0x0C /* Interrupt Disable */
57#define CDNS_UART_IMR 0x10 /* Interrupt Mask */
58#define CDNS_UART_ISR 0x14 /* Interrupt Status */
59#define CDNS_UART_BAUDGEN 0x18 /* Baud Rate Generator */
3816b2f8 60#define CDNS_UART_RXTOUT 0x1C /* RX Timeout */
a8df6a51
SB
61#define CDNS_UART_RXWM 0x20 /* RX FIFO Trigger Level */
62#define CDNS_UART_MODEMCR 0x24 /* Modem Control */
63#define CDNS_UART_MODEMSR 0x28 /* Modem Status */
64#define CDNS_UART_SR 0x2C /* Channel Status */
65#define CDNS_UART_FIFO 0x30 /* FIFO */
66#define CDNS_UART_BAUDDIV 0x34 /* Baud Rate Divider */
67#define CDNS_UART_FLOWDEL 0x38 /* Flow Delay */
68#define CDNS_UART_IRRX_PWIDTH 0x3C /* IR Min Received Pulse Width */
69#define CDNS_UART_IRTX_PWIDTH 0x40 /* IR Transmitted pulse Width */
70#define CDNS_UART_TXWM 0x44 /* TX FIFO Trigger Level */
3816b2f8 71#define CDNS_UART_RXBS 0x48 /* RX FIFO byte status register */
e555a211
SB
72
73/* Control Register Bit Definitions */
d9bb3fb1
SB
74#define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
75#define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
76#define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
77#define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
78#define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
79#define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
80#define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
81#define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
82#define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
3816b2f8
NM
83#define CDNS_UART_RXBS_PARITY 0x00000001 /* Parity error status */
84#define CDNS_UART_RXBS_FRAMING 0x00000002 /* Framing error status */
85#define CDNS_UART_RXBS_BRK 0x00000004 /* Overrun error status */
61ec9016 86
e555a211
SB
87/*
88 * Mode Register:
61ec9016
JL
89 * The mode register (MR) defines the mode of transfer as well as the data
90 * format. If this register is modified during transmission or reception,
91 * data validity cannot be guaranteed.
61ec9016 92 */
d9bb3fb1
SB
93#define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
94#define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
95#define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
5935a2b3 96#define CDNS_UART_MR_CHMODE_MASK 0x00000300 /* Mask for mode bits */
61ec9016 97
d9bb3fb1
SB
98#define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
99#define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
61ec9016 100
d9bb3fb1
SB
101#define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
102#define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
103#define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
104#define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
105#define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
61ec9016 106
d9bb3fb1
SB
107#define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
108#define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
109#define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
61ec9016 110
e555a211
SB
111/*
112 * Interrupt Registers:
61ec9016
JL
113 * Interrupt control logic uses the interrupt enable register (IER) and the
114 * interrupt disable register (IDR) to set the value of the bits in the
115 * interrupt mask register (IMR). The IMR determines whether to pass an
116 * interrupt to the interrupt status register (ISR).
117 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
118 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
119 * Reading either IER or IDR returns 0x00.
61ec9016
JL
120 * All four registers have the same bit definitions.
121 */
d9bb3fb1
SB
122#define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
123#define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
124#define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
125#define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
126#define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
127#define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
128#define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
129#define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
130#define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
131#define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
132#define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
61ec9016 133
a3081893
AS
134 /*
135 * Do not enable parity error interrupt for the following
136 * reason: When parity error interrupt is enabled, each Rx
137 * parity error always results in 2 events. The first one
138 * being parity error interrupt and the second one with a
139 * proper Rx interrupt with the incoming data. Disabling
140 * parity error interrupt ensures better handling of parity
141 * error events. With this change, for a parity error case, we
142 * get a Rx interrupt with parity error set in ISR register
143 * and we still handle parity errors in the desired way.
144 */
145
146#define CDNS_UART_RX_IRQS (CDNS_UART_IXR_FRAMING | \
147 CDNS_UART_IXR_OVERRUN | \
148 CDNS_UART_IXR_RXTRIG | \
373e882f
SB
149 CDNS_UART_IXR_TOUT)
150
0c0c47bc 151/* Goes in read_status_mask for break detection as the HW doesn't do it*/
3816b2f8 152#define CDNS_UART_IXR_BRK 0x00002000
0c0c47bc 153
3816b2f8 154#define CDNS_UART_RXBS_SUPPORT BIT(1)
19038ad9
LPC
155/*
156 * Modem Control register:
157 * The read/write Modem Control register controls the interface with the modem
158 * or data set, or a peripheral device emulating a modem.
159 */
160#define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
161#define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
162#define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
163
e555a211
SB
164/*
165 * Channel Status Register:
61ec9016
JL
166 * The channel status register (CSR) is provided to enable the control logic
167 * to monitor the status of bits in the channel interrupt status register,
168 * even if these are masked out by the interrupt mask register.
169 */
d9bb3fb1
SB
170#define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
171#define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
172#define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
173#define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
61ec9016 174
e6b39bfd 175/* baud dividers min/max values */
d9bb3fb1
SB
176#define CDNS_UART_BDIV_MIN 4
177#define CDNS_UART_BDIV_MAX 255
178#define CDNS_UART_CD_MAX 65535
e6b39bfd 179
30e1e285 180/**
d9bb3fb1 181 * struct cdns_uart - device data
489810a1 182 * @port: Pointer to the UART port
d9bb3fb1
SB
183 * @uartclk: Reference clock
184 * @pclk: APB clock
489810a1
MS
185 * @baud: Current baud rate
186 * @clk_rate_change_nb: Notifier block for clock changes
30e1e285 187 */
d9bb3fb1 188struct cdns_uart {
c4b0510c 189 struct uart_port *port;
d9bb3fb1
SB
190 struct clk *uartclk;
191 struct clk *pclk;
c4b0510c
SB
192 unsigned int baud;
193 struct notifier_block clk_rate_change_nb;
3816b2f8
NM
194 u32 quirks;
195};
196struct cdns_platform_data {
197 u32 quirks;
30e1e285 198};
d9bb3fb1
SB
199#define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
200 clk_rate_change_nb);
30e1e285 201
c8dbdc84
AS
202/**
203 * cdns_uart_handle_rx - Handle the received bytes along with Rx errors.
204 * @dev_id: Id of the UART port
205 * @isrstatus: The interrupt status register value as read
206 * Return: None
207 */
208static void cdns_uart_handle_rx(void *dev_id, unsigned int isrstatus)
61ec9016 209{
c8dbdc84 210 struct uart_port *port = (struct uart_port *)dev_id;
3816b2f8 211 struct cdns_uart *cdns_uart = port->private_data;
c8dbdc84 212 unsigned int data;
3816b2f8
NM
213 unsigned int rxbs_status = 0;
214 unsigned int status_mask;
c8dbdc84
AS
215 unsigned int framerrprocessed = 0;
216 char status = TTY_NORMAL;
217 bool is_rxbs_support;
3816b2f8
NM
218
219 is_rxbs_support = cdns_uart->quirks & CDNS_UART_RXBS_SUPPORT;
220
c8dbdc84
AS
221 while ((readl(port->membase + CDNS_UART_SR) &
222 CDNS_UART_SR_RXEMPTY) != CDNS_UART_SR_RXEMPTY) {
3816b2f8
NM
223 if (is_rxbs_support)
224 rxbs_status = readl(port->membase + CDNS_UART_RXBS);
a8df6a51 225 data = readl(port->membase + CDNS_UART_FIFO);
c8dbdc84
AS
226 port->icount.rx++;
227 /*
228 * There is no hardware break detection in Zynq, so we interpret
229 * framing error with all-zeros data as a break sequence.
230 * Most of the time, there's another non-zero byte at the
231 * end of the sequence.
232 */
233 if (!is_rxbs_support && (isrstatus & CDNS_UART_IXR_FRAMING)) {
234 if (!data) {
235 port->read_status_mask |= CDNS_UART_IXR_BRK;
236 framerrprocessed = 1;
354fb1a7 237 continue;
c8dbdc84 238 }
354fb1a7 239 }
3816b2f8
NM
240 if (is_rxbs_support && (rxbs_status & CDNS_UART_RXBS_BRK)) {
241 port->icount.brk++;
242 status = TTY_BREAK;
243 if (uart_handle_break(port))
244 continue;
245 }
0c0c47bc 246
c8dbdc84
AS
247 isrstatus &= port->read_status_mask;
248 isrstatus &= ~port->ignore_status_mask;
249 status_mask = port->read_status_mask;
250 status_mask &= ~port->ignore_status_mask;
251
212d249b
NM
252 if (data &&
253 (port->read_status_mask & CDNS_UART_IXR_BRK)) {
254 port->read_status_mask &= ~CDNS_UART_IXR_BRK;
255 port->icount.brk++;
256 if (uart_handle_break(port))
c8dbdc84 257 continue;
212d249b 258 }
61ec9016 259
212d249b
NM
260 if (uart_handle_sysrq_char(port, data))
261 continue;
262
263 if (is_rxbs_support) {
264 if ((rxbs_status & CDNS_UART_RXBS_PARITY)
265 && (status_mask & CDNS_UART_IXR_PARITY)) {
266 port->icount.parity++;
267 status = TTY_PARITY;
268 }
269 if ((rxbs_status & CDNS_UART_RXBS_FRAMING)
270 && (status_mask & CDNS_UART_IXR_PARITY)) {
271 port->icount.frame++;
272 status = TTY_FRAME;
3816b2f8 273 }
212d249b
NM
274 } else {
275 if (isrstatus & CDNS_UART_IXR_PARITY) {
276 port->icount.parity++;
277 status = TTY_PARITY;
3816b2f8 278 }
212d249b
NM
279 if ((isrstatus & CDNS_UART_IXR_FRAMING) &&
280 !framerrprocessed) {
281 port->icount.frame++;
282 status = TTY_FRAME;
283 }
284 }
285 if (isrstatus & CDNS_UART_IXR_OVERRUN) {
286 port->icount.overrun++;
287 tty_insert_flip_char(&port->state->port, 0,
288 TTY_OVERRUN);
61ec9016 289 }
212d249b
NM
290 tty_insert_flip_char(&port->state->port, data, status);
291 isrstatus = 0;
61ec9016 292 }
c8dbdc84 293 spin_unlock(&port->lock);
354fb1a7 294 tty_flip_buffer_push(&port->state->port);
c8dbdc84 295 spin_lock(&port->lock);
5ede4a5c
SB
296}
297
c8dbdc84
AS
298/**
299 * cdns_uart_handle_tx - Handle the bytes to be Txed.
300 * @dev_id: Id of the UART port
301 * Return: None
302 */
303static void cdns_uart_handle_tx(void *dev_id)
07986580 304{
c8dbdc84 305 struct uart_port *port = (struct uart_port *)dev_id;
07986580
SB
306 unsigned int numbytes;
307
308 if (uart_circ_empty(&port->state->xmit)) {
309 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IDR);
c8dbdc84
AS
310 } else {
311 numbytes = port->fifosize;
312 while (numbytes && !uart_circ_empty(&port->state->xmit) &&
313 !(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXFULL)) {
314 /*
315 * Get the data from the UART circular buffer
316 * and write it to the cdns_uart's TX_FIFO
317 * register.
318 */
319 writel(
320 port->state->xmit.buf[port->state->xmit.
321 tail], port->membase + CDNS_UART_FIFO);
322
323 port->icount.tx++;
324
325 /*
326 * Adjust the tail of the UART buffer and wrap
327 * the buffer if it reaches limit.
328 */
329 port->state->xmit.tail =
330 (port->state->xmit.tail + 1) &
331 (UART_XMIT_SIZE - 1);
332
333 numbytes--;
334 }
07986580 335
c8dbdc84
AS
336 if (uart_circ_chars_pending(
337 &port->state->xmit) < WAKEUP_CHARS)
338 uart_write_wakeup(port);
07986580 339 }
07986580
SB
340}
341
5ede4a5c
SB
342/**
343 * cdns_uart_isr - Interrupt handler
344 * @irq: Irq number
345 * @dev_id: Id of the port
346 *
347 * Return: IRQHANDLED
348 */
349static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
350{
351 struct uart_port *port = (struct uart_port *)dev_id;
07986580 352 unsigned int isrstatus;
5ede4a5c 353
c8dbdc84 354 spin_lock(&port->lock);
5ede4a5c
SB
355
356 /* Read the interrupt status register to determine which
c8dbdc84 357 * interrupt(s) is/are active and clear them.
5ede4a5c 358 */
a8df6a51 359 isrstatus = readl(port->membase + CDNS_UART_ISR);
a8df6a51 360 writel(isrstatus, port->membase + CDNS_UART_ISR);
61ec9016 361
c8dbdc84
AS
362 if (isrstatus & CDNS_UART_IXR_TXEMPTY) {
363 cdns_uart_handle_tx(dev_id);
364 isrstatus &= ~CDNS_UART_IXR_TXEMPTY;
365 }
366 if (isrstatus & CDNS_UART_IXR_MASK)
367 cdns_uart_handle_rx(dev_id, isrstatus);
61ec9016 368
c8dbdc84 369 spin_unlock(&port->lock);
61ec9016
JL
370 return IRQ_HANDLED;
371}
372
373/**
d9bb3fb1 374 * cdns_uart_calc_baud_divs - Calculate baud rate divisors
e6b39bfd
SB
375 * @clk: UART module input clock
376 * @baud: Desired baud rate
377 * @rbdiv: BDIV value (return value)
378 * @rcd: CD value (return value)
379 * @div8: Value for clk_sel bit in mod (return value)
489810a1 380 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
381 * was too much error, zero if no valid divisors are found.
382 *
383 * Formula to obtain baud rate is
384 * baud_tx/rx rate = clk/CD * (BDIV + 1)
385 * input_clk = (Uart User Defined Clock or Apb Clock)
386 * depends on UCLKEN in MR Reg
387 * clk = input_clk or input_clk/8;
388 * depends on CLKS in MR reg
389 * CD and BDIV depends on values in
390 * baud rate generate register
391 * baud rate clock divisor register
392 */
d9bb3fb1
SB
393static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
394 unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
61ec9016 395{
e6b39bfd
SB
396 u32 cd, bdiv;
397 unsigned int calc_baud;
398 unsigned int bestbaud = 0;
61ec9016 399 unsigned int bauderror;
e6b39bfd 400 unsigned int besterror = ~0;
61ec9016 401
d9bb3fb1 402 if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
e6b39bfd
SB
403 *div8 = 1;
404 clk /= 8;
405 } else {
406 *div8 = 0;
407 }
61ec9016 408
d9bb3fb1 409 for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
e6b39bfd 410 cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
d9bb3fb1 411 if (cd < 1 || cd > CDNS_UART_CD_MAX)
61ec9016
JL
412 continue;
413
e6b39bfd 414 calc_baud = clk / (cd * (bdiv + 1));
61ec9016
JL
415
416 if (baud > calc_baud)
417 bauderror = baud - calc_baud;
418 else
419 bauderror = calc_baud - baud;
420
e6b39bfd
SB
421 if (besterror > bauderror) {
422 *rbdiv = bdiv;
423 *rcd = cd;
424 bestbaud = calc_baud;
425 besterror = bauderror;
61ec9016
JL
426 }
427 }
e6b39bfd
SB
428 /* use the values when percent error is acceptable */
429 if (((besterror * 100) / baud) < 3)
430 bestbaud = baud;
431
432 return bestbaud;
433}
61ec9016 434
e6b39bfd 435/**
d9bb3fb1 436 * cdns_uart_set_baud_rate - Calculate and set the baud rate
e6b39bfd
SB
437 * @port: Handle to the uart port structure
438 * @baud: Baud rate to set
489810a1 439 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
440 * was too much error, zero if no valid divisors are found.
441 */
d9bb3fb1 442static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
e6b39bfd
SB
443 unsigned int baud)
444{
445 unsigned int calc_baud;
d54b181e 446 u32 cd = 0, bdiv = 0;
e6b39bfd
SB
447 u32 mreg;
448 int div8;
d9bb3fb1 449 struct cdns_uart *cdns_uart = port->private_data;
e6b39bfd 450
d9bb3fb1 451 calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
e6b39bfd
SB
452 &div8);
453
454 /* Write new divisors to hardware */
a8df6a51 455 mreg = readl(port->membase + CDNS_UART_MR);
e6b39bfd 456 if (div8)
d9bb3fb1 457 mreg |= CDNS_UART_MR_CLKSEL;
e6b39bfd 458 else
d9bb3fb1 459 mreg &= ~CDNS_UART_MR_CLKSEL;
a8df6a51
SB
460 writel(mreg, port->membase + CDNS_UART_MR);
461 writel(cd, port->membase + CDNS_UART_BAUDGEN);
462 writel(bdiv, port->membase + CDNS_UART_BAUDDIV);
d9bb3fb1 463 cdns_uart->baud = baud;
61ec9016
JL
464
465 return calc_baud;
466}
467
7ac57347 468#ifdef CONFIG_COMMON_CLK
c4b0510c 469/**
d9bb3fb1 470 * cdns_uart_clk_notitifer_cb - Clock notifier callback
c4b0510c
SB
471 * @nb: Notifier block
472 * @event: Notify event
473 * @data: Notifier data
e555a211 474 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
c4b0510c 475 */
d9bb3fb1 476static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
c4b0510c
SB
477 unsigned long event, void *data)
478{
479 u32 ctrl_reg;
480 struct uart_port *port;
481 int locked = 0;
482 struct clk_notifier_data *ndata = data;
483 unsigned long flags = 0;
d9bb3fb1 484 struct cdns_uart *cdns_uart = to_cdns_uart(nb);
c4b0510c 485
d9bb3fb1 486 port = cdns_uart->port;
c4b0510c
SB
487 if (port->suspended)
488 return NOTIFY_OK;
489
490 switch (event) {
491 case PRE_RATE_CHANGE:
492 {
e555a211 493 u32 bdiv, cd;
c4b0510c
SB
494 int div8;
495
496 /*
497 * Find out if current baud-rate can be achieved with new clock
498 * frequency.
499 */
d9bb3fb1 500 if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
5ce15d2d
SB
501 &bdiv, &cd, &div8)) {
502 dev_warn(port->dev, "clock rate change rejected\n");
c4b0510c 503 return NOTIFY_BAD;
5ce15d2d 504 }
c4b0510c 505
d9bb3fb1 506 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
507
508 /* Disable the TX and RX to set baud rate */
a8df6a51 509 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 510 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
a8df6a51 511 writel(ctrl_reg, port->membase + CDNS_UART_CR);
c4b0510c 512
d9bb3fb1 513 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
514
515 return NOTIFY_OK;
516 }
517 case POST_RATE_CHANGE:
518 /*
519 * Set clk dividers to generate correct baud with new clock
520 * frequency.
521 */
522
d9bb3fb1 523 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
524
525 locked = 1;
526 port->uartclk = ndata->new_rate;
527
d9bb3fb1
SB
528 cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
529 cdns_uart->baud);
c4b0510c
SB
530 /* fall through */
531 case ABORT_RATE_CHANGE:
532 if (!locked)
d9bb3fb1 533 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
534
535 /* Set TX/RX Reset */
a8df6a51 536 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 537 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
a8df6a51 538 writel(ctrl_reg, port->membase + CDNS_UART_CR);
c4b0510c 539
a8df6a51 540 while (readl(port->membase + CDNS_UART_CR) &
d9bb3fb1 541 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
c4b0510c
SB
542 cpu_relax();
543
544 /*
545 * Clear the RX disable and TX disable bits and then set the TX
546 * enable bit and RX enable bit to enable the transmitter and
547 * receiver.
548 */
a8df6a51
SB
549 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
550 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1
SB
551 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
552 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
a8df6a51 553 writel(ctrl_reg, port->membase + CDNS_UART_CR);
c4b0510c 554
d9bb3fb1 555 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
556
557 return NOTIFY_OK;
558 default:
559 return NOTIFY_DONE;
560 }
561}
7ac57347 562#endif
c4b0510c 563
61ec9016 564/**
d9bb3fb1 565 * cdns_uart_start_tx - Start transmitting bytes
61ec9016 566 * @port: Handle to the uart port structure
489810a1 567 */
d9bb3fb1 568static void cdns_uart_start_tx(struct uart_port *port)
61ec9016 569{
07986580 570 unsigned int status;
61ec9016 571
ea8dd8e5 572 if (uart_tx_stopped(port))
61ec9016
JL
573 return;
574
e3538c37
SB
575 /*
576 * Set the TX enable bit and clear the TX disable bit to enable the
61ec9016
JL
577 * transmitter.
578 */
a8df6a51 579 status = readl(port->membase + CDNS_UART_CR);
e3538c37
SB
580 status &= ~CDNS_UART_CR_TX_DIS;
581 status |= CDNS_UART_CR_TX_EN;
a8df6a51 582 writel(status, port->membase + CDNS_UART_CR);
61ec9016 583
ea8dd8e5
SB
584 if (uart_circ_empty(&port->state->xmit))
585 return;
586
07986580 587 cdns_uart_handle_tx(port);
61ec9016 588
a8df6a51 589 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR);
61ec9016 590 /* Enable the TX Empty interrupt */
a8df6a51 591 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER);
61ec9016
JL
592}
593
594/**
d9bb3fb1 595 * cdns_uart_stop_tx - Stop TX
61ec9016 596 * @port: Handle to the uart port structure
489810a1 597 */
d9bb3fb1 598static void cdns_uart_stop_tx(struct uart_port *port)
61ec9016
JL
599{
600 unsigned int regval;
601
a8df6a51 602 regval = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 603 regval |= CDNS_UART_CR_TX_DIS;
61ec9016 604 /* Disable the transmitter */
a8df6a51 605 writel(regval, port->membase + CDNS_UART_CR);
61ec9016
JL
606}
607
608/**
d9bb3fb1 609 * cdns_uart_stop_rx - Stop RX
61ec9016 610 * @port: Handle to the uart port structure
489810a1 611 */
d9bb3fb1 612static void cdns_uart_stop_rx(struct uart_port *port)
61ec9016
JL
613{
614 unsigned int regval;
615
373e882f 616 /* Disable RX IRQs */
a8df6a51 617 writel(CDNS_UART_RX_IRQS, port->membase + CDNS_UART_IDR);
373e882f
SB
618
619 /* Disable the receiver */
a8df6a51 620 regval = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 621 regval |= CDNS_UART_CR_RX_DIS;
a8df6a51 622 writel(regval, port->membase + CDNS_UART_CR);
61ec9016
JL
623}
624
625/**
d9bb3fb1 626 * cdns_uart_tx_empty - Check whether TX is empty
61ec9016
JL
627 * @port: Handle to the uart port structure
628 *
489810a1
MS
629 * Return: TIOCSER_TEMT on success, 0 otherwise
630 */
d9bb3fb1 631static unsigned int cdns_uart_tx_empty(struct uart_port *port)
61ec9016
JL
632{
633 unsigned int status;
634
a8df6a51 635 status = readl(port->membase + CDNS_UART_SR) &
19f22efd 636 CDNS_UART_SR_TXEMPTY;
61ec9016
JL
637 return status ? TIOCSER_TEMT : 0;
638}
639
640/**
d9bb3fb1 641 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
61ec9016
JL
642 * transmitting char breaks
643 * @port: Handle to the uart port structure
644 * @ctl: Value based on which start or stop decision is taken
489810a1 645 */
d9bb3fb1 646static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
61ec9016
JL
647{
648 unsigned int status;
649 unsigned long flags;
650
651 spin_lock_irqsave(&port->lock, flags);
652
a8df6a51 653 status = readl(port->membase + CDNS_UART_CR);
61ec9016
JL
654
655 if (ctl == -1)
19f22efd 656 writel(CDNS_UART_CR_STARTBRK | status,
a8df6a51 657 port->membase + CDNS_UART_CR);
61ec9016 658 else {
d9bb3fb1 659 if ((status & CDNS_UART_CR_STOPBRK) == 0)
19f22efd 660 writel(CDNS_UART_CR_STOPBRK | status,
a8df6a51 661 port->membase + CDNS_UART_CR);
61ec9016
JL
662 }
663 spin_unlock_irqrestore(&port->lock, flags);
664}
665
666/**
d9bb3fb1 667 * cdns_uart_set_termios - termios operations, handling data length, parity,
61ec9016
JL
668 * stop bits, flow control, baud rate
669 * @port: Handle to the uart port structure
670 * @termios: Handle to the input termios structure
671 * @old: Values of the previously saved termios structure
489810a1 672 */
d9bb3fb1 673static void cdns_uart_set_termios(struct uart_port *port,
61ec9016
JL
674 struct ktermios *termios, struct ktermios *old)
675{
676 unsigned int cval = 0;
e6b39bfd 677 unsigned int baud, minbaud, maxbaud;
61ec9016
JL
678 unsigned long flags;
679 unsigned int ctrl_reg, mode_reg;
680
681 spin_lock_irqsave(&port->lock, flags);
682
6ecde472 683 /* Wait for the transmit FIFO to empty before making changes */
a8df6a51 684 if (!(readl(port->membase + CDNS_UART_CR) &
19f22efd 685 CDNS_UART_CR_TX_DIS)) {
a8df6a51 686 while (!(readl(port->membase + CDNS_UART_SR) &
6ecde472
NR
687 CDNS_UART_SR_TXEMPTY)) {
688 cpu_relax();
689 }
61ec9016
JL
690 }
691
692 /* Disable the TX and RX to set baud rate */
a8df6a51 693 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 694 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
a8df6a51 695 writel(ctrl_reg, port->membase + CDNS_UART_CR);
61ec9016 696
e6b39bfd
SB
697 /*
698 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
699 * min and max baud should be calculated here based on port->uartclk.
700 * this way we get a valid baud and can safely call set_baud()
701 */
d9bb3fb1
SB
702 minbaud = port->uartclk /
703 ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
704 maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
e6b39bfd 705 baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
d9bb3fb1 706 baud = cdns_uart_set_baud_rate(port, baud);
61ec9016
JL
707 if (tty_termios_baud_rate(termios))
708 tty_termios_encode_baud_rate(termios, baud, baud);
709
e555a211 710 /* Update the per-port timeout. */
61ec9016
JL
711 uart_update_timeout(port, termios->c_cflag, baud);
712
713 /* Set TX/RX Reset */
a8df6a51 714 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 715 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
a8df6a51 716 writel(ctrl_reg, port->membase + CDNS_UART_CR);
61ec9016 717
27b17ae0
NM
718 while (readl(port->membase + CDNS_UART_CR) &
719 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
720 cpu_relax();
721
e555a211
SB
722 /*
723 * Clear the RX disable and TX disable bits and then set the TX enable
61ec9016
JL
724 * bit and RX enable bit to enable the transmitter and receiver.
725 */
a8df6a51 726 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1
SB
727 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
728 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
a8df6a51 729 writel(ctrl_reg, port->membase + CDNS_UART_CR);
61ec9016 730
a8df6a51 731 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
61ec9016 732
d9bb3fb1
SB
733 port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
734 CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
61ec9016
JL
735 port->ignore_status_mask = 0;
736
737 if (termios->c_iflag & INPCK)
d9bb3fb1
SB
738 port->read_status_mask |= CDNS_UART_IXR_PARITY |
739 CDNS_UART_IXR_FRAMING;
61ec9016
JL
740
741 if (termios->c_iflag & IGNPAR)
d9bb3fb1
SB
742 port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
743 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016
JL
744
745 /* ignore all characters if CREAD is not set */
746 if ((termios->c_cflag & CREAD) == 0)
d9bb3fb1
SB
747 port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
748 CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
749 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016 750
a8df6a51 751 mode_reg = readl(port->membase + CDNS_UART_MR);
61ec9016
JL
752
753 /* Handling Data Size */
754 switch (termios->c_cflag & CSIZE) {
755 case CS6:
d9bb3fb1 756 cval |= CDNS_UART_MR_CHARLEN_6_BIT;
61ec9016
JL
757 break;
758 case CS7:
d9bb3fb1 759 cval |= CDNS_UART_MR_CHARLEN_7_BIT;
61ec9016
JL
760 break;
761 default:
762 case CS8:
d9bb3fb1 763 cval |= CDNS_UART_MR_CHARLEN_8_BIT;
61ec9016
JL
764 termios->c_cflag &= ~CSIZE;
765 termios->c_cflag |= CS8;
766 break;
767 }
768
769 /* Handling Parity and Stop Bits length */
770 if (termios->c_cflag & CSTOPB)
d9bb3fb1 771 cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
61ec9016 772 else
d9bb3fb1 773 cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
61ec9016
JL
774
775 if (termios->c_cflag & PARENB) {
776 /* Mark or Space parity */
777 if (termios->c_cflag & CMSPAR) {
778 if (termios->c_cflag & PARODD)
d9bb3fb1 779 cval |= CDNS_UART_MR_PARITY_MARK;
61ec9016 780 else
d9bb3fb1 781 cval |= CDNS_UART_MR_PARITY_SPACE;
e6b39bfd
SB
782 } else {
783 if (termios->c_cflag & PARODD)
d9bb3fb1 784 cval |= CDNS_UART_MR_PARITY_ODD;
61ec9016 785 else
d9bb3fb1 786 cval |= CDNS_UART_MR_PARITY_EVEN;
e6b39bfd
SB
787 }
788 } else {
d9bb3fb1 789 cval |= CDNS_UART_MR_PARITY_NONE;
e6b39bfd
SB
790 }
791 cval |= mode_reg & 1;
a8df6a51 792 writel(cval, port->membase + CDNS_UART_MR);
61ec9016
JL
793
794 spin_unlock_irqrestore(&port->lock, flags);
795}
796
797/**
d9bb3fb1 798 * cdns_uart_startup - Called when an application opens a cdns_uart port
61ec9016
JL
799 * @port: Handle to the uart port structure
800 *
e555a211 801 * Return: 0 on success, negative errno otherwise
489810a1 802 */
d9bb3fb1 803static int cdns_uart_startup(struct uart_port *port)
61ec9016 804{
3816b2f8
NM
805 struct cdns_uart *cdns_uart = port->private_data;
806 bool is_brk_support;
55861d11 807 int ret;
6e14f7c1 808 unsigned long flags;
55861d11 809 unsigned int status = 0;
61ec9016 810
3816b2f8
NM
811 is_brk_support = cdns_uart->quirks & CDNS_UART_RXBS_SUPPORT;
812
6e14f7c1
SB
813 spin_lock_irqsave(&port->lock, flags);
814
61ec9016 815 /* Disable the TX and RX */
19f22efd 816 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
a8df6a51 817 port->membase + CDNS_UART_CR);
61ec9016
JL
818
819 /* Set the Control Register with TX/RX Enable, TX/RX Reset,
820 * no break chars.
821 */
19f22efd 822 writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
a8df6a51 823 port->membase + CDNS_UART_CR);
61ec9016 824
27b17ae0
NM
825 while (readl(port->membase + CDNS_UART_CR) &
826 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
827 cpu_relax();
828
6e14f7c1
SB
829 /*
830 * Clear the RX disable bit and then set the RX enable bit to enable
831 * the receiver.
61ec9016 832 */
a8df6a51 833 status = readl(port->membase + CDNS_UART_CR);
6e14f7c1
SB
834 status &= CDNS_UART_CR_RX_DIS;
835 status |= CDNS_UART_CR_RX_EN;
a8df6a51 836 writel(status, port->membase + CDNS_UART_CR);
61ec9016
JL
837
838 /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
839 * no parity.
840 */
19f22efd 841 writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
d9bb3fb1 842 | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
a8df6a51 843 port->membase + CDNS_UART_MR);
61ec9016 844
85baf542
S
845 /*
846 * Set the RX FIFO Trigger level to use most of the FIFO, but it
847 * can be tuned with a module parameter
848 */
a8df6a51 849 writel(rx_trigger_level, port->membase + CDNS_UART_RXWM);
61ec9016 850
85baf542
S
851 /*
852 * Receive Timeout register is enabled but it
853 * can be tuned with a module parameter
854 */
a8df6a51 855 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
61ec9016 856
855f6fd9 857 /* Clear out any pending interrupts before enabling them */
a8df6a51
SB
858 writel(readl(port->membase + CDNS_UART_ISR),
859 port->membase + CDNS_UART_ISR);
61ec9016 860
55861d11
SB
861 spin_unlock_irqrestore(&port->lock, flags);
862
863 ret = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME, port);
864 if (ret) {
865 dev_err(port->dev, "request_irq '%d' failed with %d\n",
866 port->irq, ret);
867 return ret;
868 }
869
61ec9016 870 /* Set the Interrupt Registers with desired interrupts */
3816b2f8
NM
871 if (is_brk_support)
872 writel(CDNS_UART_RX_IRQS | CDNS_UART_IXR_BRK,
873 port->membase + CDNS_UART_IER);
874 else
875 writel(CDNS_UART_RX_IRQS, port->membase + CDNS_UART_IER);
61ec9016 876
55861d11 877 return 0;
61ec9016
JL
878}
879
880/**
d9bb3fb1 881 * cdns_uart_shutdown - Called when an application closes a cdns_uart port
61ec9016 882 * @port: Handle to the uart port structure
489810a1 883 */
d9bb3fb1 884static void cdns_uart_shutdown(struct uart_port *port)
61ec9016
JL
885{
886 int status;
a19eda0f
SB
887 unsigned long flags;
888
889 spin_lock_irqsave(&port->lock, flags);
61ec9016
JL
890
891 /* Disable interrupts */
a8df6a51
SB
892 status = readl(port->membase + CDNS_UART_IMR);
893 writel(status, port->membase + CDNS_UART_IDR);
894 writel(0xffffffff, port->membase + CDNS_UART_ISR);
61ec9016
JL
895
896 /* Disable the TX and RX */
19f22efd 897 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
a8df6a51 898 port->membase + CDNS_UART_CR);
a19eda0f
SB
899
900 spin_unlock_irqrestore(&port->lock, flags);
901
61ec9016
JL
902 free_irq(port->irq, port);
903}
904
905/**
d9bb3fb1 906 * cdns_uart_type - Set UART type to cdns_uart port
61ec9016
JL
907 * @port: Handle to the uart port structure
908 *
489810a1
MS
909 * Return: string on success, NULL otherwise
910 */
d9bb3fb1 911static const char *cdns_uart_type(struct uart_port *port)
61ec9016 912{
d9bb3fb1 913 return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
61ec9016
JL
914}
915
916/**
d9bb3fb1 917 * cdns_uart_verify_port - Verify the port params
61ec9016
JL
918 * @port: Handle to the uart port structure
919 * @ser: Handle to the structure whose members are compared
920 *
e555a211 921 * Return: 0 on success, negative errno otherwise.
489810a1 922 */
d9bb3fb1 923static int cdns_uart_verify_port(struct uart_port *port,
61ec9016
JL
924 struct serial_struct *ser)
925{
926 if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
927 return -EINVAL;
928 if (port->irq != ser->irq)
929 return -EINVAL;
930 if (ser->io_type != UPIO_MEM)
931 return -EINVAL;
932 if (port->iobase != ser->port)
933 return -EINVAL;
934 if (ser->hub6 != 0)
935 return -EINVAL;
936 return 0;
937}
938
939/**
d9bb3fb1
SB
940 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
941 * called when the driver adds a cdns_uart port via
61ec9016
JL
942 * uart_add_one_port()
943 * @port: Handle to the uart port structure
944 *
e555a211 945 * Return: 0 on success, negative errno otherwise.
489810a1 946 */
d9bb3fb1 947static int cdns_uart_request_port(struct uart_port *port)
61ec9016 948{
d9bb3fb1
SB
949 if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
950 CDNS_UART_NAME)) {
61ec9016
JL
951 return -ENOMEM;
952 }
953
d9bb3fb1 954 port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
955 if (!port->membase) {
956 dev_err(port->dev, "Unable to map registers\n");
d9bb3fb1 957 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
958 return -ENOMEM;
959 }
960 return 0;
961}
962
963/**
d9bb3fb1 964 * cdns_uart_release_port - Release UART port
61ec9016 965 * @port: Handle to the uart port structure
e555a211 966 *
d9bb3fb1
SB
967 * Release the memory region attached to a cdns_uart port. Called when the
968 * driver removes a cdns_uart port via uart_remove_one_port().
489810a1 969 */
d9bb3fb1 970static void cdns_uart_release_port(struct uart_port *port)
61ec9016 971{
d9bb3fb1 972 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
973 iounmap(port->membase);
974 port->membase = NULL;
975}
976
977/**
d9bb3fb1 978 * cdns_uart_config_port - Configure UART port
61ec9016
JL
979 * @port: Handle to the uart port structure
980 * @flags: If any
489810a1 981 */
d9bb3fb1 982static void cdns_uart_config_port(struct uart_port *port, int flags)
61ec9016 983{
d9bb3fb1 984 if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
61ec9016
JL
985 port->type = PORT_XUARTPS;
986}
987
988/**
d9bb3fb1 989 * cdns_uart_get_mctrl - Get the modem control state
61ec9016
JL
990 * @port: Handle to the uart port structure
991 *
489810a1
MS
992 * Return: the modem control state
993 */
d9bb3fb1 994static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
61ec9016
JL
995{
996 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
997}
998
d9bb3fb1 999static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
61ec9016 1000{
19038ad9 1001 u32 val;
5935a2b3 1002 u32 mode_reg;
19038ad9 1003
a8df6a51 1004 val = readl(port->membase + CDNS_UART_MODEMCR);
5935a2b3 1005 mode_reg = readl(port->membase + CDNS_UART_MR);
19038ad9
LPC
1006
1007 val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
5935a2b3 1008 mode_reg &= ~CDNS_UART_MR_CHMODE_MASK;
19038ad9
LPC
1009
1010 if (mctrl & TIOCM_RTS)
1011 val |= CDNS_UART_MODEMCR_RTS;
1012 if (mctrl & TIOCM_DTR)
1013 val |= CDNS_UART_MODEMCR_DTR;
5935a2b3
YK
1014 if (mctrl & TIOCM_LOOP)
1015 mode_reg |= CDNS_UART_MR_CHMODE_L_LOOP;
1016 else
1017 mode_reg |= CDNS_UART_MR_CHMODE_NORM;
19038ad9 1018
a8df6a51 1019 writel(val, port->membase + CDNS_UART_MODEMCR);
5935a2b3 1020 writel(mode_reg, port->membase + CDNS_UART_MR);
61ec9016
JL
1021}
1022
6ee04c6c 1023#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1 1024static int cdns_uart_poll_get_char(struct uart_port *port)
6ee04c6c 1025{
6ee04c6c 1026 int c;
f0f54a80 1027 unsigned long flags;
6ee04c6c 1028
f0f54a80 1029 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
1030
1031 /* Check if FIFO is empty */
a8df6a51 1032 if (readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_RXEMPTY)
6ee04c6c
VL
1033 c = NO_POLL_CHAR;
1034 else /* Read a character */
a8df6a51 1035 c = (unsigned char) readl(port->membase + CDNS_UART_FIFO);
6ee04c6c 1036
f0f54a80 1037 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
1038
1039 return c;
1040}
1041
d9bb3fb1 1042static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
6ee04c6c 1043{
f0f54a80 1044 unsigned long flags;
6ee04c6c 1045
f0f54a80 1046 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
1047
1048 /* Wait until FIFO is empty */
a8df6a51 1049 while (!(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
1050 cpu_relax();
1051
1052 /* Write a character */
a8df6a51 1053 writel(c, port->membase + CDNS_UART_FIFO);
6ee04c6c
VL
1054
1055 /* Wait until FIFO is empty */
a8df6a51 1056 while (!(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
1057 cpu_relax();
1058
f0f54a80 1059 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
1060
1061 return;
1062}
1063#endif
1064
210417ce
SD
1065static void cdns_uart_pm(struct uart_port *port, unsigned int state,
1066 unsigned int oldstate)
1067{
1068 struct cdns_uart *cdns_uart = port->private_data;
1069
1070 switch (state) {
1071 case UART_PM_STATE_OFF:
1072 clk_disable(cdns_uart->uartclk);
1073 clk_disable(cdns_uart->pclk);
1074 break;
1075 default:
1076 clk_enable(cdns_uart->pclk);
1077 clk_enable(cdns_uart->uartclk);
1078 break;
1079 }
1080}
1081
f098a0ae 1082static const struct uart_ops cdns_uart_ops = {
d9bb3fb1
SB
1083 .set_mctrl = cdns_uart_set_mctrl,
1084 .get_mctrl = cdns_uart_get_mctrl,
d9bb3fb1
SB
1085 .start_tx = cdns_uart_start_tx,
1086 .stop_tx = cdns_uart_stop_tx,
1087 .stop_rx = cdns_uart_stop_rx,
1088 .tx_empty = cdns_uart_tx_empty,
1089 .break_ctl = cdns_uart_break_ctl,
1090 .set_termios = cdns_uart_set_termios,
1091 .startup = cdns_uart_startup,
1092 .shutdown = cdns_uart_shutdown,
210417ce 1093 .pm = cdns_uart_pm,
d9bb3fb1
SB
1094 .type = cdns_uart_type,
1095 .verify_port = cdns_uart_verify_port,
1096 .request_port = cdns_uart_request_port,
1097 .release_port = cdns_uart_release_port,
1098 .config_port = cdns_uart_config_port,
6ee04c6c 1099#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1
SB
1100 .poll_get_char = cdns_uart_poll_get_char,
1101 .poll_put_char = cdns_uart_poll_put_char,
6ee04c6c 1102#endif
61ec9016
JL
1103};
1104
6db6df0e 1105static struct uart_port cdns_uart_port[CDNS_UART_NR_PORTS];
61ec9016
JL
1106
1107/**
d9bb3fb1 1108 * cdns_uart_get_port - Configure the port from platform device resource info
928e9263
MS
1109 * @id: Port id
1110 *
489810a1
MS
1111 * Return: a pointer to a uart_port or NULL for failure
1112 */
d9bb3fb1 1113static struct uart_port *cdns_uart_get_port(int id)
61ec9016
JL
1114{
1115 struct uart_port *port;
61ec9016 1116
928e9263 1117 /* Try the given port id if failed use default method */
d9bb3fb1 1118 if (cdns_uart_port[id].mapbase != 0) {
928e9263 1119 /* Find the next unused port */
d9bb3fb1
SB
1120 for (id = 0; id < CDNS_UART_NR_PORTS; id++)
1121 if (cdns_uart_port[id].mapbase == 0)
928e9263
MS
1122 break;
1123 }
61ec9016 1124
d9bb3fb1 1125 if (id >= CDNS_UART_NR_PORTS)
61ec9016
JL
1126 return NULL;
1127
d9bb3fb1 1128 port = &cdns_uart_port[id];
61ec9016
JL
1129
1130 /* At this point, we've got an empty uart_port struct, initialize it */
1131 spin_lock_init(&port->lock);
1132 port->membase = NULL;
61ec9016
JL
1133 port->irq = 0;
1134 port->type = PORT_UNKNOWN;
1135 port->iotype = UPIO_MEM32;
1136 port->flags = UPF_BOOT_AUTOCONF;
d9bb3fb1
SB
1137 port->ops = &cdns_uart_ops;
1138 port->fifosize = CDNS_UART_FIFO_SIZE;
61ec9016
JL
1139 port->line = id;
1140 port->dev = NULL;
1141 return port;
1142}
1143
61ec9016
JL
1144#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1145/**
d9bb3fb1 1146 * cdns_uart_console_wait_tx - Wait for the TX to be full
61ec9016 1147 * @port: Handle to the uart port structure
489810a1 1148 */
d9bb3fb1 1149static void cdns_uart_console_wait_tx(struct uart_port *port)
61ec9016 1150{
a8df6a51 1151 while (!(readl(port->membase + CDNS_UART_SR) & CDNS_UART_SR_TXEMPTY))
61ec9016
JL
1152 barrier();
1153}
1154
1155/**
d9bb3fb1 1156 * cdns_uart_console_putchar - write the character to the FIFO buffer
61ec9016
JL
1157 * @port: Handle to the uart port structure
1158 * @ch: Character to be written
489810a1 1159 */
d9bb3fb1 1160static void cdns_uart_console_putchar(struct uart_port *port, int ch)
61ec9016 1161{
d9bb3fb1 1162 cdns_uart_console_wait_tx(port);
a8df6a51 1163 writel(ch, port->membase + CDNS_UART_FIFO);
61ec9016
JL
1164}
1165
54585ba0
MY
1166static void __init cdns_early_write(struct console *con, const char *s,
1167 unsigned n)
6fa62fc4
MS
1168{
1169 struct earlycon_device *dev = con->data;
1170
1171 uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
1172}
1173
1174static int __init cdns_early_console_setup(struct earlycon_device *device,
1175 const char *opt)
1176{
c41251b1
ST
1177 struct uart_port *port = &device->port;
1178
1179 if (!port->membase)
6fa62fc4
MS
1180 return -ENODEV;
1181
c41251b1
ST
1182 /* initialise control register */
1183 writel(CDNS_UART_CR_TX_EN|CDNS_UART_CR_TXRST|CDNS_UART_CR_RXRST,
1184 port->membase + CDNS_UART_CR);
1185
1186 /* only set baud if specified on command line - otherwise
1187 * assume it has been initialized by a boot loader.
1188 */
1189 if (device->baud) {
1190 u32 cd = 0, bdiv = 0;
1191 u32 mr;
1192 int div8;
1193
1194 cdns_uart_calc_baud_divs(port->uartclk, device->baud,
1195 &bdiv, &cd, &div8);
1196 mr = CDNS_UART_MR_PARITY_NONE;
1197 if (div8)
1198 mr |= CDNS_UART_MR_CLKSEL;
1199
1200 writel(mr, port->membase + CDNS_UART_MR);
1201 writel(cd, port->membase + CDNS_UART_BAUDGEN);
1202 writel(bdiv, port->membase + CDNS_UART_BAUDDIV);
1203 }
1204
6fa62fc4
MS
1205 device->con->write = cdns_early_write;
1206
1207 return 0;
1208}
93d7bbaa
MS
1209OF_EARLYCON_DECLARE(cdns, "xlnx,xuartps", cdns_early_console_setup);
1210OF_EARLYCON_DECLARE(cdns, "cdns,uart-r1p8", cdns_early_console_setup);
1211OF_EARLYCON_DECLARE(cdns, "cdns,uart-r1p12", cdns_early_console_setup);
0267a4ff 1212OF_EARLYCON_DECLARE(cdns, "xlnx,zynqmp-uart", cdns_early_console_setup);
6fa62fc4 1213
61ec9016 1214/**
d9bb3fb1 1215 * cdns_uart_console_write - perform write operation
489810a1 1216 * @co: Console handle
61ec9016
JL
1217 * @s: Pointer to character array
1218 * @count: No of characters
489810a1 1219 */
d9bb3fb1 1220static void cdns_uart_console_write(struct console *co, const char *s,
61ec9016
JL
1221 unsigned int count)
1222{
d9bb3fb1 1223 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016 1224 unsigned long flags;
d3755f5e 1225 unsigned int imr, ctrl;
61ec9016
JL
1226 int locked = 1;
1227
74ea66d4
SB
1228 if (port->sysrq)
1229 locked = 0;
1230 else if (oops_in_progress)
61ec9016
JL
1231 locked = spin_trylock_irqsave(&port->lock, flags);
1232 else
1233 spin_lock_irqsave(&port->lock, flags);
1234
1235 /* save and disable interrupt */
a8df6a51
SB
1236 imr = readl(port->membase + CDNS_UART_IMR);
1237 writel(imr, port->membase + CDNS_UART_IDR);
61ec9016 1238
d3755f5e
LPC
1239 /*
1240 * Make sure that the tx part is enabled. Set the TX enable bit and
1241 * clear the TX disable bit to enable the transmitter.
1242 */
a8df6a51 1243 ctrl = readl(port->membase + CDNS_UART_CR);
e3538c37
SB
1244 ctrl &= ~CDNS_UART_CR_TX_DIS;
1245 ctrl |= CDNS_UART_CR_TX_EN;
a8df6a51 1246 writel(ctrl, port->membase + CDNS_UART_CR);
d3755f5e 1247
d9bb3fb1
SB
1248 uart_console_write(port, s, count, cdns_uart_console_putchar);
1249 cdns_uart_console_wait_tx(port);
61ec9016 1250
a8df6a51 1251 writel(ctrl, port->membase + CDNS_UART_CR);
d3755f5e 1252
b494a5fa 1253 /* restore interrupt state */
a8df6a51 1254 writel(imr, port->membase + CDNS_UART_IER);
61ec9016
JL
1255
1256 if (locked)
1257 spin_unlock_irqrestore(&port->lock, flags);
1258}
1259
1260/**
d9bb3fb1 1261 * cdns_uart_console_setup - Initialize the uart to default config
61ec9016
JL
1262 * @co: Console handle
1263 * @options: Initial settings of uart
1264 *
e555a211 1265 * Return: 0 on success, negative errno otherwise.
489810a1 1266 */
d9bb3fb1 1267static int __init cdns_uart_console_setup(struct console *co, char *options)
61ec9016 1268{
d9bb3fb1 1269 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016
JL
1270 int baud = 9600;
1271 int bits = 8;
1272 int parity = 'n';
1273 int flow = 'n';
1274
d9bb3fb1 1275 if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
61ec9016
JL
1276 return -EINVAL;
1277
136debf7 1278 if (!port->membase) {
f6415491
PC
1279 pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n",
1280 co->index);
61ec9016
JL
1281 return -ENODEV;
1282 }
1283
1284 if (options)
1285 uart_parse_options(options, &baud, &parity, &bits, &flow);
1286
1287 return uart_set_options(port, co, baud, parity, bits, flow);
1288}
1289
d9bb3fb1 1290static struct uart_driver cdns_uart_uart_driver;
61ec9016 1291
d9bb3fb1
SB
1292static struct console cdns_uart_console = {
1293 .name = CDNS_UART_TTY_NAME,
1294 .write = cdns_uart_console_write,
61ec9016 1295 .device = uart_console_device,
d9bb3fb1 1296 .setup = cdns_uart_console_setup,
61ec9016
JL
1297 .flags = CON_PRINTBUFFER,
1298 .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
d9bb3fb1 1299 .data = &cdns_uart_uart_driver,
61ec9016
JL
1300};
1301
1302/**
d9bb3fb1 1303 * cdns_uart_console_init - Initialization call
61ec9016 1304 *
e555a211 1305 * Return: 0 on success, negative errno otherwise
489810a1 1306 */
d9bb3fb1 1307static int __init cdns_uart_console_init(void)
61ec9016 1308{
d9bb3fb1 1309 register_console(&cdns_uart_console);
61ec9016
JL
1310 return 0;
1311}
1312
d9bb3fb1 1313console_initcall(cdns_uart_console_init);
61ec9016
JL
1314
1315#endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1316
d9bb3fb1 1317static struct uart_driver cdns_uart_uart_driver = {
e555a211 1318 .owner = THIS_MODULE,
d9bb3fb1
SB
1319 .driver_name = CDNS_UART_NAME,
1320 .dev_name = CDNS_UART_TTY_NAME,
1321 .major = CDNS_UART_MAJOR,
1322 .minor = CDNS_UART_MINOR,
1323 .nr = CDNS_UART_NR_PORTS,
d3641f64 1324#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
d9bb3fb1 1325 .cons = &cdns_uart_console,
d3641f64
SB
1326#endif
1327};
1328
4b47d9aa
SB
1329#ifdef CONFIG_PM_SLEEP
1330/**
d9bb3fb1 1331 * cdns_uart_suspend - suspend event
4b47d9aa
SB
1332 * @device: Pointer to the device structure
1333 *
489810a1 1334 * Return: 0
4b47d9aa 1335 */
d9bb3fb1 1336static int cdns_uart_suspend(struct device *device)
4b47d9aa
SB
1337{
1338 struct uart_port *port = dev_get_drvdata(device);
1339 struct tty_struct *tty;
1340 struct device *tty_dev;
1341 int may_wake = 0;
1342
1343 /* Get the tty which could be NULL so don't assume it's valid */
1344 tty = tty_port_tty_get(&port->state->port);
1345 if (tty) {
1346 tty_dev = tty->dev;
1347 may_wake = device_may_wakeup(tty_dev);
1348 tty_kref_put(tty);
1349 }
1350
1351 /*
1352 * Call the API provided in serial_core.c file which handles
1353 * the suspend.
1354 */
d9bb3fb1 1355 uart_suspend_port(&cdns_uart_uart_driver, port);
4b47d9aa 1356 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1357 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1358
d9bb3fb1
SB
1359 clk_disable(cdns_uart->uartclk);
1360 clk_disable(cdns_uart->pclk);
4b47d9aa
SB
1361 } else {
1362 unsigned long flags = 0;
1363
1364 spin_lock_irqsave(&port->lock, flags);
1365 /* Empty the receive FIFO 1st before making changes */
a8df6a51 1366 while (!(readl(port->membase + CDNS_UART_SR) &
d9bb3fb1 1367 CDNS_UART_SR_RXEMPTY))
a8df6a51 1368 readl(port->membase + CDNS_UART_FIFO);
4b47d9aa 1369 /* set RX trigger level to 1 */
a8df6a51 1370 writel(1, port->membase + CDNS_UART_RXWM);
4b47d9aa 1371 /* disable RX timeout interrups */
a8df6a51 1372 writel(CDNS_UART_IXR_TOUT, port->membase + CDNS_UART_IDR);
4b47d9aa
SB
1373 spin_unlock_irqrestore(&port->lock, flags);
1374 }
1375
1376 return 0;
1377}
1378
1379/**
d9bb3fb1 1380 * cdns_uart_resume - Resume after a previous suspend
4b47d9aa
SB
1381 * @device: Pointer to the device structure
1382 *
489810a1 1383 * Return: 0
4b47d9aa 1384 */
d9bb3fb1 1385static int cdns_uart_resume(struct device *device)
4b47d9aa
SB
1386{
1387 struct uart_port *port = dev_get_drvdata(device);
1388 unsigned long flags = 0;
1389 u32 ctrl_reg;
1390 struct tty_struct *tty;
1391 struct device *tty_dev;
1392 int may_wake = 0;
1393
1394 /* Get the tty which could be NULL so don't assume it's valid */
1395 tty = tty_port_tty_get(&port->state->port);
1396 if (tty) {
1397 tty_dev = tty->dev;
1398 may_wake = device_may_wakeup(tty_dev);
1399 tty_kref_put(tty);
1400 }
1401
1402 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1403 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1404
d9bb3fb1
SB
1405 clk_enable(cdns_uart->pclk);
1406 clk_enable(cdns_uart->uartclk);
4b47d9aa
SB
1407
1408 spin_lock_irqsave(&port->lock, flags);
1409
1410 /* Set TX/RX Reset */
a8df6a51 1411 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1 1412 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
a8df6a51
SB
1413 writel(ctrl_reg, port->membase + CDNS_UART_CR);
1414 while (readl(port->membase + CDNS_UART_CR) &
d9bb3fb1 1415 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
4b47d9aa
SB
1416 cpu_relax();
1417
1418 /* restore rx timeout value */
a8df6a51 1419 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT);
4b47d9aa 1420 /* Enable Tx/Rx */
a8df6a51 1421 ctrl_reg = readl(port->membase + CDNS_UART_CR);
d9bb3fb1
SB
1422 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
1423 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
a8df6a51 1424 writel(ctrl_reg, port->membase + CDNS_UART_CR);
4b47d9aa
SB
1425
1426 spin_unlock_irqrestore(&port->lock, flags);
1427 } else {
1428 spin_lock_irqsave(&port->lock, flags);
1429 /* restore original rx trigger level */
a8df6a51 1430 writel(rx_trigger_level, port->membase + CDNS_UART_RXWM);
4b47d9aa 1431 /* enable RX timeout interrupt */
a8df6a51 1432 writel(CDNS_UART_IXR_TOUT, port->membase + CDNS_UART_IER);
4b47d9aa
SB
1433 spin_unlock_irqrestore(&port->lock, flags);
1434 }
1435
d9bb3fb1 1436 return uart_resume_port(&cdns_uart_uart_driver, port);
4b47d9aa
SB
1437}
1438#endif /* ! CONFIG_PM_SLEEP */
1439
d9bb3fb1
SB
1440static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
1441 cdns_uart_resume);
4b47d9aa 1442
3816b2f8
NM
1443static const struct cdns_platform_data zynqmp_uart_def = {
1444 .quirks = CDNS_UART_RXBS_SUPPORT, };
1445
1446/* Match table for of_platform binding */
1447static const struct of_device_id cdns_uart_of_match[] = {
1448 { .compatible = "xlnx,xuartps", },
1449 { .compatible = "cdns,uart-r1p8", },
1450 { .compatible = "cdns,uart-r1p12", .data = &zynqmp_uart_def },
0267a4ff 1451 { .compatible = "xlnx,zynqmp-uart", .data = &zynqmp_uart_def },
3816b2f8
NM
1452 {}
1453};
1454MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
1455
61ec9016 1456/**
d9bb3fb1 1457 * cdns_uart_probe - Platform driver probe
61ec9016
JL
1458 * @pdev: Pointer to the platform device structure
1459 *
e555a211 1460 * Return: 0 on success, negative errno otherwise
489810a1 1461 */
d9bb3fb1 1462static int cdns_uart_probe(struct platform_device *pdev)
61ec9016 1463{
5c90c07b 1464 int rc, id, irq;
61ec9016 1465 struct uart_port *port;
5c90c07b 1466 struct resource *res;
d9bb3fb1 1467 struct cdns_uart *cdns_uart_data;
3816b2f8 1468 const struct of_device_id *match;
61ec9016 1469
d9bb3fb1 1470 cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
c03cae17 1471 GFP_KERNEL);
d9bb3fb1 1472 if (!cdns_uart_data)
30e1e285
SB
1473 return -ENOMEM;
1474
3816b2f8
NM
1475 match = of_match_node(cdns_uart_of_match, pdev->dev.of_node);
1476 if (match && match->data) {
1477 const struct cdns_platform_data *data = match->data;
1478
1479 cdns_uart_data->quirks = data->quirks;
1480 }
1481
d9bb3fb1
SB
1482 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
1483 if (IS_ERR(cdns_uart_data->pclk)) {
1484 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
1485 if (!IS_ERR(cdns_uart_data->pclk))
1486 dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
1487 }
1488 if (IS_ERR(cdns_uart_data->pclk)) {
1489 dev_err(&pdev->dev, "pclk clock not found.\n");
1490 return PTR_ERR(cdns_uart_data->pclk);
1491 }
1492
1493 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
1494 if (IS_ERR(cdns_uart_data->uartclk)) {
1495 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
1496 if (!IS_ERR(cdns_uart_data->uartclk))
1497 dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
30e1e285 1498 }
d9bb3fb1
SB
1499 if (IS_ERR(cdns_uart_data->uartclk)) {
1500 dev_err(&pdev->dev, "uart_clk clock not found.\n");
1501 return PTR_ERR(cdns_uart_data->uartclk);
2326669c
JC
1502 }
1503
210417ce 1504 rc = clk_prepare(cdns_uart_data->pclk);
30e1e285 1505 if (rc) {
d9bb3fb1 1506 dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
c03cae17 1507 return rc;
30e1e285 1508 }
210417ce 1509 rc = clk_prepare(cdns_uart_data->uartclk);
2326669c 1510 if (rc) {
30e1e285 1511 dev_err(&pdev->dev, "Unable to enable device clock.\n");
d9bb3fb1 1512 goto err_out_clk_dis_pclk;
61ec9016
JL
1513 }
1514
1515 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
30e1e285
SB
1516 if (!res) {
1517 rc = -ENODEV;
1518 goto err_out_clk_disable;
1519 }
61ec9016 1520
5c90c07b
MS
1521 irq = platform_get_irq(pdev, 0);
1522 if (irq <= 0) {
1523 rc = -ENXIO;
30e1e285
SB
1524 goto err_out_clk_disable;
1525 }
61ec9016 1526
7ac57347 1527#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1528 cdns_uart_data->clk_rate_change_nb.notifier_call =
1529 cdns_uart_clk_notifier_cb;
1530 if (clk_notifier_register(cdns_uart_data->uartclk,
1531 &cdns_uart_data->clk_rate_change_nb))
c4b0510c 1532 dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
7ac57347 1533#endif
928e9263
MS
1534 /* Look for a serialN alias */
1535 id = of_alias_get_id(pdev->dev.of_node, "serial");
1536 if (id < 0)
1537 id = 0;
c4b0510c 1538
61ec9016 1539 /* Initialize the port structure */
d9bb3fb1 1540 port = cdns_uart_get_port(id);
61ec9016
JL
1541
1542 if (!port) {
1543 dev_err(&pdev->dev, "Cannot get uart_port structure\n");
30e1e285 1544 rc = -ENODEV;
c4b0510c 1545 goto err_out_notif_unreg;
61ec9016 1546 }
30e1e285 1547
354fb1a7
SB
1548 /*
1549 * Register the port.
1550 * This function also registers this device with the tty layer
1551 * and triggers invocation of the config_port() entry point.
1552 */
1553 port->mapbase = res->start;
1554 port->irq = irq;
1555 port->dev = &pdev->dev;
1556 port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
1557 port->private_data = cdns_uart_data;
1558 cdns_uart_data->port = port;
1559 platform_set_drvdata(pdev, port);
1560
1561 rc = uart_add_one_port(&cdns_uart_uart_driver, port);
1562 if (rc) {
1563 dev_err(&pdev->dev,
1564 "uart_add_one_port() failed; err=%i\n", rc);
1565 goto err_out_notif_unreg;
1566 }
1567
1568 return 0;
1569
c4b0510c 1570err_out_notif_unreg:
7ac57347 1571#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1572 clk_notifier_unregister(cdns_uart_data->uartclk,
1573 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1574#endif
30e1e285 1575err_out_clk_disable:
210417ce 1576 clk_unprepare(cdns_uart_data->uartclk);
d9bb3fb1 1577err_out_clk_dis_pclk:
210417ce 1578 clk_unprepare(cdns_uart_data->pclk);
30e1e285
SB
1579
1580 return rc;
61ec9016
JL
1581}
1582
1583/**
d9bb3fb1 1584 * cdns_uart_remove - called when the platform driver is unregistered
61ec9016
JL
1585 * @pdev: Pointer to the platform device structure
1586 *
e555a211 1587 * Return: 0 on success, negative errno otherwise
489810a1 1588 */
d9bb3fb1 1589static int cdns_uart_remove(struct platform_device *pdev)
61ec9016 1590{
696faedd 1591 struct uart_port *port = platform_get_drvdata(pdev);
d9bb3fb1 1592 struct cdns_uart *cdns_uart_data = port->private_data;
2326669c 1593 int rc;
61ec9016 1594
d9bb3fb1 1595 /* Remove the cdns_uart port from the serial core */
7ac57347 1596#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1597 clk_notifier_unregister(cdns_uart_data->uartclk,
1598 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1599#endif
d9bb3fb1 1600 rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
2326669c 1601 port->mapbase = 0;
210417ce
SD
1602 clk_unprepare(cdns_uart_data->uartclk);
1603 clk_unprepare(cdns_uart_data->pclk);
61ec9016
JL
1604 return rc;
1605}
1606
d9bb3fb1
SB
1607static struct platform_driver cdns_uart_platform_driver = {
1608 .probe = cdns_uart_probe,
1609 .remove = cdns_uart_remove,
61ec9016 1610 .driver = {
d9bb3fb1
SB
1611 .name = CDNS_UART_NAME,
1612 .of_match_table = cdns_uart_of_match,
1613 .pm = &cdns_uart_dev_pm_ops,
61ec9016
JL
1614 },
1615};
1616
d9bb3fb1 1617static int __init cdns_uart_init(void)
61ec9016
JL
1618{
1619 int retval = 0;
1620
d9bb3fb1
SB
1621 /* Register the cdns_uart driver with the serial core */
1622 retval = uart_register_driver(&cdns_uart_uart_driver);
61ec9016
JL
1623 if (retval)
1624 return retval;
1625
1626 /* Register the platform driver */
d9bb3fb1 1627 retval = platform_driver_register(&cdns_uart_platform_driver);
61ec9016 1628 if (retval)
d9bb3fb1 1629 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1630
1631 return retval;
1632}
1633
d9bb3fb1 1634static void __exit cdns_uart_exit(void)
61ec9016 1635{
61ec9016 1636 /* Unregister the platform driver */
d9bb3fb1 1637 platform_driver_unregister(&cdns_uart_platform_driver);
61ec9016 1638
d9bb3fb1
SB
1639 /* Unregister the cdns_uart driver */
1640 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1641}
1642
d9bb3fb1
SB
1643module_init(cdns_uart_init);
1644module_exit(cdns_uart_exit);
61ec9016 1645
d9bb3fb1 1646MODULE_DESCRIPTION("Driver for Cadence UART");
61ec9016
JL
1647MODULE_AUTHOR("Xilinx Inc.");
1648MODULE_LICENSE("GPL");
This page took 0.754328 seconds and 4 git commands to generate.