]>
Commit | Line | Data |
---|---|---|
61ec9016 | 1 | /* |
d9bb3fb1 | 2 | * Cadence UART driver (found in Xilinx Zynq) |
61ec9016 | 3 | * |
e555a211 | 4 | * 2011 - 2014 (C) Xilinx Inc. |
61ec9016 JL |
5 | * |
6 | * This program is free software; you can redistribute it | |
7 | * and/or modify it under the terms of the GNU General Public | |
8 | * License as published by the Free Software Foundation; | |
9 | * either version 2 of the License, or (at your option) any | |
10 | * later version. | |
d9bb3fb1 SB |
11 | * |
12 | * This driver has originally been pushed by Xilinx using a Zynq-branding. This | |
13 | * still shows in the naming of this file, the kconfig symbols and some symbols | |
14 | * in the code. | |
61ec9016 JL |
15 | */ |
16 | ||
0c0c47bc VL |
17 | #if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ) |
18 | #define SUPPORT_SYSRQ | |
19 | #endif | |
20 | ||
61ec9016 | 21 | #include <linux/platform_device.h> |
ee160a38 | 22 | #include <linux/serial.h> |
0c0c47bc | 23 | #include <linux/console.h> |
61ec9016 | 24 | #include <linux/serial_core.h> |
30e1e285 | 25 | #include <linux/slab.h> |
ee160a38 JS |
26 | #include <linux/tty.h> |
27 | #include <linux/tty_flip.h> | |
2326669c | 28 | #include <linux/clk.h> |
61ec9016 JL |
29 | #include <linux/irq.h> |
30 | #include <linux/io.h> | |
31 | #include <linux/of.h> | |
578b9ce0 | 32 | #include <linux/module.h> |
61ec9016 | 33 | |
d9bb3fb1 SB |
34 | #define CDNS_UART_TTY_NAME "ttyPS" |
35 | #define CDNS_UART_NAME "xuartps" | |
36 | #define CDNS_UART_MAJOR 0 /* use dynamic node allocation */ | |
37 | #define CDNS_UART_MINOR 0 /* works best with devtmpfs */ | |
38 | #define CDNS_UART_NR_PORTS 2 | |
39 | #define CDNS_UART_FIFO_SIZE 64 /* FIFO size */ | |
9646e4fe | 40 | #define CDNS_UART_REGISTER_SPACE 0x1000 |
61ec9016 | 41 | |
85baf542 S |
42 | /* Rx Trigger level */ |
43 | static int rx_trigger_level = 56; | |
44 | module_param(rx_trigger_level, uint, S_IRUGO); | |
45 | MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes"); | |
46 | ||
47 | /* Rx Timeout */ | |
48 | static int rx_timeout = 10; | |
49 | module_param(rx_timeout, uint, S_IRUGO); | |
50 | MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255"); | |
51 | ||
e555a211 | 52 | /* Register offsets for the UART. */ |
d9bb3fb1 SB |
53 | #define CDNS_UART_CR_OFFSET 0x00 /* Control Register */ |
54 | #define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */ | |
55 | #define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */ | |
56 | #define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */ | |
57 | #define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */ | |
58 | #define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */ | |
59 | #define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */ | |
60 | #define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */ | |
61 | #define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */ | |
62 | #define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */ | |
63 | #define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */ | |
64 | #define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */ | |
65 | #define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */ | |
66 | #define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */ | |
67 | #define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */ | |
68 | #define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */ | |
69 | #define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */ | |
70 | #define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */ | |
e555a211 SB |
71 | |
72 | /* Control Register Bit Definitions */ | |
d9bb3fb1 SB |
73 | #define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */ |
74 | #define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */ | |
75 | #define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */ | |
76 | #define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */ | |
77 | #define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */ | |
78 | #define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */ | |
79 | #define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */ | |
80 | #define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */ | |
81 | #define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */ | |
61ec9016 | 82 | |
e555a211 SB |
83 | /* |
84 | * Mode Register: | |
61ec9016 JL |
85 | * The mode register (MR) defines the mode of transfer as well as the data |
86 | * format. If this register is modified during transmission or reception, | |
87 | * data validity cannot be guaranteed. | |
61ec9016 | 88 | */ |
d9bb3fb1 SB |
89 | #define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */ |
90 | #define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */ | |
91 | #define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */ | |
61ec9016 | 92 | |
d9bb3fb1 SB |
93 | #define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */ |
94 | #define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */ | |
61ec9016 | 95 | |
d9bb3fb1 SB |
96 | #define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */ |
97 | #define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */ | |
98 | #define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */ | |
99 | #define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */ | |
100 | #define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */ | |
61ec9016 | 101 | |
d9bb3fb1 SB |
102 | #define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */ |
103 | #define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */ | |
104 | #define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */ | |
61ec9016 | 105 | |
e555a211 SB |
106 | /* |
107 | * Interrupt Registers: | |
61ec9016 JL |
108 | * Interrupt control logic uses the interrupt enable register (IER) and the |
109 | * interrupt disable register (IDR) to set the value of the bits in the | |
110 | * interrupt mask register (IMR). The IMR determines whether to pass an | |
111 | * interrupt to the interrupt status register (ISR). | |
112 | * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an | |
113 | * interrupt. IMR and ISR are read only, and IER and IDR are write only. | |
114 | * Reading either IER or IDR returns 0x00. | |
61ec9016 JL |
115 | * All four registers have the same bit definitions. |
116 | */ | |
d9bb3fb1 SB |
117 | #define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */ |
118 | #define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */ | |
119 | #define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */ | |
120 | #define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */ | |
121 | #define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */ | |
122 | #define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */ | |
123 | #define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */ | |
124 | #define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */ | |
125 | #define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */ | |
126 | #define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */ | |
127 | #define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */ | |
61ec9016 | 128 | |
0c0c47bc | 129 | /* Goes in read_status_mask for break detection as the HW doesn't do it*/ |
d9bb3fb1 | 130 | #define CDNS_UART_IXR_BRK 0x80000000 |
0c0c47bc | 131 | |
19038ad9 LPC |
132 | /* |
133 | * Modem Control register: | |
134 | * The read/write Modem Control register controls the interface with the modem | |
135 | * or data set, or a peripheral device emulating a modem. | |
136 | */ | |
137 | #define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */ | |
138 | #define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */ | |
139 | #define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */ | |
140 | ||
e555a211 SB |
141 | /* |
142 | * Channel Status Register: | |
61ec9016 JL |
143 | * The channel status register (CSR) is provided to enable the control logic |
144 | * to monitor the status of bits in the channel interrupt status register, | |
145 | * even if these are masked out by the interrupt mask register. | |
146 | */ | |
d9bb3fb1 SB |
147 | #define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */ |
148 | #define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */ | |
149 | #define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */ | |
150 | #define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */ | |
61ec9016 | 151 | |
e6b39bfd | 152 | /* baud dividers min/max values */ |
d9bb3fb1 SB |
153 | #define CDNS_UART_BDIV_MIN 4 |
154 | #define CDNS_UART_BDIV_MAX 255 | |
155 | #define CDNS_UART_CD_MAX 65535 | |
e6b39bfd | 156 | |
30e1e285 | 157 | /** |
d9bb3fb1 | 158 | * struct cdns_uart - device data |
489810a1 | 159 | * @port: Pointer to the UART port |
d9bb3fb1 SB |
160 | * @uartclk: Reference clock |
161 | * @pclk: APB clock | |
489810a1 MS |
162 | * @baud: Current baud rate |
163 | * @clk_rate_change_nb: Notifier block for clock changes | |
30e1e285 | 164 | */ |
d9bb3fb1 | 165 | struct cdns_uart { |
c4b0510c | 166 | struct uart_port *port; |
d9bb3fb1 SB |
167 | struct clk *uartclk; |
168 | struct clk *pclk; | |
c4b0510c SB |
169 | unsigned int baud; |
170 | struct notifier_block clk_rate_change_nb; | |
30e1e285 | 171 | }; |
d9bb3fb1 SB |
172 | #define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \ |
173 | clk_rate_change_nb); | |
30e1e285 | 174 | |
5ede4a5c | 175 | static void cdns_uart_handle_rx(struct uart_port *port, unsigned int isrstatus) |
61ec9016 | 176 | { |
0c0c47bc VL |
177 | /* |
178 | * There is no hardware break detection, so we interpret framing | |
179 | * error with all-zeros data as a break sequence. Most of the time, | |
180 | * there's another non-zero byte at the end of the sequence. | |
181 | */ | |
d9bb3fb1 | 182 | if (isrstatus & CDNS_UART_IXR_FRAMING) { |
19f22efd | 183 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
d9bb3fb1 | 184 | CDNS_UART_SR_RXEMPTY)) { |
19f22efd | 185 | if (!readl(port->membase + CDNS_UART_FIFO_OFFSET)) { |
d9bb3fb1 SB |
186 | port->read_status_mask |= CDNS_UART_IXR_BRK; |
187 | isrstatus &= ~CDNS_UART_IXR_FRAMING; | |
0c0c47bc VL |
188 | } |
189 | } | |
19f22efd TB |
190 | writel(CDNS_UART_IXR_FRAMING, |
191 | port->membase + CDNS_UART_ISR_OFFSET); | |
0c0c47bc VL |
192 | } |
193 | ||
61ec9016 | 194 | /* drop byte with parity error if IGNPAR specified */ |
d9bb3fb1 SB |
195 | if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY) |
196 | isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT); | |
61ec9016 JL |
197 | |
198 | isrstatus &= port->read_status_mask; | |
199 | isrstatus &= ~port->ignore_status_mask; | |
200 | ||
d9bb3fb1 SB |
201 | if ((isrstatus & CDNS_UART_IXR_TOUT) || |
202 | (isrstatus & CDNS_UART_IXR_RXTRIG)) { | |
61ec9016 | 203 | /* Receive Timeout Interrupt */ |
19f22efd TB |
204 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
205 | CDNS_UART_SR_RXEMPTY)) { | |
5ede4a5c SB |
206 | u32 data; |
207 | char status = TTY_NORMAL; | |
208 | ||
19f22efd | 209 | data = readl(port->membase + CDNS_UART_FIFO_OFFSET); |
0c0c47bc VL |
210 | |
211 | /* Non-NULL byte after BREAK is garbage (99%) */ | |
212 | if (data && (port->read_status_mask & | |
d9bb3fb1 SB |
213 | CDNS_UART_IXR_BRK)) { |
214 | port->read_status_mask &= ~CDNS_UART_IXR_BRK; | |
0c0c47bc VL |
215 | port->icount.brk++; |
216 | if (uart_handle_break(port)) | |
217 | continue; | |
218 | } | |
219 | ||
c2db11ec | 220 | #ifdef SUPPORT_SYSRQ |
0c0c47bc VL |
221 | /* |
222 | * uart_handle_sysrq_char() doesn't work if | |
223 | * spinlocked, for some reason | |
224 | */ | |
225 | if (port->sysrq) { | |
226 | spin_unlock(&port->lock); | |
227 | if (uart_handle_sysrq_char(port, | |
228 | (unsigned char)data)) { | |
229 | spin_lock(&port->lock); | |
230 | continue; | |
231 | } | |
232 | spin_lock(&port->lock); | |
233 | } | |
c2db11ec | 234 | #endif |
0c0c47bc | 235 | |
61ec9016 JL |
236 | port->icount.rx++; |
237 | ||
d9bb3fb1 | 238 | if (isrstatus & CDNS_UART_IXR_PARITY) { |
61ec9016 JL |
239 | port->icount.parity++; |
240 | status = TTY_PARITY; | |
d9bb3fb1 | 241 | } else if (isrstatus & CDNS_UART_IXR_FRAMING) { |
61ec9016 JL |
242 | port->icount.frame++; |
243 | status = TTY_FRAME; | |
d9bb3fb1 | 244 | } else if (isrstatus & CDNS_UART_IXR_OVERRUN) { |
61ec9016 | 245 | port->icount.overrun++; |
e555a211 | 246 | } |
61ec9016 | 247 | |
d9bb3fb1 | 248 | uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN, |
5ede4a5c | 249 | data, status); |
61ec9016 | 250 | } |
2e124b4a | 251 | tty_flip_buffer_push(&port->state->port); |
61ec9016 | 252 | } |
5ede4a5c SB |
253 | } |
254 | ||
255 | /** | |
256 | * cdns_uart_isr - Interrupt handler | |
257 | * @irq: Irq number | |
258 | * @dev_id: Id of the port | |
259 | * | |
260 | * Return: IRQHANDLED | |
261 | */ | |
262 | static irqreturn_t cdns_uart_isr(int irq, void *dev_id) | |
263 | { | |
264 | struct uart_port *port = (struct uart_port *)dev_id; | |
265 | unsigned long flags; | |
266 | unsigned int isrstatus, numbytes; | |
267 | ||
268 | spin_lock_irqsave(&port->lock, flags); | |
269 | ||
270 | /* Read the interrupt status register to determine which | |
271 | * interrupt(s) is/are active. | |
272 | */ | |
273 | isrstatus = readl(port->membase + CDNS_UART_ISR_OFFSET); | |
274 | ||
275 | cdns_uart_handle_rx(port, isrstatus); | |
61ec9016 JL |
276 | |
277 | /* Dispatch an appropriate handler */ | |
d9bb3fb1 | 278 | if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) { |
61ec9016 | 279 | if (uart_circ_empty(&port->state->xmit)) { |
19f22efd TB |
280 | writel(CDNS_UART_IXR_TXEMPTY, |
281 | port->membase + CDNS_UART_IDR_OFFSET); | |
61ec9016 JL |
282 | } else { |
283 | numbytes = port->fifosize; | |
284 | /* Break if no more data available in the UART buffer */ | |
285 | while (numbytes--) { | |
286 | if (uart_circ_empty(&port->state->xmit)) | |
287 | break; | |
288 | /* Get the data from the UART circular buffer | |
d9bb3fb1 | 289 | * and write it to the cdns_uart's TX_FIFO |
61ec9016 JL |
290 | * register. |
291 | */ | |
19f22efd TB |
292 | writel(port->state->xmit.buf[ |
293 | port->state->xmit.tail], | |
294 | port->membase + CDNS_UART_FIFO_OFFSET); | |
61ec9016 JL |
295 | |
296 | port->icount.tx++; | |
297 | ||
298 | /* Adjust the tail of the UART buffer and wrap | |
299 | * the buffer if it reaches limit. | |
300 | */ | |
301 | port->state->xmit.tail = | |
e555a211 | 302 | (port->state->xmit.tail + 1) & |
61ec9016 JL |
303 | (UART_XMIT_SIZE - 1); |
304 | } | |
305 | ||
306 | if (uart_circ_chars_pending( | |
307 | &port->state->xmit) < WAKEUP_CHARS) | |
308 | uart_write_wakeup(port); | |
309 | } | |
310 | } | |
311 | ||
19f22efd | 312 | writel(isrstatus, port->membase + CDNS_UART_ISR_OFFSET); |
61ec9016 JL |
313 | |
314 | /* be sure to release the lock and tty before leaving */ | |
315 | spin_unlock_irqrestore(&port->lock, flags); | |
61ec9016 JL |
316 | |
317 | return IRQ_HANDLED; | |
318 | } | |
319 | ||
320 | /** | |
d9bb3fb1 | 321 | * cdns_uart_calc_baud_divs - Calculate baud rate divisors |
e6b39bfd SB |
322 | * @clk: UART module input clock |
323 | * @baud: Desired baud rate | |
324 | * @rbdiv: BDIV value (return value) | |
325 | * @rcd: CD value (return value) | |
326 | * @div8: Value for clk_sel bit in mod (return value) | |
489810a1 | 327 | * Return: baud rate, requested baud when possible, or actual baud when there |
e6b39bfd SB |
328 | * was too much error, zero if no valid divisors are found. |
329 | * | |
330 | * Formula to obtain baud rate is | |
331 | * baud_tx/rx rate = clk/CD * (BDIV + 1) | |
332 | * input_clk = (Uart User Defined Clock or Apb Clock) | |
333 | * depends on UCLKEN in MR Reg | |
334 | * clk = input_clk or input_clk/8; | |
335 | * depends on CLKS in MR reg | |
336 | * CD and BDIV depends on values in | |
337 | * baud rate generate register | |
338 | * baud rate clock divisor register | |
339 | */ | |
d9bb3fb1 SB |
340 | static unsigned int cdns_uart_calc_baud_divs(unsigned int clk, |
341 | unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8) | |
61ec9016 | 342 | { |
e6b39bfd SB |
343 | u32 cd, bdiv; |
344 | unsigned int calc_baud; | |
345 | unsigned int bestbaud = 0; | |
61ec9016 | 346 | unsigned int bauderror; |
e6b39bfd | 347 | unsigned int besterror = ~0; |
61ec9016 | 348 | |
d9bb3fb1 | 349 | if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) { |
e6b39bfd SB |
350 | *div8 = 1; |
351 | clk /= 8; | |
352 | } else { | |
353 | *div8 = 0; | |
354 | } | |
61ec9016 | 355 | |
d9bb3fb1 | 356 | for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) { |
e6b39bfd | 357 | cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1)); |
d9bb3fb1 | 358 | if (cd < 1 || cd > CDNS_UART_CD_MAX) |
61ec9016 JL |
359 | continue; |
360 | ||
e6b39bfd | 361 | calc_baud = clk / (cd * (bdiv + 1)); |
61ec9016 JL |
362 | |
363 | if (baud > calc_baud) | |
364 | bauderror = baud - calc_baud; | |
365 | else | |
366 | bauderror = calc_baud - baud; | |
367 | ||
e6b39bfd SB |
368 | if (besterror > bauderror) { |
369 | *rbdiv = bdiv; | |
370 | *rcd = cd; | |
371 | bestbaud = calc_baud; | |
372 | besterror = bauderror; | |
61ec9016 JL |
373 | } |
374 | } | |
e6b39bfd SB |
375 | /* use the values when percent error is acceptable */ |
376 | if (((besterror * 100) / baud) < 3) | |
377 | bestbaud = baud; | |
378 | ||
379 | return bestbaud; | |
380 | } | |
61ec9016 | 381 | |
e6b39bfd | 382 | /** |
d9bb3fb1 | 383 | * cdns_uart_set_baud_rate - Calculate and set the baud rate |
e6b39bfd SB |
384 | * @port: Handle to the uart port structure |
385 | * @baud: Baud rate to set | |
489810a1 | 386 | * Return: baud rate, requested baud when possible, or actual baud when there |
e6b39bfd SB |
387 | * was too much error, zero if no valid divisors are found. |
388 | */ | |
d9bb3fb1 | 389 | static unsigned int cdns_uart_set_baud_rate(struct uart_port *port, |
e6b39bfd SB |
390 | unsigned int baud) |
391 | { | |
392 | unsigned int calc_baud; | |
d54b181e | 393 | u32 cd = 0, bdiv = 0; |
e6b39bfd SB |
394 | u32 mreg; |
395 | int div8; | |
d9bb3fb1 | 396 | struct cdns_uart *cdns_uart = port->private_data; |
e6b39bfd | 397 | |
d9bb3fb1 | 398 | calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd, |
e6b39bfd SB |
399 | &div8); |
400 | ||
401 | /* Write new divisors to hardware */ | |
19f22efd | 402 | mreg = readl(port->membase + CDNS_UART_MR_OFFSET); |
e6b39bfd | 403 | if (div8) |
d9bb3fb1 | 404 | mreg |= CDNS_UART_MR_CLKSEL; |
e6b39bfd | 405 | else |
d9bb3fb1 | 406 | mreg &= ~CDNS_UART_MR_CLKSEL; |
19f22efd TB |
407 | writel(mreg, port->membase + CDNS_UART_MR_OFFSET); |
408 | writel(cd, port->membase + CDNS_UART_BAUDGEN_OFFSET); | |
409 | writel(bdiv, port->membase + CDNS_UART_BAUDDIV_OFFSET); | |
d9bb3fb1 | 410 | cdns_uart->baud = baud; |
61ec9016 JL |
411 | |
412 | return calc_baud; | |
413 | } | |
414 | ||
7ac57347 | 415 | #ifdef CONFIG_COMMON_CLK |
c4b0510c | 416 | /** |
d9bb3fb1 | 417 | * cdns_uart_clk_notitifer_cb - Clock notifier callback |
c4b0510c SB |
418 | * @nb: Notifier block |
419 | * @event: Notify event | |
420 | * @data: Notifier data | |
e555a211 | 421 | * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error. |
c4b0510c | 422 | */ |
d9bb3fb1 | 423 | static int cdns_uart_clk_notifier_cb(struct notifier_block *nb, |
c4b0510c SB |
424 | unsigned long event, void *data) |
425 | { | |
426 | u32 ctrl_reg; | |
427 | struct uart_port *port; | |
428 | int locked = 0; | |
429 | struct clk_notifier_data *ndata = data; | |
430 | unsigned long flags = 0; | |
d9bb3fb1 | 431 | struct cdns_uart *cdns_uart = to_cdns_uart(nb); |
c4b0510c | 432 | |
d9bb3fb1 | 433 | port = cdns_uart->port; |
c4b0510c SB |
434 | if (port->suspended) |
435 | return NOTIFY_OK; | |
436 | ||
437 | switch (event) { | |
438 | case PRE_RATE_CHANGE: | |
439 | { | |
e555a211 | 440 | u32 bdiv, cd; |
c4b0510c SB |
441 | int div8; |
442 | ||
443 | /* | |
444 | * Find out if current baud-rate can be achieved with new clock | |
445 | * frequency. | |
446 | */ | |
d9bb3fb1 | 447 | if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud, |
5ce15d2d SB |
448 | &bdiv, &cd, &div8)) { |
449 | dev_warn(port->dev, "clock rate change rejected\n"); | |
c4b0510c | 450 | return NOTIFY_BAD; |
5ce15d2d | 451 | } |
c4b0510c | 452 | |
d9bb3fb1 | 453 | spin_lock_irqsave(&cdns_uart->port->lock, flags); |
c4b0510c SB |
454 | |
455 | /* Disable the TX and RX to set baud rate */ | |
19f22efd | 456 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 457 | ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS; |
19f22efd | 458 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
c4b0510c | 459 | |
d9bb3fb1 | 460 | spin_unlock_irqrestore(&cdns_uart->port->lock, flags); |
c4b0510c SB |
461 | |
462 | return NOTIFY_OK; | |
463 | } | |
464 | case POST_RATE_CHANGE: | |
465 | /* | |
466 | * Set clk dividers to generate correct baud with new clock | |
467 | * frequency. | |
468 | */ | |
469 | ||
d9bb3fb1 | 470 | spin_lock_irqsave(&cdns_uart->port->lock, flags); |
c4b0510c SB |
471 | |
472 | locked = 1; | |
473 | port->uartclk = ndata->new_rate; | |
474 | ||
d9bb3fb1 SB |
475 | cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port, |
476 | cdns_uart->baud); | |
c4b0510c SB |
477 | /* fall through */ |
478 | case ABORT_RATE_CHANGE: | |
479 | if (!locked) | |
d9bb3fb1 | 480 | spin_lock_irqsave(&cdns_uart->port->lock, flags); |
c4b0510c SB |
481 | |
482 | /* Set TX/RX Reset */ | |
19f22efd | 483 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 484 | ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; |
19f22efd | 485 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
c4b0510c | 486 | |
19f22efd | 487 | while (readl(port->membase + CDNS_UART_CR_OFFSET) & |
d9bb3fb1 | 488 | (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST)) |
c4b0510c SB |
489 | cpu_relax(); |
490 | ||
491 | /* | |
492 | * Clear the RX disable and TX disable bits and then set the TX | |
493 | * enable bit and RX enable bit to enable the transmitter and | |
494 | * receiver. | |
495 | */ | |
19f22efd TB |
496 | writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET); |
497 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); | |
d9bb3fb1 SB |
498 | ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); |
499 | ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; | |
19f22efd | 500 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
c4b0510c | 501 | |
d9bb3fb1 | 502 | spin_unlock_irqrestore(&cdns_uart->port->lock, flags); |
c4b0510c SB |
503 | |
504 | return NOTIFY_OK; | |
505 | default: | |
506 | return NOTIFY_DONE; | |
507 | } | |
508 | } | |
7ac57347 | 509 | #endif |
c4b0510c | 510 | |
61ec9016 | 511 | /** |
d9bb3fb1 | 512 | * cdns_uart_start_tx - Start transmitting bytes |
61ec9016 | 513 | * @port: Handle to the uart port structure |
489810a1 | 514 | */ |
d9bb3fb1 | 515 | static void cdns_uart_start_tx(struct uart_port *port) |
61ec9016 JL |
516 | { |
517 | unsigned int status, numbytes = port->fifosize; | |
518 | ||
ea8dd8e5 | 519 | if (uart_tx_stopped(port)) |
61ec9016 JL |
520 | return; |
521 | ||
e3538c37 SB |
522 | /* |
523 | * Set the TX enable bit and clear the TX disable bit to enable the | |
61ec9016 JL |
524 | * transmitter. |
525 | */ | |
e3538c37 SB |
526 | status = readl(port->membase + CDNS_UART_CR_OFFSET); |
527 | status &= ~CDNS_UART_CR_TX_DIS; | |
528 | status |= CDNS_UART_CR_TX_EN; | |
529 | writel(status, port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 | 530 | |
ea8dd8e5 SB |
531 | if (uart_circ_empty(&port->state->xmit)) |
532 | return; | |
533 | ||
19f22efd | 534 | while (numbytes-- && ((readl(port->membase + CDNS_UART_SR_OFFSET) & |
d9bb3fb1 | 535 | CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) { |
61ec9016 JL |
536 | /* Break if no more data available in the UART buffer */ |
537 | if (uart_circ_empty(&port->state->xmit)) | |
538 | break; | |
539 | ||
540 | /* Get the data from the UART circular buffer and | |
d9bb3fb1 | 541 | * write it to the cdns_uart's TX_FIFO register. |
61ec9016 | 542 | */ |
19f22efd TB |
543 | writel(port->state->xmit.buf[port->state->xmit.tail], |
544 | port->membase + CDNS_UART_FIFO_OFFSET); | |
61ec9016 JL |
545 | port->icount.tx++; |
546 | ||
547 | /* Adjust the tail of the UART buffer and wrap | |
548 | * the buffer if it reaches limit. | |
549 | */ | |
550 | port->state->xmit.tail = (port->state->xmit.tail + 1) & | |
551 | (UART_XMIT_SIZE - 1); | |
552 | } | |
19f22efd | 553 | writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR_OFFSET); |
61ec9016 | 554 | /* Enable the TX Empty interrupt */ |
19f22efd | 555 | writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER_OFFSET); |
61ec9016 JL |
556 | |
557 | if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS) | |
558 | uart_write_wakeup(port); | |
559 | } | |
560 | ||
561 | /** | |
d9bb3fb1 | 562 | * cdns_uart_stop_tx - Stop TX |
61ec9016 | 563 | * @port: Handle to the uart port structure |
489810a1 | 564 | */ |
d9bb3fb1 | 565 | static void cdns_uart_stop_tx(struct uart_port *port) |
61ec9016 JL |
566 | { |
567 | unsigned int regval; | |
568 | ||
19f22efd | 569 | regval = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 570 | regval |= CDNS_UART_CR_TX_DIS; |
61ec9016 | 571 | /* Disable the transmitter */ |
19f22efd | 572 | writel(regval, port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 JL |
573 | } |
574 | ||
575 | /** | |
d9bb3fb1 | 576 | * cdns_uart_stop_rx - Stop RX |
61ec9016 | 577 | * @port: Handle to the uart port structure |
489810a1 | 578 | */ |
d9bb3fb1 | 579 | static void cdns_uart_stop_rx(struct uart_port *port) |
61ec9016 JL |
580 | { |
581 | unsigned int regval; | |
582 | ||
19f22efd | 583 | regval = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 584 | regval |= CDNS_UART_CR_RX_DIS; |
61ec9016 | 585 | /* Disable the receiver */ |
19f22efd | 586 | writel(regval, port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 JL |
587 | } |
588 | ||
589 | /** | |
d9bb3fb1 | 590 | * cdns_uart_tx_empty - Check whether TX is empty |
61ec9016 JL |
591 | * @port: Handle to the uart port structure |
592 | * | |
489810a1 MS |
593 | * Return: TIOCSER_TEMT on success, 0 otherwise |
594 | */ | |
d9bb3fb1 | 595 | static unsigned int cdns_uart_tx_empty(struct uart_port *port) |
61ec9016 JL |
596 | { |
597 | unsigned int status; | |
598 | ||
19f22efd TB |
599 | status = readl(port->membase + CDNS_UART_SR_OFFSET) & |
600 | CDNS_UART_SR_TXEMPTY; | |
61ec9016 JL |
601 | return status ? TIOCSER_TEMT : 0; |
602 | } | |
603 | ||
604 | /** | |
d9bb3fb1 | 605 | * cdns_uart_break_ctl - Based on the input ctl we have to start or stop |
61ec9016 JL |
606 | * transmitting char breaks |
607 | * @port: Handle to the uart port structure | |
608 | * @ctl: Value based on which start or stop decision is taken | |
489810a1 | 609 | */ |
d9bb3fb1 | 610 | static void cdns_uart_break_ctl(struct uart_port *port, int ctl) |
61ec9016 JL |
611 | { |
612 | unsigned int status; | |
613 | unsigned long flags; | |
614 | ||
615 | spin_lock_irqsave(&port->lock, flags); | |
616 | ||
19f22efd | 617 | status = readl(port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 JL |
618 | |
619 | if (ctl == -1) | |
19f22efd TB |
620 | writel(CDNS_UART_CR_STARTBRK | status, |
621 | port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 | 622 | else { |
d9bb3fb1 | 623 | if ((status & CDNS_UART_CR_STOPBRK) == 0) |
19f22efd TB |
624 | writel(CDNS_UART_CR_STOPBRK | status, |
625 | port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 JL |
626 | } |
627 | spin_unlock_irqrestore(&port->lock, flags); | |
628 | } | |
629 | ||
630 | /** | |
d9bb3fb1 | 631 | * cdns_uart_set_termios - termios operations, handling data length, parity, |
61ec9016 JL |
632 | * stop bits, flow control, baud rate |
633 | * @port: Handle to the uart port structure | |
634 | * @termios: Handle to the input termios structure | |
635 | * @old: Values of the previously saved termios structure | |
489810a1 | 636 | */ |
d9bb3fb1 | 637 | static void cdns_uart_set_termios(struct uart_port *port, |
61ec9016 JL |
638 | struct ktermios *termios, struct ktermios *old) |
639 | { | |
640 | unsigned int cval = 0; | |
e6b39bfd | 641 | unsigned int baud, minbaud, maxbaud; |
61ec9016 JL |
642 | unsigned long flags; |
643 | unsigned int ctrl_reg, mode_reg; | |
644 | ||
645 | spin_lock_irqsave(&port->lock, flags); | |
646 | ||
6ecde472 | 647 | /* Wait for the transmit FIFO to empty before making changes */ |
19f22efd TB |
648 | if (!(readl(port->membase + CDNS_UART_CR_OFFSET) & |
649 | CDNS_UART_CR_TX_DIS)) { | |
650 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & | |
6ecde472 NR |
651 | CDNS_UART_SR_TXEMPTY)) { |
652 | cpu_relax(); | |
653 | } | |
61ec9016 JL |
654 | } |
655 | ||
656 | /* Disable the TX and RX to set baud rate */ | |
19f22efd | 657 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 658 | ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS; |
19f22efd | 659 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 | 660 | |
e6b39bfd SB |
661 | /* |
662 | * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk | |
663 | * min and max baud should be calculated here based on port->uartclk. | |
664 | * this way we get a valid baud and can safely call set_baud() | |
665 | */ | |
d9bb3fb1 SB |
666 | minbaud = port->uartclk / |
667 | ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8); | |
668 | maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1); | |
e6b39bfd | 669 | baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud); |
d9bb3fb1 | 670 | baud = cdns_uart_set_baud_rate(port, baud); |
61ec9016 JL |
671 | if (tty_termios_baud_rate(termios)) |
672 | tty_termios_encode_baud_rate(termios, baud, baud); | |
673 | ||
e555a211 | 674 | /* Update the per-port timeout. */ |
61ec9016 JL |
675 | uart_update_timeout(port, termios->c_cflag, baud); |
676 | ||
677 | /* Set TX/RX Reset */ | |
19f22efd | 678 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 679 | ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; |
19f22efd | 680 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 | 681 | |
e555a211 SB |
682 | /* |
683 | * Clear the RX disable and TX disable bits and then set the TX enable | |
61ec9016 JL |
684 | * bit and RX enable bit to enable the transmitter and receiver. |
685 | */ | |
19f22efd | 686 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 SB |
687 | ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); |
688 | ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; | |
19f22efd | 689 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
61ec9016 | 690 | |
19f22efd | 691 | writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET); |
61ec9016 | 692 | |
d9bb3fb1 SB |
693 | port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG | |
694 | CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT; | |
61ec9016 JL |
695 | port->ignore_status_mask = 0; |
696 | ||
697 | if (termios->c_iflag & INPCK) | |
d9bb3fb1 SB |
698 | port->read_status_mask |= CDNS_UART_IXR_PARITY | |
699 | CDNS_UART_IXR_FRAMING; | |
61ec9016 JL |
700 | |
701 | if (termios->c_iflag & IGNPAR) | |
d9bb3fb1 SB |
702 | port->ignore_status_mask |= CDNS_UART_IXR_PARITY | |
703 | CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN; | |
61ec9016 JL |
704 | |
705 | /* ignore all characters if CREAD is not set */ | |
706 | if ((termios->c_cflag & CREAD) == 0) | |
d9bb3fb1 SB |
707 | port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG | |
708 | CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY | | |
709 | CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN; | |
61ec9016 | 710 | |
19f22efd | 711 | mode_reg = readl(port->membase + CDNS_UART_MR_OFFSET); |
61ec9016 JL |
712 | |
713 | /* Handling Data Size */ | |
714 | switch (termios->c_cflag & CSIZE) { | |
715 | case CS6: | |
d9bb3fb1 | 716 | cval |= CDNS_UART_MR_CHARLEN_6_BIT; |
61ec9016 JL |
717 | break; |
718 | case CS7: | |
d9bb3fb1 | 719 | cval |= CDNS_UART_MR_CHARLEN_7_BIT; |
61ec9016 JL |
720 | break; |
721 | default: | |
722 | case CS8: | |
d9bb3fb1 | 723 | cval |= CDNS_UART_MR_CHARLEN_8_BIT; |
61ec9016 JL |
724 | termios->c_cflag &= ~CSIZE; |
725 | termios->c_cflag |= CS8; | |
726 | break; | |
727 | } | |
728 | ||
729 | /* Handling Parity and Stop Bits length */ | |
730 | if (termios->c_cflag & CSTOPB) | |
d9bb3fb1 | 731 | cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */ |
61ec9016 | 732 | else |
d9bb3fb1 | 733 | cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */ |
61ec9016 JL |
734 | |
735 | if (termios->c_cflag & PARENB) { | |
736 | /* Mark or Space parity */ | |
737 | if (termios->c_cflag & CMSPAR) { | |
738 | if (termios->c_cflag & PARODD) | |
d9bb3fb1 | 739 | cval |= CDNS_UART_MR_PARITY_MARK; |
61ec9016 | 740 | else |
d9bb3fb1 | 741 | cval |= CDNS_UART_MR_PARITY_SPACE; |
e6b39bfd SB |
742 | } else { |
743 | if (termios->c_cflag & PARODD) | |
d9bb3fb1 | 744 | cval |= CDNS_UART_MR_PARITY_ODD; |
61ec9016 | 745 | else |
d9bb3fb1 | 746 | cval |= CDNS_UART_MR_PARITY_EVEN; |
e6b39bfd SB |
747 | } |
748 | } else { | |
d9bb3fb1 | 749 | cval |= CDNS_UART_MR_PARITY_NONE; |
e6b39bfd SB |
750 | } |
751 | cval |= mode_reg & 1; | |
19f22efd | 752 | writel(cval, port->membase + CDNS_UART_MR_OFFSET); |
61ec9016 JL |
753 | |
754 | spin_unlock_irqrestore(&port->lock, flags); | |
755 | } | |
756 | ||
757 | /** | |
d9bb3fb1 | 758 | * cdns_uart_startup - Called when an application opens a cdns_uart port |
61ec9016 JL |
759 | * @port: Handle to the uart port structure |
760 | * | |
e555a211 | 761 | * Return: 0 on success, negative errno otherwise |
489810a1 | 762 | */ |
d9bb3fb1 | 763 | static int cdns_uart_startup(struct uart_port *port) |
61ec9016 | 764 | { |
55861d11 | 765 | int ret; |
6e14f7c1 | 766 | unsigned long flags; |
55861d11 | 767 | unsigned int status = 0; |
61ec9016 | 768 | |
6e14f7c1 SB |
769 | spin_lock_irqsave(&port->lock, flags); |
770 | ||
61ec9016 | 771 | /* Disable the TX and RX */ |
19f22efd TB |
772 | writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS, |
773 | port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 JL |
774 | |
775 | /* Set the Control Register with TX/RX Enable, TX/RX Reset, | |
776 | * no break chars. | |
777 | */ | |
19f22efd TB |
778 | writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST, |
779 | port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 | 780 | |
6e14f7c1 SB |
781 | /* |
782 | * Clear the RX disable bit and then set the RX enable bit to enable | |
783 | * the receiver. | |
61ec9016 | 784 | */ |
6e14f7c1 SB |
785 | status = readl(port->membase + CDNS_UART_CR_OFFSET); |
786 | status &= CDNS_UART_CR_RX_DIS; | |
787 | status |= CDNS_UART_CR_RX_EN; | |
788 | writel(status, port->membase + CDNS_UART_CR_OFFSET); | |
61ec9016 JL |
789 | |
790 | /* Set the Mode Register with normal mode,8 data bits,1 stop bit, | |
791 | * no parity. | |
792 | */ | |
19f22efd | 793 | writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT |
d9bb3fb1 | 794 | | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT, |
19f22efd | 795 | port->membase + CDNS_UART_MR_OFFSET); |
61ec9016 | 796 | |
85baf542 S |
797 | /* |
798 | * Set the RX FIFO Trigger level to use most of the FIFO, but it | |
799 | * can be tuned with a module parameter | |
800 | */ | |
19f22efd | 801 | writel(rx_trigger_level, port->membase + CDNS_UART_RXWM_OFFSET); |
61ec9016 | 802 | |
85baf542 S |
803 | /* |
804 | * Receive Timeout register is enabled but it | |
805 | * can be tuned with a module parameter | |
806 | */ | |
19f22efd | 807 | writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET); |
61ec9016 | 808 | |
855f6fd9 | 809 | /* Clear out any pending interrupts before enabling them */ |
19f22efd TB |
810 | writel(readl(port->membase + CDNS_UART_ISR_OFFSET), |
811 | port->membase + CDNS_UART_ISR_OFFSET); | |
61ec9016 | 812 | |
55861d11 SB |
813 | spin_unlock_irqrestore(&port->lock, flags); |
814 | ||
815 | ret = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME, port); | |
816 | if (ret) { | |
817 | dev_err(port->dev, "request_irq '%d' failed with %d\n", | |
818 | port->irq, ret); | |
819 | return ret; | |
820 | } | |
821 | ||
61ec9016 | 822 | /* Set the Interrupt Registers with desired interrupts */ |
19f22efd | 823 | writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY | |
d9bb3fb1 SB |
824 | CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN | |
825 | CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT, | |
19f22efd | 826 | port->membase + CDNS_UART_IER_OFFSET); |
61ec9016 | 827 | |
55861d11 | 828 | return 0; |
61ec9016 JL |
829 | } |
830 | ||
831 | /** | |
d9bb3fb1 | 832 | * cdns_uart_shutdown - Called when an application closes a cdns_uart port |
61ec9016 | 833 | * @port: Handle to the uart port structure |
489810a1 | 834 | */ |
d9bb3fb1 | 835 | static void cdns_uart_shutdown(struct uart_port *port) |
61ec9016 JL |
836 | { |
837 | int status; | |
a19eda0f SB |
838 | unsigned long flags; |
839 | ||
840 | spin_lock_irqsave(&port->lock, flags); | |
61ec9016 JL |
841 | |
842 | /* Disable interrupts */ | |
19f22efd TB |
843 | status = readl(port->membase + CDNS_UART_IMR_OFFSET); |
844 | writel(status, port->membase + CDNS_UART_IDR_OFFSET); | |
aea8f3dd | 845 | writel(0xffffffff, port->membase + CDNS_UART_ISR_OFFSET); |
61ec9016 JL |
846 | |
847 | /* Disable the TX and RX */ | |
19f22efd TB |
848 | writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS, |
849 | port->membase + CDNS_UART_CR_OFFSET); | |
a19eda0f SB |
850 | |
851 | spin_unlock_irqrestore(&port->lock, flags); | |
852 | ||
61ec9016 JL |
853 | free_irq(port->irq, port); |
854 | } | |
855 | ||
856 | /** | |
d9bb3fb1 | 857 | * cdns_uart_type - Set UART type to cdns_uart port |
61ec9016 JL |
858 | * @port: Handle to the uart port structure |
859 | * | |
489810a1 MS |
860 | * Return: string on success, NULL otherwise |
861 | */ | |
d9bb3fb1 | 862 | static const char *cdns_uart_type(struct uart_port *port) |
61ec9016 | 863 | { |
d9bb3fb1 | 864 | return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL; |
61ec9016 JL |
865 | } |
866 | ||
867 | /** | |
d9bb3fb1 | 868 | * cdns_uart_verify_port - Verify the port params |
61ec9016 JL |
869 | * @port: Handle to the uart port structure |
870 | * @ser: Handle to the structure whose members are compared | |
871 | * | |
e555a211 | 872 | * Return: 0 on success, negative errno otherwise. |
489810a1 | 873 | */ |
d9bb3fb1 | 874 | static int cdns_uart_verify_port(struct uart_port *port, |
61ec9016 JL |
875 | struct serial_struct *ser) |
876 | { | |
877 | if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS) | |
878 | return -EINVAL; | |
879 | if (port->irq != ser->irq) | |
880 | return -EINVAL; | |
881 | if (ser->io_type != UPIO_MEM) | |
882 | return -EINVAL; | |
883 | if (port->iobase != ser->port) | |
884 | return -EINVAL; | |
885 | if (ser->hub6 != 0) | |
886 | return -EINVAL; | |
887 | return 0; | |
888 | } | |
889 | ||
890 | /** | |
d9bb3fb1 SB |
891 | * cdns_uart_request_port - Claim the memory region attached to cdns_uart port, |
892 | * called when the driver adds a cdns_uart port via | |
61ec9016 JL |
893 | * uart_add_one_port() |
894 | * @port: Handle to the uart port structure | |
895 | * | |
e555a211 | 896 | * Return: 0 on success, negative errno otherwise. |
489810a1 | 897 | */ |
d9bb3fb1 | 898 | static int cdns_uart_request_port(struct uart_port *port) |
61ec9016 | 899 | { |
d9bb3fb1 SB |
900 | if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE, |
901 | CDNS_UART_NAME)) { | |
61ec9016 JL |
902 | return -ENOMEM; |
903 | } | |
904 | ||
d9bb3fb1 | 905 | port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE); |
61ec9016 JL |
906 | if (!port->membase) { |
907 | dev_err(port->dev, "Unable to map registers\n"); | |
d9bb3fb1 | 908 | release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE); |
61ec9016 JL |
909 | return -ENOMEM; |
910 | } | |
911 | return 0; | |
912 | } | |
913 | ||
914 | /** | |
d9bb3fb1 | 915 | * cdns_uart_release_port - Release UART port |
61ec9016 | 916 | * @port: Handle to the uart port structure |
e555a211 | 917 | * |
d9bb3fb1 SB |
918 | * Release the memory region attached to a cdns_uart port. Called when the |
919 | * driver removes a cdns_uart port via uart_remove_one_port(). | |
489810a1 | 920 | */ |
d9bb3fb1 | 921 | static void cdns_uart_release_port(struct uart_port *port) |
61ec9016 | 922 | { |
d9bb3fb1 | 923 | release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE); |
61ec9016 JL |
924 | iounmap(port->membase); |
925 | port->membase = NULL; | |
926 | } | |
927 | ||
928 | /** | |
d9bb3fb1 | 929 | * cdns_uart_config_port - Configure UART port |
61ec9016 JL |
930 | * @port: Handle to the uart port structure |
931 | * @flags: If any | |
489810a1 | 932 | */ |
d9bb3fb1 | 933 | static void cdns_uart_config_port(struct uart_port *port, int flags) |
61ec9016 | 934 | { |
d9bb3fb1 | 935 | if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0) |
61ec9016 JL |
936 | port->type = PORT_XUARTPS; |
937 | } | |
938 | ||
939 | /** | |
d9bb3fb1 | 940 | * cdns_uart_get_mctrl - Get the modem control state |
61ec9016 JL |
941 | * @port: Handle to the uart port structure |
942 | * | |
489810a1 MS |
943 | * Return: the modem control state |
944 | */ | |
d9bb3fb1 | 945 | static unsigned int cdns_uart_get_mctrl(struct uart_port *port) |
61ec9016 JL |
946 | { |
947 | return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR; | |
948 | } | |
949 | ||
d9bb3fb1 | 950 | static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl) |
61ec9016 | 951 | { |
19038ad9 LPC |
952 | u32 val; |
953 | ||
19f22efd | 954 | val = readl(port->membase + CDNS_UART_MODEMCR_OFFSET); |
19038ad9 LPC |
955 | |
956 | val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR); | |
957 | ||
958 | if (mctrl & TIOCM_RTS) | |
959 | val |= CDNS_UART_MODEMCR_RTS; | |
960 | if (mctrl & TIOCM_DTR) | |
961 | val |= CDNS_UART_MODEMCR_DTR; | |
962 | ||
19f22efd | 963 | writel(val, port->membase + CDNS_UART_MODEMCR_OFFSET); |
61ec9016 JL |
964 | } |
965 | ||
6ee04c6c | 966 | #ifdef CONFIG_CONSOLE_POLL |
d9bb3fb1 | 967 | static int cdns_uart_poll_get_char(struct uart_port *port) |
6ee04c6c | 968 | { |
6ee04c6c | 969 | int c; |
f0f54a80 | 970 | unsigned long flags; |
6ee04c6c | 971 | |
f0f54a80 | 972 | spin_lock_irqsave(&port->lock, flags); |
6ee04c6c VL |
973 | |
974 | /* Check if FIFO is empty */ | |
19f22efd | 975 | if (readl(port->membase + CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY) |
6ee04c6c VL |
976 | c = NO_POLL_CHAR; |
977 | else /* Read a character */ | |
19f22efd TB |
978 | c = (unsigned char) readl( |
979 | port->membase + CDNS_UART_FIFO_OFFSET); | |
6ee04c6c | 980 | |
f0f54a80 | 981 | spin_unlock_irqrestore(&port->lock, flags); |
6ee04c6c VL |
982 | |
983 | return c; | |
984 | } | |
985 | ||
d9bb3fb1 | 986 | static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c) |
6ee04c6c | 987 | { |
f0f54a80 | 988 | unsigned long flags; |
6ee04c6c | 989 | |
f0f54a80 | 990 | spin_lock_irqsave(&port->lock, flags); |
6ee04c6c VL |
991 | |
992 | /* Wait until FIFO is empty */ | |
19f22efd TB |
993 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
994 | CDNS_UART_SR_TXEMPTY)) | |
6ee04c6c VL |
995 | cpu_relax(); |
996 | ||
997 | /* Write a character */ | |
19f22efd | 998 | writel(c, port->membase + CDNS_UART_FIFO_OFFSET); |
6ee04c6c VL |
999 | |
1000 | /* Wait until FIFO is empty */ | |
19f22efd TB |
1001 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
1002 | CDNS_UART_SR_TXEMPTY)) | |
6ee04c6c VL |
1003 | cpu_relax(); |
1004 | ||
f0f54a80 | 1005 | spin_unlock_irqrestore(&port->lock, flags); |
6ee04c6c VL |
1006 | |
1007 | return; | |
1008 | } | |
1009 | #endif | |
1010 | ||
d9bb3fb1 SB |
1011 | static struct uart_ops cdns_uart_ops = { |
1012 | .set_mctrl = cdns_uart_set_mctrl, | |
1013 | .get_mctrl = cdns_uart_get_mctrl, | |
d9bb3fb1 SB |
1014 | .start_tx = cdns_uart_start_tx, |
1015 | .stop_tx = cdns_uart_stop_tx, | |
1016 | .stop_rx = cdns_uart_stop_rx, | |
1017 | .tx_empty = cdns_uart_tx_empty, | |
1018 | .break_ctl = cdns_uart_break_ctl, | |
1019 | .set_termios = cdns_uart_set_termios, | |
1020 | .startup = cdns_uart_startup, | |
1021 | .shutdown = cdns_uart_shutdown, | |
1022 | .type = cdns_uart_type, | |
1023 | .verify_port = cdns_uart_verify_port, | |
1024 | .request_port = cdns_uart_request_port, | |
1025 | .release_port = cdns_uart_release_port, | |
1026 | .config_port = cdns_uart_config_port, | |
6ee04c6c | 1027 | #ifdef CONFIG_CONSOLE_POLL |
d9bb3fb1 SB |
1028 | .poll_get_char = cdns_uart_poll_get_char, |
1029 | .poll_put_char = cdns_uart_poll_put_char, | |
6ee04c6c | 1030 | #endif |
61ec9016 JL |
1031 | }; |
1032 | ||
6db6df0e | 1033 | static struct uart_port cdns_uart_port[CDNS_UART_NR_PORTS]; |
61ec9016 JL |
1034 | |
1035 | /** | |
d9bb3fb1 | 1036 | * cdns_uart_get_port - Configure the port from platform device resource info |
928e9263 MS |
1037 | * @id: Port id |
1038 | * | |
489810a1 MS |
1039 | * Return: a pointer to a uart_port or NULL for failure |
1040 | */ | |
d9bb3fb1 | 1041 | static struct uart_port *cdns_uart_get_port(int id) |
61ec9016 JL |
1042 | { |
1043 | struct uart_port *port; | |
61ec9016 | 1044 | |
928e9263 | 1045 | /* Try the given port id if failed use default method */ |
d9bb3fb1 | 1046 | if (cdns_uart_port[id].mapbase != 0) { |
928e9263 | 1047 | /* Find the next unused port */ |
d9bb3fb1 SB |
1048 | for (id = 0; id < CDNS_UART_NR_PORTS; id++) |
1049 | if (cdns_uart_port[id].mapbase == 0) | |
928e9263 MS |
1050 | break; |
1051 | } | |
61ec9016 | 1052 | |
d9bb3fb1 | 1053 | if (id >= CDNS_UART_NR_PORTS) |
61ec9016 JL |
1054 | return NULL; |
1055 | ||
d9bb3fb1 | 1056 | port = &cdns_uart_port[id]; |
61ec9016 JL |
1057 | |
1058 | /* At this point, we've got an empty uart_port struct, initialize it */ | |
1059 | spin_lock_init(&port->lock); | |
1060 | port->membase = NULL; | |
61ec9016 JL |
1061 | port->irq = 0; |
1062 | port->type = PORT_UNKNOWN; | |
1063 | port->iotype = UPIO_MEM32; | |
1064 | port->flags = UPF_BOOT_AUTOCONF; | |
d9bb3fb1 SB |
1065 | port->ops = &cdns_uart_ops; |
1066 | port->fifosize = CDNS_UART_FIFO_SIZE; | |
61ec9016 JL |
1067 | port->line = id; |
1068 | port->dev = NULL; | |
1069 | return port; | |
1070 | } | |
1071 | ||
61ec9016 JL |
1072 | #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE |
1073 | /** | |
d9bb3fb1 | 1074 | * cdns_uart_console_wait_tx - Wait for the TX to be full |
61ec9016 | 1075 | * @port: Handle to the uart port structure |
489810a1 | 1076 | */ |
d9bb3fb1 | 1077 | static void cdns_uart_console_wait_tx(struct uart_port *port) |
61ec9016 | 1078 | { |
19f22efd TB |
1079 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
1080 | CDNS_UART_SR_TXEMPTY)) | |
61ec9016 JL |
1081 | barrier(); |
1082 | } | |
1083 | ||
1084 | /** | |
d9bb3fb1 | 1085 | * cdns_uart_console_putchar - write the character to the FIFO buffer |
61ec9016 JL |
1086 | * @port: Handle to the uart port structure |
1087 | * @ch: Character to be written | |
489810a1 | 1088 | */ |
d9bb3fb1 | 1089 | static void cdns_uart_console_putchar(struct uart_port *port, int ch) |
61ec9016 | 1090 | { |
d9bb3fb1 | 1091 | cdns_uart_console_wait_tx(port); |
19f22efd | 1092 | writel(ch, port->membase + CDNS_UART_FIFO_OFFSET); |
61ec9016 JL |
1093 | } |
1094 | ||
54585ba0 MY |
1095 | static void __init cdns_early_write(struct console *con, const char *s, |
1096 | unsigned n) | |
6fa62fc4 MS |
1097 | { |
1098 | struct earlycon_device *dev = con->data; | |
1099 | ||
1100 | uart_console_write(&dev->port, s, n, cdns_uart_console_putchar); | |
1101 | } | |
1102 | ||
1103 | static int __init cdns_early_console_setup(struct earlycon_device *device, | |
1104 | const char *opt) | |
1105 | { | |
1106 | if (!device->port.membase) | |
1107 | return -ENODEV; | |
1108 | ||
1109 | device->con->write = cdns_early_write; | |
1110 | ||
1111 | return 0; | |
1112 | } | |
1113 | EARLYCON_DECLARE(cdns, cdns_early_console_setup); | |
1114 | ||
61ec9016 | 1115 | /** |
d9bb3fb1 | 1116 | * cdns_uart_console_write - perform write operation |
489810a1 | 1117 | * @co: Console handle |
61ec9016 JL |
1118 | * @s: Pointer to character array |
1119 | * @count: No of characters | |
489810a1 | 1120 | */ |
d9bb3fb1 | 1121 | static void cdns_uart_console_write(struct console *co, const char *s, |
61ec9016 JL |
1122 | unsigned int count) |
1123 | { | |
d9bb3fb1 | 1124 | struct uart_port *port = &cdns_uart_port[co->index]; |
61ec9016 | 1125 | unsigned long flags; |
d3755f5e | 1126 | unsigned int imr, ctrl; |
61ec9016 JL |
1127 | int locked = 1; |
1128 | ||
1129 | if (oops_in_progress) | |
1130 | locked = spin_trylock_irqsave(&port->lock, flags); | |
1131 | else | |
1132 | spin_lock_irqsave(&port->lock, flags); | |
1133 | ||
1134 | /* save and disable interrupt */ | |
19f22efd TB |
1135 | imr = readl(port->membase + CDNS_UART_IMR_OFFSET); |
1136 | writel(imr, port->membase + CDNS_UART_IDR_OFFSET); | |
61ec9016 | 1137 | |
d3755f5e LPC |
1138 | /* |
1139 | * Make sure that the tx part is enabled. Set the TX enable bit and | |
1140 | * clear the TX disable bit to enable the transmitter. | |
1141 | */ | |
19f22efd | 1142 | ctrl = readl(port->membase + CDNS_UART_CR_OFFSET); |
e3538c37 SB |
1143 | ctrl &= ~CDNS_UART_CR_TX_DIS; |
1144 | ctrl |= CDNS_UART_CR_TX_EN; | |
1145 | writel(ctrl, port->membase + CDNS_UART_CR_OFFSET); | |
d3755f5e | 1146 | |
d9bb3fb1 SB |
1147 | uart_console_write(port, s, count, cdns_uart_console_putchar); |
1148 | cdns_uart_console_wait_tx(port); | |
61ec9016 | 1149 | |
19f22efd | 1150 | writel(ctrl, port->membase + CDNS_UART_CR_OFFSET); |
d3755f5e | 1151 | |
b494a5fa | 1152 | /* restore interrupt state */ |
19f22efd | 1153 | writel(imr, port->membase + CDNS_UART_IER_OFFSET); |
61ec9016 JL |
1154 | |
1155 | if (locked) | |
1156 | spin_unlock_irqrestore(&port->lock, flags); | |
1157 | } | |
1158 | ||
1159 | /** | |
d9bb3fb1 | 1160 | * cdns_uart_console_setup - Initialize the uart to default config |
61ec9016 JL |
1161 | * @co: Console handle |
1162 | * @options: Initial settings of uart | |
1163 | * | |
e555a211 | 1164 | * Return: 0 on success, negative errno otherwise. |
489810a1 | 1165 | */ |
d9bb3fb1 | 1166 | static int __init cdns_uart_console_setup(struct console *co, char *options) |
61ec9016 | 1167 | { |
d9bb3fb1 | 1168 | struct uart_port *port = &cdns_uart_port[co->index]; |
61ec9016 JL |
1169 | int baud = 9600; |
1170 | int bits = 8; | |
1171 | int parity = 'n'; | |
1172 | int flow = 'n'; | |
1173 | ||
d9bb3fb1 | 1174 | if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS) |
61ec9016 JL |
1175 | return -EINVAL; |
1176 | ||
136debf7 | 1177 | if (!port->membase) { |
f6415491 PC |
1178 | pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n", |
1179 | co->index); | |
61ec9016 JL |
1180 | return -ENODEV; |
1181 | } | |
1182 | ||
1183 | if (options) | |
1184 | uart_parse_options(options, &baud, &parity, &bits, &flow); | |
1185 | ||
1186 | return uart_set_options(port, co, baud, parity, bits, flow); | |
1187 | } | |
1188 | ||
d9bb3fb1 | 1189 | static struct uart_driver cdns_uart_uart_driver; |
61ec9016 | 1190 | |
d9bb3fb1 SB |
1191 | static struct console cdns_uart_console = { |
1192 | .name = CDNS_UART_TTY_NAME, | |
1193 | .write = cdns_uart_console_write, | |
61ec9016 | 1194 | .device = uart_console_device, |
d9bb3fb1 | 1195 | .setup = cdns_uart_console_setup, |
61ec9016 JL |
1196 | .flags = CON_PRINTBUFFER, |
1197 | .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */ | |
d9bb3fb1 | 1198 | .data = &cdns_uart_uart_driver, |
61ec9016 JL |
1199 | }; |
1200 | ||
1201 | /** | |
d9bb3fb1 | 1202 | * cdns_uart_console_init - Initialization call |
61ec9016 | 1203 | * |
e555a211 | 1204 | * Return: 0 on success, negative errno otherwise |
489810a1 | 1205 | */ |
d9bb3fb1 | 1206 | static int __init cdns_uart_console_init(void) |
61ec9016 | 1207 | { |
d9bb3fb1 | 1208 | register_console(&cdns_uart_console); |
61ec9016 JL |
1209 | return 0; |
1210 | } | |
1211 | ||
d9bb3fb1 | 1212 | console_initcall(cdns_uart_console_init); |
61ec9016 JL |
1213 | |
1214 | #endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */ | |
1215 | ||
d9bb3fb1 | 1216 | static struct uart_driver cdns_uart_uart_driver = { |
e555a211 | 1217 | .owner = THIS_MODULE, |
d9bb3fb1 SB |
1218 | .driver_name = CDNS_UART_NAME, |
1219 | .dev_name = CDNS_UART_TTY_NAME, | |
1220 | .major = CDNS_UART_MAJOR, | |
1221 | .minor = CDNS_UART_MINOR, | |
1222 | .nr = CDNS_UART_NR_PORTS, | |
d3641f64 | 1223 | #ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE |
d9bb3fb1 | 1224 | .cons = &cdns_uart_console, |
d3641f64 SB |
1225 | #endif |
1226 | }; | |
1227 | ||
4b47d9aa SB |
1228 | #ifdef CONFIG_PM_SLEEP |
1229 | /** | |
d9bb3fb1 | 1230 | * cdns_uart_suspend - suspend event |
4b47d9aa SB |
1231 | * @device: Pointer to the device structure |
1232 | * | |
489810a1 | 1233 | * Return: 0 |
4b47d9aa | 1234 | */ |
d9bb3fb1 | 1235 | static int cdns_uart_suspend(struct device *device) |
4b47d9aa SB |
1236 | { |
1237 | struct uart_port *port = dev_get_drvdata(device); | |
1238 | struct tty_struct *tty; | |
1239 | struct device *tty_dev; | |
1240 | int may_wake = 0; | |
1241 | ||
1242 | /* Get the tty which could be NULL so don't assume it's valid */ | |
1243 | tty = tty_port_tty_get(&port->state->port); | |
1244 | if (tty) { | |
1245 | tty_dev = tty->dev; | |
1246 | may_wake = device_may_wakeup(tty_dev); | |
1247 | tty_kref_put(tty); | |
1248 | } | |
1249 | ||
1250 | /* | |
1251 | * Call the API provided in serial_core.c file which handles | |
1252 | * the suspend. | |
1253 | */ | |
d9bb3fb1 | 1254 | uart_suspend_port(&cdns_uart_uart_driver, port); |
4b47d9aa | 1255 | if (console_suspend_enabled && !may_wake) { |
d9bb3fb1 | 1256 | struct cdns_uart *cdns_uart = port->private_data; |
4b47d9aa | 1257 | |
d9bb3fb1 SB |
1258 | clk_disable(cdns_uart->uartclk); |
1259 | clk_disable(cdns_uart->pclk); | |
4b47d9aa SB |
1260 | } else { |
1261 | unsigned long flags = 0; | |
1262 | ||
1263 | spin_lock_irqsave(&port->lock, flags); | |
1264 | /* Empty the receive FIFO 1st before making changes */ | |
19f22efd | 1265 | while (!(readl(port->membase + CDNS_UART_SR_OFFSET) & |
d9bb3fb1 | 1266 | CDNS_UART_SR_RXEMPTY)) |
19f22efd | 1267 | readl(port->membase + CDNS_UART_FIFO_OFFSET); |
4b47d9aa | 1268 | /* set RX trigger level to 1 */ |
19f22efd | 1269 | writel(1, port->membase + CDNS_UART_RXWM_OFFSET); |
4b47d9aa | 1270 | /* disable RX timeout interrups */ |
19f22efd TB |
1271 | writel(CDNS_UART_IXR_TOUT, |
1272 | port->membase + CDNS_UART_IDR_OFFSET); | |
4b47d9aa SB |
1273 | spin_unlock_irqrestore(&port->lock, flags); |
1274 | } | |
1275 | ||
1276 | return 0; | |
1277 | } | |
1278 | ||
1279 | /** | |
d9bb3fb1 | 1280 | * cdns_uart_resume - Resume after a previous suspend |
4b47d9aa SB |
1281 | * @device: Pointer to the device structure |
1282 | * | |
489810a1 | 1283 | * Return: 0 |
4b47d9aa | 1284 | */ |
d9bb3fb1 | 1285 | static int cdns_uart_resume(struct device *device) |
4b47d9aa SB |
1286 | { |
1287 | struct uart_port *port = dev_get_drvdata(device); | |
1288 | unsigned long flags = 0; | |
1289 | u32 ctrl_reg; | |
1290 | struct tty_struct *tty; | |
1291 | struct device *tty_dev; | |
1292 | int may_wake = 0; | |
1293 | ||
1294 | /* Get the tty which could be NULL so don't assume it's valid */ | |
1295 | tty = tty_port_tty_get(&port->state->port); | |
1296 | if (tty) { | |
1297 | tty_dev = tty->dev; | |
1298 | may_wake = device_may_wakeup(tty_dev); | |
1299 | tty_kref_put(tty); | |
1300 | } | |
1301 | ||
1302 | if (console_suspend_enabled && !may_wake) { | |
d9bb3fb1 | 1303 | struct cdns_uart *cdns_uart = port->private_data; |
4b47d9aa | 1304 | |
d9bb3fb1 SB |
1305 | clk_enable(cdns_uart->pclk); |
1306 | clk_enable(cdns_uart->uartclk); | |
4b47d9aa SB |
1307 | |
1308 | spin_lock_irqsave(&port->lock, flags); | |
1309 | ||
1310 | /* Set TX/RX Reset */ | |
19f22efd | 1311 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 | 1312 | ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST; |
19f22efd TB |
1313 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
1314 | while (readl(port->membase + CDNS_UART_CR_OFFSET) & | |
d9bb3fb1 | 1315 | (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST)) |
4b47d9aa SB |
1316 | cpu_relax(); |
1317 | ||
1318 | /* restore rx timeout value */ | |
19f22efd | 1319 | writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET); |
4b47d9aa | 1320 | /* Enable Tx/Rx */ |
19f22efd | 1321 | ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET); |
d9bb3fb1 SB |
1322 | ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS); |
1323 | ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN; | |
19f22efd | 1324 | writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET); |
4b47d9aa SB |
1325 | |
1326 | spin_unlock_irqrestore(&port->lock, flags); | |
1327 | } else { | |
1328 | spin_lock_irqsave(&port->lock, flags); | |
1329 | /* restore original rx trigger level */ | |
19f22efd TB |
1330 | writel(rx_trigger_level, |
1331 | port->membase + CDNS_UART_RXWM_OFFSET); | |
4b47d9aa | 1332 | /* enable RX timeout interrupt */ |
19f22efd TB |
1333 | writel(CDNS_UART_IXR_TOUT, |
1334 | port->membase + CDNS_UART_IER_OFFSET); | |
4b47d9aa SB |
1335 | spin_unlock_irqrestore(&port->lock, flags); |
1336 | } | |
1337 | ||
d9bb3fb1 | 1338 | return uart_resume_port(&cdns_uart_uart_driver, port); |
4b47d9aa SB |
1339 | } |
1340 | #endif /* ! CONFIG_PM_SLEEP */ | |
1341 | ||
d9bb3fb1 SB |
1342 | static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend, |
1343 | cdns_uart_resume); | |
4b47d9aa | 1344 | |
61ec9016 | 1345 | /** |
d9bb3fb1 | 1346 | * cdns_uart_probe - Platform driver probe |
61ec9016 JL |
1347 | * @pdev: Pointer to the platform device structure |
1348 | * | |
e555a211 | 1349 | * Return: 0 on success, negative errno otherwise |
489810a1 | 1350 | */ |
d9bb3fb1 | 1351 | static int cdns_uart_probe(struct platform_device *pdev) |
61ec9016 | 1352 | { |
5c90c07b | 1353 | int rc, id, irq; |
61ec9016 | 1354 | struct uart_port *port; |
5c90c07b | 1355 | struct resource *res; |
d9bb3fb1 | 1356 | struct cdns_uart *cdns_uart_data; |
61ec9016 | 1357 | |
d9bb3fb1 | 1358 | cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data), |
c03cae17 | 1359 | GFP_KERNEL); |
d9bb3fb1 | 1360 | if (!cdns_uart_data) |
30e1e285 SB |
1361 | return -ENOMEM; |
1362 | ||
d9bb3fb1 SB |
1363 | cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk"); |
1364 | if (IS_ERR(cdns_uart_data->pclk)) { | |
1365 | cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk"); | |
1366 | if (!IS_ERR(cdns_uart_data->pclk)) | |
1367 | dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n"); | |
1368 | } | |
1369 | if (IS_ERR(cdns_uart_data->pclk)) { | |
1370 | dev_err(&pdev->dev, "pclk clock not found.\n"); | |
1371 | return PTR_ERR(cdns_uart_data->pclk); | |
1372 | } | |
1373 | ||
1374 | cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk"); | |
1375 | if (IS_ERR(cdns_uart_data->uartclk)) { | |
1376 | cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk"); | |
1377 | if (!IS_ERR(cdns_uart_data->uartclk)) | |
1378 | dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n"); | |
30e1e285 | 1379 | } |
d9bb3fb1 SB |
1380 | if (IS_ERR(cdns_uart_data->uartclk)) { |
1381 | dev_err(&pdev->dev, "uart_clk clock not found.\n"); | |
1382 | return PTR_ERR(cdns_uart_data->uartclk); | |
2326669c JC |
1383 | } |
1384 | ||
d9bb3fb1 | 1385 | rc = clk_prepare_enable(cdns_uart_data->pclk); |
30e1e285 | 1386 | if (rc) { |
d9bb3fb1 | 1387 | dev_err(&pdev->dev, "Unable to enable pclk clock.\n"); |
c03cae17 | 1388 | return rc; |
30e1e285 | 1389 | } |
d9bb3fb1 | 1390 | rc = clk_prepare_enable(cdns_uart_data->uartclk); |
2326669c | 1391 | if (rc) { |
30e1e285 | 1392 | dev_err(&pdev->dev, "Unable to enable device clock.\n"); |
d9bb3fb1 | 1393 | goto err_out_clk_dis_pclk; |
61ec9016 JL |
1394 | } |
1395 | ||
1396 | res = platform_get_resource(pdev, IORESOURCE_MEM, 0); | |
30e1e285 SB |
1397 | if (!res) { |
1398 | rc = -ENODEV; | |
1399 | goto err_out_clk_disable; | |
1400 | } | |
61ec9016 | 1401 | |
5c90c07b MS |
1402 | irq = platform_get_irq(pdev, 0); |
1403 | if (irq <= 0) { | |
1404 | rc = -ENXIO; | |
30e1e285 SB |
1405 | goto err_out_clk_disable; |
1406 | } | |
61ec9016 | 1407 | |
7ac57347 | 1408 | #ifdef CONFIG_COMMON_CLK |
d9bb3fb1 SB |
1409 | cdns_uart_data->clk_rate_change_nb.notifier_call = |
1410 | cdns_uart_clk_notifier_cb; | |
1411 | if (clk_notifier_register(cdns_uart_data->uartclk, | |
1412 | &cdns_uart_data->clk_rate_change_nb)) | |
c4b0510c | 1413 | dev_warn(&pdev->dev, "Unable to register clock notifier.\n"); |
7ac57347 | 1414 | #endif |
928e9263 MS |
1415 | /* Look for a serialN alias */ |
1416 | id = of_alias_get_id(pdev->dev.of_node, "serial"); | |
1417 | if (id < 0) | |
1418 | id = 0; | |
c4b0510c | 1419 | |
61ec9016 | 1420 | /* Initialize the port structure */ |
d9bb3fb1 | 1421 | port = cdns_uart_get_port(id); |
61ec9016 JL |
1422 | |
1423 | if (!port) { | |
1424 | dev_err(&pdev->dev, "Cannot get uart_port structure\n"); | |
30e1e285 | 1425 | rc = -ENODEV; |
c4b0510c | 1426 | goto err_out_notif_unreg; |
61ec9016 JL |
1427 | } else { |
1428 | /* Register the port. | |
1429 | * This function also registers this device with the tty layer | |
1430 | * and triggers invocation of the config_port() entry point. | |
1431 | */ | |
1432 | port->mapbase = res->start; | |
5c90c07b | 1433 | port->irq = irq; |
61ec9016 | 1434 | port->dev = &pdev->dev; |
d9bb3fb1 SB |
1435 | port->uartclk = clk_get_rate(cdns_uart_data->uartclk); |
1436 | port->private_data = cdns_uart_data; | |
1437 | cdns_uart_data->port = port; | |
696faedd | 1438 | platform_set_drvdata(pdev, port); |
d9bb3fb1 | 1439 | rc = uart_add_one_port(&cdns_uart_uart_driver, port); |
61ec9016 JL |
1440 | if (rc) { |
1441 | dev_err(&pdev->dev, | |
1442 | "uart_add_one_port() failed; err=%i\n", rc); | |
c4b0510c | 1443 | goto err_out_notif_unreg; |
61ec9016 JL |
1444 | } |
1445 | return 0; | |
1446 | } | |
30e1e285 | 1447 | |
c4b0510c | 1448 | err_out_notif_unreg: |
7ac57347 | 1449 | #ifdef CONFIG_COMMON_CLK |
d9bb3fb1 SB |
1450 | clk_notifier_unregister(cdns_uart_data->uartclk, |
1451 | &cdns_uart_data->clk_rate_change_nb); | |
7ac57347 | 1452 | #endif |
30e1e285 | 1453 | err_out_clk_disable: |
d9bb3fb1 SB |
1454 | clk_disable_unprepare(cdns_uart_data->uartclk); |
1455 | err_out_clk_dis_pclk: | |
1456 | clk_disable_unprepare(cdns_uart_data->pclk); | |
30e1e285 SB |
1457 | |
1458 | return rc; | |
61ec9016 JL |
1459 | } |
1460 | ||
1461 | /** | |
d9bb3fb1 | 1462 | * cdns_uart_remove - called when the platform driver is unregistered |
61ec9016 JL |
1463 | * @pdev: Pointer to the platform device structure |
1464 | * | |
e555a211 | 1465 | * Return: 0 on success, negative errno otherwise |
489810a1 | 1466 | */ |
d9bb3fb1 | 1467 | static int cdns_uart_remove(struct platform_device *pdev) |
61ec9016 | 1468 | { |
696faedd | 1469 | struct uart_port *port = platform_get_drvdata(pdev); |
d9bb3fb1 | 1470 | struct cdns_uart *cdns_uart_data = port->private_data; |
2326669c | 1471 | int rc; |
61ec9016 | 1472 | |
d9bb3fb1 | 1473 | /* Remove the cdns_uart port from the serial core */ |
7ac57347 | 1474 | #ifdef CONFIG_COMMON_CLK |
d9bb3fb1 SB |
1475 | clk_notifier_unregister(cdns_uart_data->uartclk, |
1476 | &cdns_uart_data->clk_rate_change_nb); | |
7ac57347 | 1477 | #endif |
d9bb3fb1 | 1478 | rc = uart_remove_one_port(&cdns_uart_uart_driver, port); |
2326669c | 1479 | port->mapbase = 0; |
d9bb3fb1 SB |
1480 | clk_disable_unprepare(cdns_uart_data->uartclk); |
1481 | clk_disable_unprepare(cdns_uart_data->pclk); | |
61ec9016 JL |
1482 | return rc; |
1483 | } | |
1484 | ||
61ec9016 | 1485 | /* Match table for of_platform binding */ |
ed0bb232 | 1486 | static const struct of_device_id cdns_uart_of_match[] = { |
61ec9016 | 1487 | { .compatible = "xlnx,xuartps", }, |
d9bb3fb1 | 1488 | { .compatible = "cdns,uart-r1p8", }, |
61ec9016 JL |
1489 | {} |
1490 | }; | |
d9bb3fb1 | 1491 | MODULE_DEVICE_TABLE(of, cdns_uart_of_match); |
61ec9016 | 1492 | |
d9bb3fb1 SB |
1493 | static struct platform_driver cdns_uart_platform_driver = { |
1494 | .probe = cdns_uart_probe, | |
1495 | .remove = cdns_uart_remove, | |
61ec9016 | 1496 | .driver = { |
d9bb3fb1 SB |
1497 | .name = CDNS_UART_NAME, |
1498 | .of_match_table = cdns_uart_of_match, | |
1499 | .pm = &cdns_uart_dev_pm_ops, | |
61ec9016 JL |
1500 | }, |
1501 | }; | |
1502 | ||
d9bb3fb1 | 1503 | static int __init cdns_uart_init(void) |
61ec9016 JL |
1504 | { |
1505 | int retval = 0; | |
1506 | ||
d9bb3fb1 SB |
1507 | /* Register the cdns_uart driver with the serial core */ |
1508 | retval = uart_register_driver(&cdns_uart_uart_driver); | |
61ec9016 JL |
1509 | if (retval) |
1510 | return retval; | |
1511 | ||
1512 | /* Register the platform driver */ | |
d9bb3fb1 | 1513 | retval = platform_driver_register(&cdns_uart_platform_driver); |
61ec9016 | 1514 | if (retval) |
d9bb3fb1 | 1515 | uart_unregister_driver(&cdns_uart_uart_driver); |
61ec9016 JL |
1516 | |
1517 | return retval; | |
1518 | } | |
1519 | ||
d9bb3fb1 | 1520 | static void __exit cdns_uart_exit(void) |
61ec9016 | 1521 | { |
61ec9016 | 1522 | /* Unregister the platform driver */ |
d9bb3fb1 | 1523 | platform_driver_unregister(&cdns_uart_platform_driver); |
61ec9016 | 1524 | |
d9bb3fb1 SB |
1525 | /* Unregister the cdns_uart driver */ |
1526 | uart_unregister_driver(&cdns_uart_uart_driver); | |
61ec9016 JL |
1527 | } |
1528 | ||
d9bb3fb1 SB |
1529 | module_init(cdns_uart_init); |
1530 | module_exit(cdns_uart_exit); | |
61ec9016 | 1531 | |
d9bb3fb1 | 1532 | MODULE_DESCRIPTION("Driver for Cadence UART"); |
61ec9016 JL |
1533 | MODULE_AUTHOR("Xilinx Inc."); |
1534 | MODULE_LICENSE("GPL"); |