]> Git Repo - linux.git/blame - drivers/spi/spi-pxa2xx.c
spi: pxa2xx: Translate ACPI DeviceSelection to Linux chip select on Baytrail
[linux.git] / drivers / spi / spi-pxa2xx.c
CommitLineData
e0c9905e
SS
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
a0d2642e 3 * Copyright (C) 2013, Intel Corporation
e0c9905e
SS
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
e0c9905e
SS
14 */
15
8b136baa 16#include <linux/bitops.h>
e0c9905e
SS
17#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
cbfd6a21 22#include <linux/err.h>
e0c9905e 23#include <linux/interrupt.h>
9df461ec 24#include <linux/kernel.h>
34cadd9c 25#include <linux/pci.h>
e0c9905e 26#include <linux/platform_device.h>
8348c259 27#include <linux/spi/pxa2xx_spi.h>
e0c9905e 28#include <linux/spi/spi.h>
e0c9905e 29#include <linux/delay.h>
a7bb3909 30#include <linux/gpio.h>
5a0e3ad6 31#include <linux/slab.h>
3343b7a6 32#include <linux/clk.h>
7d94a505 33#include <linux/pm_runtime.h>
a3496855 34#include <linux/acpi.h>
e0c9905e 35
cd7bed00 36#include "spi-pxa2xx.h"
e0c9905e
SS
37
38MODULE_AUTHOR("Stephen Street");
037cdafe 39MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
e0c9905e 40MODULE_LICENSE("GPL");
7e38c3c4 41MODULE_ALIAS("platform:pxa2xx-spi");
e0c9905e 42
f1f640a9
VS
43#define TIMOUT_DFLT 1000
44
b97c74bd
NF
45/*
46 * for testing SSCR1 changes that require SSP restart, basically
47 * everything except the service and interrupt enables, the pxa270 developer
48 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49 * list, but the PXA255 dev man says all bits without really meaning the
50 * service and interrupt enables
51 */
52#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
8d94cc50 53 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
b97c74bd
NF
54 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
8d94cc50 58
e5262d05
WC
59#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
60 | QUARK_X1000_SSCR1_EFWR \
61 | QUARK_X1000_SSCR1_RFT \
62 | QUARK_X1000_SSCR1_TFT \
63 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64
624ea72e
JN
65#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
66#define LPSS_CS_CONTROL_SW_MODE BIT(0)
67#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
d0283eb2
JN
68#define LPSS_CS_CONTROL_CS_SEL_SHIFT 8
69#define LPSS_CS_CONTROL_CS_SEL_MASK (3 << LPSS_CS_CONTROL_CS_SEL_SHIFT)
8b136baa
JN
70#define LPSS_CAPS_CS_EN_SHIFT 9
71#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
a0d2642e 72
dccf7369
JN
73struct lpss_config {
74 /* LPSS offset from drv_data->ioaddr */
75 unsigned offset;
76 /* Register offsets from drv_data->lpss_base or -1 */
77 int reg_general;
78 int reg_ssp;
79 int reg_cs_ctrl;
8b136baa 80 int reg_capabilities;
dccf7369
JN
81 /* FIFO thresholds */
82 u32 rx_threshold;
83 u32 tx_threshold_lo;
84 u32 tx_threshold_hi;
85};
86
87/* Keep these sorted with enum pxa_ssp_type */
88static const struct lpss_config lpss_platforms[] = {
89 { /* LPSS_LPT_SSP */
90 .offset = 0x800,
91 .reg_general = 0x08,
92 .reg_ssp = 0x0c,
93 .reg_cs_ctrl = 0x18,
8b136baa 94 .reg_capabilities = -1,
dccf7369
JN
95 .rx_threshold = 64,
96 .tx_threshold_lo = 160,
97 .tx_threshold_hi = 224,
98 },
99 { /* LPSS_BYT_SSP */
100 .offset = 0x400,
101 .reg_general = 0x08,
102 .reg_ssp = 0x0c,
103 .reg_cs_ctrl = 0x18,
8b136baa 104 .reg_capabilities = -1,
dccf7369
JN
105 .rx_threshold = 64,
106 .tx_threshold_lo = 160,
107 .tx_threshold_hi = 224,
108 },
34cadd9c
JN
109 { /* LPSS_SPT_SSP */
110 .offset = 0x200,
111 .reg_general = -1,
112 .reg_ssp = 0x20,
113 .reg_cs_ctrl = 0x24,
8b136baa 114 .reg_capabilities = 0xfc,
34cadd9c
JN
115 .rx_threshold = 1,
116 .tx_threshold_lo = 32,
117 .tx_threshold_hi = 56,
118 },
b7c08cf8
JN
119 { /* LPSS_BXT_SSP */
120 .offset = 0x200,
121 .reg_general = -1,
122 .reg_ssp = 0x20,
123 .reg_cs_ctrl = 0x24,
124 .reg_capabilities = 0xfc,
125 .rx_threshold = 1,
126 .tx_threshold_lo = 16,
127 .tx_threshold_hi = 48,
128 },
dccf7369
JN
129};
130
131static inline const struct lpss_config
132*lpss_get_config(const struct driver_data *drv_data)
133{
134 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
135}
136
a0d2642e
MW
137static bool is_lpss_ssp(const struct driver_data *drv_data)
138{
03fbf488
JN
139 switch (drv_data->ssp_type) {
140 case LPSS_LPT_SSP:
141 case LPSS_BYT_SSP:
34cadd9c 142 case LPSS_SPT_SSP:
b7c08cf8 143 case LPSS_BXT_SSP:
03fbf488
JN
144 return true;
145 default:
146 return false;
147 }
a0d2642e
MW
148}
149
e5262d05
WC
150static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
151{
152 return drv_data->ssp_type == QUARK_X1000_SSP;
153}
154
4fdb2424
WC
155static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
156{
157 switch (drv_data->ssp_type) {
e5262d05
WC
158 case QUARK_X1000_SSP:
159 return QUARK_X1000_SSCR1_CHANGE_MASK;
4fdb2424
WC
160 default:
161 return SSCR1_CHANGE_MASK;
162 }
163}
164
165static u32
166pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
167{
168 switch (drv_data->ssp_type) {
e5262d05
WC
169 case QUARK_X1000_SSP:
170 return RX_THRESH_QUARK_X1000_DFLT;
4fdb2424
WC
171 default:
172 return RX_THRESH_DFLT;
173 }
174}
175
176static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
177{
4fdb2424
WC
178 u32 mask;
179
180 switch (drv_data->ssp_type) {
e5262d05
WC
181 case QUARK_X1000_SSP:
182 mask = QUARK_X1000_SSSR_TFL_MASK;
183 break;
4fdb2424
WC
184 default:
185 mask = SSSR_TFL_MASK;
186 break;
187 }
188
c039dd27 189 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
4fdb2424
WC
190}
191
192static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
193 u32 *sccr1_reg)
194{
195 u32 mask;
196
197 switch (drv_data->ssp_type) {
e5262d05
WC
198 case QUARK_X1000_SSP:
199 mask = QUARK_X1000_SSCR1_RFT;
200 break;
4fdb2424
WC
201 default:
202 mask = SSCR1_RFT;
203 break;
204 }
205 *sccr1_reg &= ~mask;
206}
207
208static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
209 u32 *sccr1_reg, u32 threshold)
210{
211 switch (drv_data->ssp_type) {
e5262d05
WC
212 case QUARK_X1000_SSP:
213 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
214 break;
4fdb2424
WC
215 default:
216 *sccr1_reg |= SSCR1_RxTresh(threshold);
217 break;
218 }
219}
220
221static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
222 u32 clk_div, u8 bits)
223{
224 switch (drv_data->ssp_type) {
e5262d05
WC
225 case QUARK_X1000_SSP:
226 return clk_div
227 | QUARK_X1000_SSCR0_Motorola
228 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
229 | SSCR0_SSE;
4fdb2424
WC
230 default:
231 return clk_div
232 | SSCR0_Motorola
233 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
234 | SSCR0_SSE
235 | (bits > 16 ? SSCR0_EDSS : 0);
236 }
237}
238
a0d2642e
MW
239/*
240 * Read and write LPSS SSP private registers. Caller must first check that
241 * is_lpss_ssp() returns true before these can be called.
242 */
243static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
244{
245 WARN_ON(!drv_data->lpss_base);
246 return readl(drv_data->lpss_base + offset);
247}
248
249static void __lpss_ssp_write_priv(struct driver_data *drv_data,
250 unsigned offset, u32 value)
251{
252 WARN_ON(!drv_data->lpss_base);
253 writel(value, drv_data->lpss_base + offset);
254}
255
256/*
257 * lpss_ssp_setup - perform LPSS SSP specific setup
258 * @drv_data: pointer to the driver private data
259 *
260 * Perform LPSS SSP specific setup. This function must be called first if
261 * one is going to use LPSS SSP private registers.
262 */
263static void lpss_ssp_setup(struct driver_data *drv_data)
264{
dccf7369
JN
265 const struct lpss_config *config;
266 u32 value;
a0d2642e 267
dccf7369
JN
268 config = lpss_get_config(drv_data);
269 drv_data->lpss_base = drv_data->ioaddr + config->offset;
a0d2642e
MW
270
271 /* Enable software chip select control */
0e897218 272 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
624ea72e
JN
273 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
274 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
dccf7369 275 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
0054e28d
MW
276
277 /* Enable multiblock DMA transfers */
1de70612 278 if (drv_data->master_info->enable_dma) {
dccf7369 279 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
1de70612 280
82ba2c2a
JN
281 if (config->reg_general >= 0) {
282 value = __lpss_ssp_read_priv(drv_data,
283 config->reg_general);
624ea72e 284 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
82ba2c2a
JN
285 __lpss_ssp_write_priv(drv_data,
286 config->reg_general, value);
287 }
1de70612 288 }
a0d2642e
MW
289}
290
291static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
292{
dccf7369 293 const struct lpss_config *config;
d0283eb2 294 u32 value, cs;
a0d2642e 295
dccf7369
JN
296 config = lpss_get_config(drv_data);
297
298 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
d0283eb2
JN
299 if (enable) {
300 cs = drv_data->cur_msg->spi->chip_select;
301 cs <<= LPSS_CS_CONTROL_CS_SEL_SHIFT;
302 if (cs != (value & LPSS_CS_CONTROL_CS_SEL_MASK)) {
303 /*
304 * When switching another chip select output active
305 * the output must be selected first and wait 2 ssp_clk
306 * cycles before changing state to active. Otherwise
307 * a short glitch will occur on the previous chip
308 * select since output select is latched but state
309 * control is not.
310 */
311 value &= ~LPSS_CS_CONTROL_CS_SEL_MASK;
312 value |= cs;
313 __lpss_ssp_write_priv(drv_data,
314 config->reg_cs_ctrl, value);
315 ndelay(1000000000 /
316 (drv_data->master->max_speed_hz / 2));
317 }
624ea72e 318 value &= ~LPSS_CS_CONTROL_CS_HIGH;
d0283eb2 319 } else {
624ea72e 320 value |= LPSS_CS_CONTROL_CS_HIGH;
d0283eb2 321 }
dccf7369 322 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
a0d2642e
MW
323}
324
a7bb3909
EM
325static void cs_assert(struct driver_data *drv_data)
326{
327 struct chip_data *chip = drv_data->cur_chip;
328
2a8626a9 329 if (drv_data->ssp_type == CE4100_SSP) {
c039dd27 330 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
2a8626a9
SAS
331 return;
332 }
333
a7bb3909
EM
334 if (chip->cs_control) {
335 chip->cs_control(PXA2XX_CS_ASSERT);
336 return;
337 }
338
a0d2642e 339 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 340 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
a0d2642e
MW
341 return;
342 }
343
7566bcc7
JN
344 if (is_lpss_ssp(drv_data))
345 lpss_ssp_cs_control(drv_data, true);
a7bb3909
EM
346}
347
348static void cs_deassert(struct driver_data *drv_data)
349{
350 struct chip_data *chip = drv_data->cur_chip;
351
2a8626a9
SAS
352 if (drv_data->ssp_type == CE4100_SSP)
353 return;
354
a7bb3909 355 if (chip->cs_control) {
2b2562d3 356 chip->cs_control(PXA2XX_CS_DEASSERT);
a7bb3909
EM
357 return;
358 }
359
a0d2642e 360 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 361 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
a0d2642e
MW
362 return;
363 }
364
7566bcc7
JN
365 if (is_lpss_ssp(drv_data))
366 lpss_ssp_cs_control(drv_data, false);
a7bb3909
EM
367}
368
cd7bed00 369int pxa2xx_spi_flush(struct driver_data *drv_data)
e0c9905e
SS
370{
371 unsigned long limit = loops_per_jiffy << 1;
372
e0c9905e 373 do {
c039dd27
JN
374 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
375 pxa2xx_spi_read(drv_data, SSDR);
376 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
2a8626a9 377 write_SSSR_CS(drv_data, SSSR_ROR);
e0c9905e
SS
378
379 return limit;
380}
381
8d94cc50 382static int null_writer(struct driver_data *drv_data)
e0c9905e 383{
9708c121 384 u8 n_bytes = drv_data->n_bytes;
e0c9905e 385
4fdb2424 386 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
387 || (drv_data->tx == drv_data->tx_end))
388 return 0;
389
c039dd27 390 pxa2xx_spi_write(drv_data, SSDR, 0);
8d94cc50
SS
391 drv_data->tx += n_bytes;
392
393 return 1;
e0c9905e
SS
394}
395
8d94cc50 396static int null_reader(struct driver_data *drv_data)
e0c9905e 397{
9708c121 398 u8 n_bytes = drv_data->n_bytes;
e0c9905e 399
c039dd27
JN
400 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
401 && (drv_data->rx < drv_data->rx_end)) {
402 pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
403 drv_data->rx += n_bytes;
404 }
8d94cc50
SS
405
406 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
407}
408
8d94cc50 409static int u8_writer(struct driver_data *drv_data)
e0c9905e 410{
4fdb2424 411 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
412 || (drv_data->tx == drv_data->tx_end))
413 return 0;
414
c039dd27 415 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
8d94cc50
SS
416 ++drv_data->tx;
417
418 return 1;
e0c9905e
SS
419}
420
8d94cc50 421static int u8_reader(struct driver_data *drv_data)
e0c9905e 422{
c039dd27
JN
423 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
424 && (drv_data->rx < drv_data->rx_end)) {
425 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
426 ++drv_data->rx;
427 }
8d94cc50
SS
428
429 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
430}
431
8d94cc50 432static int u16_writer(struct driver_data *drv_data)
e0c9905e 433{
4fdb2424 434 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
435 || (drv_data->tx == drv_data->tx_end))
436 return 0;
437
c039dd27 438 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
8d94cc50
SS
439 drv_data->tx += 2;
440
441 return 1;
e0c9905e
SS
442}
443
8d94cc50 444static int u16_reader(struct driver_data *drv_data)
e0c9905e 445{
c039dd27
JN
446 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
447 && (drv_data->rx < drv_data->rx_end)) {
448 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
449 drv_data->rx += 2;
450 }
8d94cc50
SS
451
452 return drv_data->rx == drv_data->rx_end;
e0c9905e 453}
8d94cc50
SS
454
455static int u32_writer(struct driver_data *drv_data)
e0c9905e 456{
4fdb2424 457 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
458 || (drv_data->tx == drv_data->tx_end))
459 return 0;
460
c039dd27 461 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
8d94cc50
SS
462 drv_data->tx += 4;
463
464 return 1;
e0c9905e
SS
465}
466
8d94cc50 467static int u32_reader(struct driver_data *drv_data)
e0c9905e 468{
c039dd27
JN
469 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
470 && (drv_data->rx < drv_data->rx_end)) {
471 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
472 drv_data->rx += 4;
473 }
8d94cc50
SS
474
475 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
476}
477
cd7bed00 478void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
e0c9905e
SS
479{
480 struct spi_message *msg = drv_data->cur_msg;
481 struct spi_transfer *trans = drv_data->cur_transfer;
482
483 /* Move to next transfer */
484 if (trans->transfer_list.next != &msg->transfers) {
485 drv_data->cur_transfer =
486 list_entry(trans->transfer_list.next,
487 struct spi_transfer,
488 transfer_list);
489 return RUNNING_STATE;
490 } else
491 return DONE_STATE;
492}
493
e0c9905e 494/* caller already set message->status; dma and pio irqs are blocked */
5daa3ba0 495static void giveback(struct driver_data *drv_data)
e0c9905e
SS
496{
497 struct spi_transfer* last_transfer;
5daa3ba0 498 struct spi_message *msg;
7a8d44bc 499 unsigned long timeout;
e0c9905e 500
5daa3ba0
SS
501 msg = drv_data->cur_msg;
502 drv_data->cur_msg = NULL;
503 drv_data->cur_transfer = NULL;
5daa3ba0 504
23e2c2aa 505 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
e0c9905e
SS
506 transfer_list);
507
8423597d
NF
508 /* Delay if requested before any change in chip select */
509 if (last_transfer->delay_usecs)
510 udelay(last_transfer->delay_usecs);
511
7a8d44bc
JN
512 /* Wait until SSP becomes idle before deasserting the CS */
513 timeout = jiffies + msecs_to_jiffies(10);
514 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
515 !time_after(jiffies, timeout))
516 cpu_relax();
517
8423597d
NF
518 /* Drop chip select UNLESS cs_change is true or we are returning
519 * a message with an error, or next message is for another chip
520 */
e0c9905e 521 if (!last_transfer->cs_change)
a7bb3909 522 cs_deassert(drv_data);
8423597d
NF
523 else {
524 struct spi_message *next_msg;
525
526 /* Holding of cs was hinted, but we need to make sure
527 * the next message is for the same chip. Don't waste
528 * time with the following tests unless this was hinted.
529 *
530 * We cannot postpone this until pump_messages, because
531 * after calling msg->complete (below) the driver that
532 * sent the current message could be unloaded, which
533 * could invalidate the cs_control() callback...
534 */
535
536 /* get a pointer to the next message, if any */
7f86bde9 537 next_msg = spi_get_next_queued_message(drv_data->master);
8423597d
NF
538
539 /* see if the next and current messages point
540 * to the same chip
541 */
542 if (next_msg && next_msg->spi != msg->spi)
543 next_msg = NULL;
544 if (!next_msg || msg->state == ERROR_STATE)
a7bb3909 545 cs_deassert(drv_data);
8423597d 546 }
e0c9905e 547
a7bb3909 548 drv_data->cur_chip = NULL;
c957e8f0 549 spi_finalize_current_message(drv_data->master);
e0c9905e
SS
550}
551
579d3bb2
SAS
552static void reset_sccr1(struct driver_data *drv_data)
553{
579d3bb2
SAS
554 struct chip_data *chip = drv_data->cur_chip;
555 u32 sccr1_reg;
556
c039dd27 557 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
579d3bb2
SAS
558 sccr1_reg &= ~SSCR1_RFT;
559 sccr1_reg |= chip->threshold;
c039dd27 560 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
579d3bb2
SAS
561}
562
8d94cc50 563static void int_error_stop(struct driver_data *drv_data, const char* msg)
e0c9905e 564{
8d94cc50 565 /* Stop and reset SSP */
2a8626a9 566 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 567 reset_sccr1(drv_data);
2a8626a9 568 if (!pxa25x_ssp_comp(drv_data))
c039dd27 569 pxa2xx_spi_write(drv_data, SSTO, 0);
cd7bed00 570 pxa2xx_spi_flush(drv_data);
c039dd27
JN
571 pxa2xx_spi_write(drv_data, SSCR0,
572 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
e0c9905e 573
8d94cc50 574 dev_err(&drv_data->pdev->dev, "%s\n", msg);
e0c9905e 575
8d94cc50
SS
576 drv_data->cur_msg->state = ERROR_STATE;
577 tasklet_schedule(&drv_data->pump_transfers);
578}
5daa3ba0 579
8d94cc50
SS
580static void int_transfer_complete(struct driver_data *drv_data)
581{
07550df0 582 /* Clear and disable interrupts */
2a8626a9 583 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 584 reset_sccr1(drv_data);
2a8626a9 585 if (!pxa25x_ssp_comp(drv_data))
c039dd27 586 pxa2xx_spi_write(drv_data, SSTO, 0);
e0c9905e 587
25985edc 588 /* Update total byte transferred return count actual bytes read */
8d94cc50
SS
589 drv_data->cur_msg->actual_length += drv_data->len -
590 (drv_data->rx_end - drv_data->rx);
e0c9905e 591
8423597d
NF
592 /* Transfer delays and chip select release are
593 * handled in pump_transfers or giveback
594 */
e0c9905e 595
8d94cc50 596 /* Move to next transfer */
cd7bed00 597 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
e0c9905e 598
8d94cc50
SS
599 /* Schedule transfer tasklet */
600 tasklet_schedule(&drv_data->pump_transfers);
601}
e0c9905e 602
8d94cc50
SS
603static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
604{
c039dd27
JN
605 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
606 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
e0c9905e 607
c039dd27 608 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
e0c9905e 609
8d94cc50
SS
610 if (irq_status & SSSR_ROR) {
611 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
612 return IRQ_HANDLED;
613 }
e0c9905e 614
8d94cc50 615 if (irq_status & SSSR_TINT) {
c039dd27 616 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
8d94cc50
SS
617 if (drv_data->read(drv_data)) {
618 int_transfer_complete(drv_data);
619 return IRQ_HANDLED;
620 }
621 }
e0c9905e 622
8d94cc50
SS
623 /* Drain rx fifo, Fill tx fifo and prevent overruns */
624 do {
625 if (drv_data->read(drv_data)) {
626 int_transfer_complete(drv_data);
627 return IRQ_HANDLED;
628 }
629 } while (drv_data->write(drv_data));
e0c9905e 630
8d94cc50
SS
631 if (drv_data->read(drv_data)) {
632 int_transfer_complete(drv_data);
633 return IRQ_HANDLED;
634 }
e0c9905e 635
8d94cc50 636 if (drv_data->tx == drv_data->tx_end) {
579d3bb2
SAS
637 u32 bytes_left;
638 u32 sccr1_reg;
639
c039dd27 640 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
579d3bb2
SAS
641 sccr1_reg &= ~SSCR1_TIE;
642
643 /*
644 * PXA25x_SSP has no timeout, set up rx threshould for the
25985edc 645 * remaining RX bytes.
579d3bb2 646 */
2a8626a9 647 if (pxa25x_ssp_comp(drv_data)) {
4fdb2424 648 u32 rx_thre;
579d3bb2 649
4fdb2424 650 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
579d3bb2
SAS
651
652 bytes_left = drv_data->rx_end - drv_data->rx;
653 switch (drv_data->n_bytes) {
654 case 4:
655 bytes_left >>= 1;
656 case 2:
657 bytes_left >>= 1;
8d94cc50 658 }
579d3bb2 659
4fdb2424
WC
660 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
661 if (rx_thre > bytes_left)
662 rx_thre = bytes_left;
579d3bb2 663
4fdb2424 664 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
e0c9905e 665 }
c039dd27 666 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
e0c9905e
SS
667 }
668
5daa3ba0
SS
669 /* We did something */
670 return IRQ_HANDLED;
e0c9905e
SS
671}
672
7d12e780 673static irqreturn_t ssp_int(int irq, void *dev_id)
e0c9905e 674{
c7bec5ab 675 struct driver_data *drv_data = dev_id;
7d94a505 676 u32 sccr1_reg;
49cbb1e0
SAS
677 u32 mask = drv_data->mask_sr;
678 u32 status;
679
7d94a505
MW
680 /*
681 * The IRQ might be shared with other peripherals so we must first
682 * check that are we RPM suspended or not. If we are we assume that
683 * the IRQ was not for us (we shouldn't be RPM suspended when the
684 * interrupt is enabled).
685 */
686 if (pm_runtime_suspended(&drv_data->pdev->dev))
687 return IRQ_NONE;
688
269e4a41
MW
689 /*
690 * If the device is not yet in RPM suspended state and we get an
691 * interrupt that is meant for another device, check if status bits
692 * are all set to one. That means that the device is already
693 * powered off.
694 */
c039dd27 695 status = pxa2xx_spi_read(drv_data, SSSR);
269e4a41
MW
696 if (status == ~0)
697 return IRQ_NONE;
698
c039dd27 699 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
49cbb1e0
SAS
700
701 /* Ignore possible writes if we don't need to write */
702 if (!(sccr1_reg & SSCR1_TIE))
703 mask &= ~SSSR_TFS;
704
02bc933e
TJN
705 /* Ignore RX timeout interrupt if it is disabled */
706 if (!(sccr1_reg & SSCR1_TINTE))
707 mask &= ~SSSR_TINT;
708
49cbb1e0
SAS
709 if (!(status & mask))
710 return IRQ_NONE;
e0c9905e
SS
711
712 if (!drv_data->cur_msg) {
5daa3ba0 713
c039dd27
JN
714 pxa2xx_spi_write(drv_data, SSCR0,
715 pxa2xx_spi_read(drv_data, SSCR0)
716 & ~SSCR0_SSE);
717 pxa2xx_spi_write(drv_data, SSCR1,
718 pxa2xx_spi_read(drv_data, SSCR1)
719 & ~drv_data->int_cr1);
2a8626a9 720 if (!pxa25x_ssp_comp(drv_data))
c039dd27 721 pxa2xx_spi_write(drv_data, SSTO, 0);
2a8626a9 722 write_SSSR_CS(drv_data, drv_data->clear_sr);
5daa3ba0 723
f6bd03a7
JN
724 dev_err(&drv_data->pdev->dev,
725 "bad message state in interrupt handler\n");
5daa3ba0 726
e0c9905e
SS
727 /* Never fail */
728 return IRQ_HANDLED;
729 }
730
731 return drv_data->transfer_handler(drv_data);
732}
733
e5262d05 734/*
9df461ec
AS
735 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
736 * input frequency by fractions of 2^24. It also has a divider by 5.
737 *
738 * There are formulas to get baud rate value for given input frequency and
739 * divider parameters, such as DDS_CLK_RATE and SCR:
740 *
741 * Fsys = 200MHz
742 *
743 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
744 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
745 *
746 * DDS_CLK_RATE either 2^n or 2^n / 5.
747 * SCR is in range 0 .. 255
748 *
749 * Divisor = 5^i * 2^j * 2 * k
750 * i = [0, 1] i = 1 iff j = 0 or j > 3
751 * j = [0, 23] j = 0 iff i = 1
752 * k = [1, 256]
753 * Special case: j = 0, i = 1: Divisor = 2 / 5
754 *
755 * Accordingly to the specification the recommended values for DDS_CLK_RATE
756 * are:
757 * Case 1: 2^n, n = [0, 23]
758 * Case 2: 2^24 * 2 / 5 (0x666666)
759 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
760 *
761 * In all cases the lowest possible value is better.
762 *
763 * The function calculates parameters for all cases and chooses the one closest
764 * to the asked baud rate.
e5262d05 765 */
9df461ec
AS
766static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
767{
768 unsigned long xtal = 200000000;
769 unsigned long fref = xtal / 2; /* mandatory division by 2,
770 see (2) */
771 /* case 3 */
772 unsigned long fref1 = fref / 2; /* case 1 */
773 unsigned long fref2 = fref * 2 / 5; /* case 2 */
774 unsigned long scale;
775 unsigned long q, q1, q2;
776 long r, r1, r2;
777 u32 mul;
778
779 /* Case 1 */
780
781 /* Set initial value for DDS_CLK_RATE */
782 mul = (1 << 24) >> 1;
783
784 /* Calculate initial quot */
3ad48062 785 q1 = DIV_ROUND_UP(fref1, rate);
9df461ec
AS
786
787 /* Scale q1 if it's too big */
788 if (q1 > 256) {
789 /* Scale q1 to range [1, 512] */
790 scale = fls_long(q1 - 1);
791 if (scale > 9) {
792 q1 >>= scale - 9;
793 mul >>= scale - 9;
e5262d05 794 }
9df461ec
AS
795
796 /* Round the result if we have a remainder */
797 q1 += q1 & 1;
798 }
799
800 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
801 scale = __ffs(q1);
802 q1 >>= scale;
803 mul >>= scale;
804
805 /* Get the remainder */
806 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
807
808 /* Case 2 */
809
3ad48062 810 q2 = DIV_ROUND_UP(fref2, rate);
9df461ec
AS
811 r2 = abs(fref2 / q2 - rate);
812
813 /*
814 * Choose the best between two: less remainder we have the better. We
815 * can't go case 2 if q2 is greater than 256 since SCR register can
816 * hold only values 0 .. 255.
817 */
818 if (r2 >= r1 || q2 > 256) {
819 /* case 1 is better */
820 r = r1;
821 q = q1;
822 } else {
823 /* case 2 is better */
824 r = r2;
825 q = q2;
826 mul = (1 << 24) * 2 / 5;
e5262d05
WC
827 }
828
3ad48062 829 /* Check case 3 only if the divisor is big enough */
9df461ec
AS
830 if (fref / rate >= 80) {
831 u64 fssp;
832 u32 m;
833
834 /* Calculate initial quot */
3ad48062 835 q1 = DIV_ROUND_UP(fref, rate);
9df461ec
AS
836 m = (1 << 24) / q1;
837
838 /* Get the remainder */
839 fssp = (u64)fref * m;
840 do_div(fssp, 1 << 24);
841 r1 = abs(fssp - rate);
842
843 /* Choose this one if it suits better */
844 if (r1 < r) {
845 /* case 3 is better */
846 q = 1;
847 mul = m;
848 }
849 }
e5262d05 850
9df461ec
AS
851 *dds = mul;
852 return q - 1;
e5262d05
WC
853}
854
3343b7a6 855static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
2f1a74e5 856{
0eca7cf2 857 unsigned long ssp_clk = drv_data->master->max_speed_hz;
3343b7a6
MW
858 const struct ssp_device *ssp = drv_data->ssp;
859
860 rate = min_t(int, ssp_clk, rate);
2f1a74e5 861
2a8626a9 862 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
025ffe88 863 return (ssp_clk / (2 * rate) - 1) & 0xff;
2f1a74e5 864 else
025ffe88 865 return (ssp_clk / rate - 1) & 0xfff;
2f1a74e5 866}
867
e5262d05 868static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
d2c2f6a4 869 int rate)
e5262d05 870{
d2c2f6a4 871 struct chip_data *chip = drv_data->cur_chip;
025ffe88 872 unsigned int clk_div;
e5262d05
WC
873
874 switch (drv_data->ssp_type) {
875 case QUARK_X1000_SSP:
9df461ec 876 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
eecacf73 877 break;
e5262d05 878 default:
025ffe88 879 clk_div = ssp_get_clk_div(drv_data, rate);
eecacf73 880 break;
e5262d05 881 }
025ffe88 882 return clk_div << 8;
e5262d05
WC
883}
884
e0c9905e
SS
885static void pump_transfers(unsigned long data)
886{
887 struct driver_data *drv_data = (struct driver_data *)data;
888 struct spi_message *message = NULL;
889 struct spi_transfer *transfer = NULL;
890 struct spi_transfer *previous = NULL;
891 struct chip_data *chip = NULL;
9708c121
SS
892 u32 clk_div = 0;
893 u8 bits = 0;
894 u32 speed = 0;
895 u32 cr0;
8d94cc50
SS
896 u32 cr1;
897 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
898 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
4fdb2424 899 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
e0c9905e
SS
900
901 /* Get current state information */
902 message = drv_data->cur_msg;
903 transfer = drv_data->cur_transfer;
904 chip = drv_data->cur_chip;
905
906 /* Handle for abort */
907 if (message->state == ERROR_STATE) {
908 message->status = -EIO;
5daa3ba0 909 giveback(drv_data);
e0c9905e
SS
910 return;
911 }
912
913 /* Handle end of message */
914 if (message->state == DONE_STATE) {
915 message->status = 0;
5daa3ba0 916 giveback(drv_data);
e0c9905e
SS
917 return;
918 }
919
8423597d 920 /* Delay if requested at end of transfer before CS change */
e0c9905e
SS
921 if (message->state == RUNNING_STATE) {
922 previous = list_entry(transfer->transfer_list.prev,
923 struct spi_transfer,
924 transfer_list);
925 if (previous->delay_usecs)
926 udelay(previous->delay_usecs);
8423597d
NF
927
928 /* Drop chip select only if cs_change is requested */
929 if (previous->cs_change)
a7bb3909 930 cs_deassert(drv_data);
e0c9905e
SS
931 }
932
cd7bed00
MW
933 /* Check if we can DMA this transfer */
934 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
7e964455
NF
935
936 /* reject already-mapped transfers; PIO won't always work */
937 if (message->is_dma_mapped
938 || transfer->rx_dma || transfer->tx_dma) {
939 dev_err(&drv_data->pdev->dev,
f6bd03a7
JN
940 "pump_transfers: mapped transfer length of "
941 "%u is greater than %d\n",
7e964455
NF
942 transfer->len, MAX_DMA_LEN);
943 message->status = -EINVAL;
944 giveback(drv_data);
945 return;
946 }
947
948 /* warn ... we force this to PIO mode */
f6bd03a7
JN
949 dev_warn_ratelimited(&message->spi->dev,
950 "pump_transfers: DMA disabled for transfer length %ld "
951 "greater than %d\n",
952 (long)drv_data->len, MAX_DMA_LEN);
8d94cc50
SS
953 }
954
e0c9905e 955 /* Setup the transfer state based on the type of transfer */
cd7bed00 956 if (pxa2xx_spi_flush(drv_data) == 0) {
e0c9905e
SS
957 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
958 message->status = -EIO;
5daa3ba0 959 giveback(drv_data);
e0c9905e
SS
960 return;
961 }
9708c121 962 drv_data->n_bytes = chip->n_bytes;
e0c9905e
SS
963 drv_data->tx = (void *)transfer->tx_buf;
964 drv_data->tx_end = drv_data->tx + transfer->len;
965 drv_data->rx = transfer->rx_buf;
966 drv_data->rx_end = drv_data->rx + transfer->len;
967 drv_data->rx_dma = transfer->rx_dma;
968 drv_data->tx_dma = transfer->tx_dma;
cd7bed00 969 drv_data->len = transfer->len;
e0c9905e
SS
970 drv_data->write = drv_data->tx ? chip->write : null_writer;
971 drv_data->read = drv_data->rx ? chip->read : null_reader;
9708c121
SS
972
973 /* Change speed and bit per word on a per transfer */
196b0e2c
JN
974 bits = transfer->bits_per_word;
975 speed = transfer->speed_hz;
976
d2c2f6a4 977 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
196b0e2c
JN
978
979 if (bits <= 8) {
980 drv_data->n_bytes = 1;
981 drv_data->read = drv_data->read != null_reader ?
982 u8_reader : null_reader;
983 drv_data->write = drv_data->write != null_writer ?
984 u8_writer : null_writer;
985 } else if (bits <= 16) {
986 drv_data->n_bytes = 2;
987 drv_data->read = drv_data->read != null_reader ?
988 u16_reader : null_reader;
989 drv_data->write = drv_data->write != null_writer ?
990 u16_writer : null_writer;
991 } else if (bits <= 32) {
992 drv_data->n_bytes = 4;
993 drv_data->read = drv_data->read != null_reader ?
994 u32_reader : null_reader;
995 drv_data->write = drv_data->write != null_writer ?
996 u32_writer : null_writer;
9708c121 997 }
196b0e2c
JN
998 /*
999 * if bits/word is changed in dma mode, then must check the
1000 * thresholds and burst also
1001 */
1002 if (chip->enable_dma) {
1003 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1004 message->spi,
1005 bits, &dma_burst,
1006 &dma_thresh))
1007 dev_warn_ratelimited(&message->spi->dev,
1008 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
9708c121
SS
1009 }
1010
e0c9905e
SS
1011 message->state = RUNNING_STATE;
1012
7e964455 1013 drv_data->dma_mapped = 0;
cd7bed00
MW
1014 if (pxa2xx_spi_dma_is_possible(drv_data->len))
1015 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
7e964455 1016 if (drv_data->dma_mapped) {
e0c9905e
SS
1017
1018 /* Ensure we have the correct interrupt handler */
cd7bed00
MW
1019 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
1020
1021 pxa2xx_spi_dma_prepare(drv_data, dma_burst);
e0c9905e 1022
8d94cc50
SS
1023 /* Clear status and start DMA engine */
1024 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
c039dd27 1025 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
cd7bed00
MW
1026
1027 pxa2xx_spi_dma_start(drv_data);
e0c9905e
SS
1028 } else {
1029 /* Ensure we have the correct interrupt handler */
1030 drv_data->transfer_handler = interrupt_transfer;
1031
8d94cc50
SS
1032 /* Clear status */
1033 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
2a8626a9 1034 write_SSSR_CS(drv_data, drv_data->clear_sr);
8d94cc50
SS
1035 }
1036
ee03672d
JN
1037 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1038 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1039 if (!pxa25x_ssp_comp(drv_data))
1040 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1041 drv_data->master->max_speed_hz
1042 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1043 drv_data->dma_mapped ? "DMA" : "PIO");
1044 else
1045 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1046 drv_data->master->max_speed_hz / 2
1047 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1048 drv_data->dma_mapped ? "DMA" : "PIO");
1049
a0d2642e 1050 if (is_lpss_ssp(drv_data)) {
c039dd27
JN
1051 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1052 != chip->lpss_rx_threshold)
1053 pxa2xx_spi_write(drv_data, SSIRF,
1054 chip->lpss_rx_threshold);
1055 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1056 != chip->lpss_tx_threshold)
1057 pxa2xx_spi_write(drv_data, SSITF,
1058 chip->lpss_tx_threshold);
a0d2642e
MW
1059 }
1060
e5262d05 1061 if (is_quark_x1000_ssp(drv_data) &&
c039dd27
JN
1062 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1063 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
e5262d05 1064
8d94cc50 1065 /* see if we need to reload the config registers */
c039dd27
JN
1066 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1067 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1068 != (cr1 & change_mask)) {
b97c74bd 1069 /* stop the SSP, and update the other bits */
c039dd27 1070 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
2a8626a9 1071 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1072 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
b97c74bd 1073 /* first set CR1 without interrupt and service enables */
c039dd27 1074 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
b97c74bd 1075 /* restart the SSP */
c039dd27 1076 pxa2xx_spi_write(drv_data, SSCR0, cr0);
b97c74bd 1077
8d94cc50 1078 } else {
2a8626a9 1079 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1080 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
e0c9905e 1081 }
b97c74bd 1082
a7bb3909 1083 cs_assert(drv_data);
b97c74bd
NF
1084
1085 /* after chip select, release the data by enabling service
1086 * requests and interrupts, without changing any mode bits */
c039dd27 1087 pxa2xx_spi_write(drv_data, SSCR1, cr1);
e0c9905e
SS
1088}
1089
7f86bde9
MW
1090static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1091 struct spi_message *msg)
e0c9905e 1092{
7f86bde9 1093 struct driver_data *drv_data = spi_master_get_devdata(master);
e0c9905e 1094
7f86bde9 1095 drv_data->cur_msg = msg;
e0c9905e
SS
1096 /* Initial message state*/
1097 drv_data->cur_msg->state = START_STATE;
1098 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1099 struct spi_transfer,
1100 transfer_list);
1101
8d94cc50
SS
1102 /* prepare to setup the SSP, in pump_transfers, using the per
1103 * chip configuration */
e0c9905e 1104 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
e0c9905e
SS
1105
1106 /* Mark as busy and launch transfers */
1107 tasklet_schedule(&drv_data->pump_transfers);
e0c9905e
SS
1108 return 0;
1109}
1110
7d94a505
MW
1111static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1112{
1113 struct driver_data *drv_data = spi_master_get_devdata(master);
1114
1115 /* Disable the SSP now */
c039dd27
JN
1116 pxa2xx_spi_write(drv_data, SSCR0,
1117 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
7d94a505 1118
7d94a505
MW
1119 return 0;
1120}
1121
a7bb3909
EM
1122static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1123 struct pxa2xx_spi_chip *chip_info)
1124{
1125 int err = 0;
1126
1127 if (chip == NULL || chip_info == NULL)
1128 return 0;
1129
1130 /* NOTE: setup() can be called multiple times, possibly with
1131 * different chip_info, release previously requested GPIO
1132 */
1133 if (gpio_is_valid(chip->gpio_cs))
1134 gpio_free(chip->gpio_cs);
1135
1136 /* If (*cs_control) is provided, ignore GPIO chip select */
1137 if (chip_info->cs_control) {
1138 chip->cs_control = chip_info->cs_control;
1139 return 0;
1140 }
1141
1142 if (gpio_is_valid(chip_info->gpio_cs)) {
1143 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1144 if (err) {
f6bd03a7
JN
1145 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1146 chip_info->gpio_cs);
a7bb3909
EM
1147 return err;
1148 }
1149
1150 chip->gpio_cs = chip_info->gpio_cs;
1151 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1152
1153 err = gpio_direction_output(chip->gpio_cs,
1154 !chip->gpio_cs_inverted);
1155 }
1156
1157 return err;
1158}
1159
e0c9905e
SS
1160static int setup(struct spi_device *spi)
1161{
1162 struct pxa2xx_spi_chip *chip_info = NULL;
1163 struct chip_data *chip;
dccf7369 1164 const struct lpss_config *config;
e0c9905e 1165 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
a0d2642e
MW
1166 uint tx_thres, tx_hi_thres, rx_thres;
1167
e5262d05
WC
1168 switch (drv_data->ssp_type) {
1169 case QUARK_X1000_SSP:
1170 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1171 tx_hi_thres = 0;
1172 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1173 break;
03fbf488
JN
1174 case LPSS_LPT_SSP:
1175 case LPSS_BYT_SSP:
34cadd9c 1176 case LPSS_SPT_SSP:
b7c08cf8 1177 case LPSS_BXT_SSP:
dccf7369
JN
1178 config = lpss_get_config(drv_data);
1179 tx_thres = config->tx_threshold_lo;
1180 tx_hi_thres = config->tx_threshold_hi;
1181 rx_thres = config->rx_threshold;
e5262d05
WC
1182 break;
1183 default:
a0d2642e
MW
1184 tx_thres = TX_THRESH_DFLT;
1185 tx_hi_thres = 0;
1186 rx_thres = RX_THRESH_DFLT;
e5262d05 1187 break;
a0d2642e 1188 }
e0c9905e 1189
8d94cc50 1190 /* Only alloc on first setup */
e0c9905e 1191 chip = spi_get_ctldata(spi);
8d94cc50 1192 if (!chip) {
e0c9905e 1193 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
9deae459 1194 if (!chip)
e0c9905e
SS
1195 return -ENOMEM;
1196
2a8626a9
SAS
1197 if (drv_data->ssp_type == CE4100_SSP) {
1198 if (spi->chip_select > 4) {
f6bd03a7
JN
1199 dev_err(&spi->dev,
1200 "failed setup: cs number must not be > 4.\n");
2a8626a9
SAS
1201 kfree(chip);
1202 return -EINVAL;
1203 }
1204
1205 chip->frm = spi->chip_select;
1206 } else
1207 chip->gpio_cs = -1;
e0c9905e 1208 chip->enable_dma = 0;
f1f640a9 1209 chip->timeout = TIMOUT_DFLT;
e0c9905e
SS
1210 }
1211
8d94cc50
SS
1212 /* protocol drivers may change the chip settings, so...
1213 * if chip_info exists, use it */
1214 chip_info = spi->controller_data;
1215
e0c9905e 1216 /* chip_info isn't always needed */
8d94cc50 1217 chip->cr1 = 0;
e0c9905e 1218 if (chip_info) {
f1f640a9
VS
1219 if (chip_info->timeout)
1220 chip->timeout = chip_info->timeout;
1221 if (chip_info->tx_threshold)
1222 tx_thres = chip_info->tx_threshold;
a0d2642e
MW
1223 if (chip_info->tx_hi_threshold)
1224 tx_hi_thres = chip_info->tx_hi_threshold;
f1f640a9
VS
1225 if (chip_info->rx_threshold)
1226 rx_thres = chip_info->rx_threshold;
1227 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e 1228 chip->dma_threshold = 0;
e0c9905e
SS
1229 if (chip_info->enable_loopback)
1230 chip->cr1 = SSCR1_LBM;
a3496855
MW
1231 } else if (ACPI_HANDLE(&spi->dev)) {
1232 /*
1233 * Slave devices enumerated from ACPI namespace don't
1234 * usually have chip_info but we still might want to use
1235 * DMA with them.
1236 */
1237 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e
SS
1238 }
1239
a0d2642e
MW
1240 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1241 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1242 | SSITF_TxHiThresh(tx_hi_thres);
1243
8d94cc50
SS
1244 /* set dma burst and threshold outside of chip_info path so that if
1245 * chip_info goes away after setting chip->enable_dma, the
1246 * burst and threshold can still respond to changes in bits_per_word */
1247 if (chip->enable_dma) {
1248 /* set up legal burst and threshold for dma */
cd7bed00
MW
1249 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1250 spi->bits_per_word,
8d94cc50
SS
1251 &chip->dma_burst_size,
1252 &chip->dma_threshold)) {
f6bd03a7
JN
1253 dev_warn(&spi->dev,
1254 "in setup: DMA burst size reduced to match bits_per_word\n");
8d94cc50
SS
1255 }
1256 }
1257
e5262d05
WC
1258 switch (drv_data->ssp_type) {
1259 case QUARK_X1000_SSP:
1260 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1261 & QUARK_X1000_SSCR1_RFT)
1262 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1263 & QUARK_X1000_SSCR1_TFT);
1264 break;
1265 default:
1266 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1267 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1268 break;
1269 }
1270
7f6ee1ad
JC
1271 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1272 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1273 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
e0c9905e 1274
b833172f
MW
1275 if (spi->mode & SPI_LOOP)
1276 chip->cr1 |= SSCR1_LBM;
1277
e0c9905e
SS
1278 if (spi->bits_per_word <= 8) {
1279 chip->n_bytes = 1;
e0c9905e
SS
1280 chip->read = u8_reader;
1281 chip->write = u8_writer;
1282 } else if (spi->bits_per_word <= 16) {
1283 chip->n_bytes = 2;
e0c9905e
SS
1284 chip->read = u16_reader;
1285 chip->write = u16_writer;
1286 } else if (spi->bits_per_word <= 32) {
e0c9905e 1287 chip->n_bytes = 4;
e0c9905e
SS
1288 chip->read = u32_reader;
1289 chip->write = u32_writer;
e0c9905e
SS
1290 }
1291
1292 spi_set_ctldata(spi, chip);
1293
2a8626a9
SAS
1294 if (drv_data->ssp_type == CE4100_SSP)
1295 return 0;
1296
a7bb3909 1297 return setup_cs(spi, chip, chip_info);
e0c9905e
SS
1298}
1299
0ffa0285 1300static void cleanup(struct spi_device *spi)
e0c9905e 1301{
0ffa0285 1302 struct chip_data *chip = spi_get_ctldata(spi);
2a8626a9 1303 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
e0c9905e 1304
7348d82a
DR
1305 if (!chip)
1306 return;
1307
2a8626a9 1308 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
a7bb3909
EM
1309 gpio_free(chip->gpio_cs);
1310
e0c9905e
SS
1311 kfree(chip);
1312}
1313
0db64215 1314#ifdef CONFIG_PCI
a3496855 1315#ifdef CONFIG_ACPI
03fbf488 1316
8422ddf7 1317static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
03fbf488
JN
1318 { "INT33C0", LPSS_LPT_SSP },
1319 { "INT33C1", LPSS_LPT_SSP },
1320 { "INT3430", LPSS_LPT_SSP },
1321 { "INT3431", LPSS_LPT_SSP },
1322 { "80860F0E", LPSS_BYT_SSP },
1323 { "8086228E", LPSS_BYT_SSP },
1324 { },
1325};
1326MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1327
0db64215
JN
1328static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1329{
1330 unsigned int devid;
1331 int port_id = -1;
1332
1333 if (adev && adev->pnp.unique_id &&
1334 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1335 port_id = devid;
1336 return port_id;
1337}
1338#else /* !CONFIG_ACPI */
1339static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1340{
1341 return -1;
1342}
1343#endif
1344
34cadd9c
JN
1345/*
1346 * PCI IDs of compound devices that integrate both host controller and private
1347 * integrated DMA engine. Please note these are not used in module
1348 * autoloading and probing in this module but matching the LPSS SSP type.
1349 */
1350static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1351 /* SPT-LP */
1352 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1353 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1354 /* SPT-H */
1355 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1356 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
b7c08cf8
JN
1357 /* BXT */
1358 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1359 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1360 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
1361 /* APL */
1362 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1363 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1364 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
94e5c23d 1365 { },
34cadd9c
JN
1366};
1367
1368static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1369{
1370 struct device *dev = param;
1371
1372 if (dev != chan->device->dev->parent)
1373 return false;
1374
1375 return true;
1376}
1377
a3496855 1378static struct pxa2xx_spi_master *
0db64215 1379pxa2xx_spi_init_pdata(struct platform_device *pdev)
a3496855
MW
1380{
1381 struct pxa2xx_spi_master *pdata;
a3496855
MW
1382 struct acpi_device *adev;
1383 struct ssp_device *ssp;
1384 struct resource *res;
34cadd9c
JN
1385 const struct acpi_device_id *adev_id = NULL;
1386 const struct pci_device_id *pcidev_id = NULL;
3b8b6d05 1387 int type;
a3496855 1388
b9f6940a 1389 adev = ACPI_COMPANION(&pdev->dev);
a3496855 1390
34cadd9c
JN
1391 if (dev_is_pci(pdev->dev.parent))
1392 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1393 to_pci_dev(pdev->dev.parent));
0db64215 1394 else if (adev)
34cadd9c
JN
1395 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1396 &pdev->dev);
0db64215
JN
1397 else
1398 return NULL;
34cadd9c
JN
1399
1400 if (adev_id)
1401 type = (int)adev_id->driver_data;
1402 else if (pcidev_id)
1403 type = (int)pcidev_id->driver_data;
03fbf488
JN
1404 else
1405 return NULL;
1406
cc0ee987 1407 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
9deae459 1408 if (!pdata)
a3496855 1409 return NULL;
a3496855
MW
1410
1411 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1412 if (!res)
1413 return NULL;
1414
1415 ssp = &pdata->ssp;
1416
1417 ssp->phys_base = res->start;
cbfd6a21
SK
1418 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1419 if (IS_ERR(ssp->mmio_base))
6dc81f6f 1420 return NULL;
a3496855 1421
34cadd9c
JN
1422 if (pcidev_id) {
1423 pdata->tx_param = pdev->dev.parent;
1424 pdata->rx_param = pdev->dev.parent;
1425 pdata->dma_filter = pxa2xx_spi_idma_filter;
1426 }
1427
a3496855
MW
1428 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1429 ssp->irq = platform_get_irq(pdev, 0);
03fbf488 1430 ssp->type = type;
a3496855 1431 ssp->pdev = pdev;
0db64215 1432 ssp->port_id = pxa2xx_spi_get_port_id(adev);
a3496855
MW
1433
1434 pdata->num_chipselect = 1;
cddb339b 1435 pdata->enable_dma = true;
a3496855
MW
1436
1437 return pdata;
1438}
1439
0db64215 1440#else /* !CONFIG_PCI */
a3496855 1441static inline struct pxa2xx_spi_master *
0db64215 1442pxa2xx_spi_init_pdata(struct platform_device *pdev)
a3496855
MW
1443{
1444 return NULL;
1445}
1446#endif
1447
0c27d9cf
MW
1448static int pxa2xx_spi_fw_translate_cs(struct spi_master *master, unsigned cs)
1449{
1450 struct driver_data *drv_data = spi_master_get_devdata(master);
1451
1452 if (has_acpi_companion(&drv_data->pdev->dev)) {
1453 switch (drv_data->ssp_type) {
1454 /*
1455 * For Atoms the ACPI DeviceSelection used by the Windows
1456 * driver starts from 1 instead of 0 so translate it here
1457 * to match what Linux expects.
1458 */
1459 case LPSS_BYT_SSP:
1460 return cs - 1;
1461
1462 default:
1463 break;
1464 }
1465 }
1466
1467 return cs;
1468}
1469
fd4a319b 1470static int pxa2xx_spi_probe(struct platform_device *pdev)
e0c9905e
SS
1471{
1472 struct device *dev = &pdev->dev;
1473 struct pxa2xx_spi_master *platform_info;
1474 struct spi_master *master;
65a00a20 1475 struct driver_data *drv_data;
2f1a74e5 1476 struct ssp_device *ssp;
8b136baa 1477 const struct lpss_config *config;
65a00a20 1478 int status;
c039dd27 1479 u32 tmp;
e0c9905e 1480
851bacf5
MW
1481 platform_info = dev_get_platdata(dev);
1482 if (!platform_info) {
0db64215 1483 platform_info = pxa2xx_spi_init_pdata(pdev);
a3496855
MW
1484 if (!platform_info) {
1485 dev_err(&pdev->dev, "missing platform data\n");
1486 return -ENODEV;
1487 }
851bacf5 1488 }
e0c9905e 1489
baffe169 1490 ssp = pxa_ssp_request(pdev->id, pdev->name);
851bacf5
MW
1491 if (!ssp)
1492 ssp = &platform_info->ssp;
1493
1494 if (!ssp->mmio_base) {
1495 dev_err(&pdev->dev, "failed to get ssp\n");
e0c9905e
SS
1496 return -ENODEV;
1497 }
1498
757fe8d5 1499 master = spi_alloc_master(dev, sizeof(struct driver_data));
e0c9905e 1500 if (!master) {
65a00a20 1501 dev_err(&pdev->dev, "cannot alloc spi_master\n");
baffe169 1502 pxa_ssp_free(ssp);
e0c9905e
SS
1503 return -ENOMEM;
1504 }
1505 drv_data = spi_master_get_devdata(master);
1506 drv_data->master = master;
1507 drv_data->master_info = platform_info;
1508 drv_data->pdev = pdev;
2f1a74e5 1509 drv_data->ssp = ssp;
e0c9905e 1510
21486af0 1511 master->dev.parent = &pdev->dev;
21486af0 1512 master->dev.of_node = pdev->dev.of_node;
e7db06b5 1513 /* the spi->mode bits understood by this driver: */
b833172f 1514 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
e7db06b5 1515
851bacf5 1516 master->bus_num = ssp->port_id;
7ad0ba91 1517 master->dma_alignment = DMA_ALIGNMENT;
e0c9905e
SS
1518 master->cleanup = cleanup;
1519 master->setup = setup;
7f86bde9 1520 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
7d94a505 1521 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
0c27d9cf 1522 master->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
7dd62787 1523 master->auto_runtime_pm = true;
e0c9905e 1524
2f1a74e5 1525 drv_data->ssp_type = ssp->type;
e0c9905e 1526
2f1a74e5 1527 drv_data->ioaddr = ssp->mmio_base;
1528 drv_data->ssdr_physical = ssp->phys_base + SSDR;
2a8626a9 1529 if (pxa25x_ssp_comp(drv_data)) {
e5262d05
WC
1530 switch (drv_data->ssp_type) {
1531 case QUARK_X1000_SSP:
1532 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1533 break;
1534 default:
1535 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1536 break;
1537 }
1538
e0c9905e
SS
1539 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1540 drv_data->dma_cr1 = 0;
1541 drv_data->clear_sr = SSSR_ROR;
1542 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1543 } else {
24778be2 1544 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
e0c9905e 1545 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
5928808e 1546 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
e0c9905e
SS
1547 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1548 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1549 }
1550
49cbb1e0
SAS
1551 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1552 drv_data);
e0c9905e 1553 if (status < 0) {
65a00a20 1554 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
e0c9905e
SS
1555 goto out_error_master_alloc;
1556 }
1557
1558 /* Setup DMA if requested */
e0c9905e 1559 if (platform_info->enable_dma) {
cd7bed00
MW
1560 status = pxa2xx_spi_dma_setup(drv_data);
1561 if (status) {
cddb339b 1562 dev_dbg(dev, "no DMA channels available, using PIO\n");
cd7bed00 1563 platform_info->enable_dma = false;
e0c9905e 1564 }
e0c9905e
SS
1565 }
1566
1567 /* Enable SOC clock */
3343b7a6
MW
1568 clk_prepare_enable(ssp->clk);
1569
0eca7cf2 1570 master->max_speed_hz = clk_get_rate(ssp->clk);
e0c9905e
SS
1571
1572 /* Load default SSP configuration */
c039dd27 1573 pxa2xx_spi_write(drv_data, SSCR0, 0);
e5262d05
WC
1574 switch (drv_data->ssp_type) {
1575 case QUARK_X1000_SSP:
c039dd27
JN
1576 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1577 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1578 pxa2xx_spi_write(drv_data, SSCR1, tmp);
e5262d05
WC
1579
1580 /* using the Motorola SPI protocol and use 8 bit frame */
c039dd27
JN
1581 pxa2xx_spi_write(drv_data, SSCR0,
1582 QUARK_X1000_SSCR0_Motorola
1583 | QUARK_X1000_SSCR0_DataSize(8));
e5262d05
WC
1584 break;
1585 default:
c039dd27
JN
1586 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1587 SSCR1_TxTresh(TX_THRESH_DFLT);
1588 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1589 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1590 pxa2xx_spi_write(drv_data, SSCR0, tmp);
e5262d05
WC
1591 break;
1592 }
1593
2a8626a9 1594 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1595 pxa2xx_spi_write(drv_data, SSTO, 0);
e5262d05
WC
1596
1597 if (!is_quark_x1000_ssp(drv_data))
c039dd27 1598 pxa2xx_spi_write(drv_data, SSPSP, 0);
e0c9905e 1599
8b136baa
JN
1600 if (is_lpss_ssp(drv_data)) {
1601 lpss_ssp_setup(drv_data);
1602 config = lpss_get_config(drv_data);
1603 if (config->reg_capabilities >= 0) {
1604 tmp = __lpss_ssp_read_priv(drv_data,
1605 config->reg_capabilities);
1606 tmp &= LPSS_CAPS_CS_EN_MASK;
1607 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1608 platform_info->num_chipselect = ffz(tmp);
1609 }
1610 }
1611 master->num_chipselect = platform_info->num_chipselect;
1612
7f86bde9
MW
1613 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1614 (unsigned long)drv_data);
e0c9905e 1615
836d1a22
AO
1616 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1617 pm_runtime_use_autosuspend(&pdev->dev);
1618 pm_runtime_set_active(&pdev->dev);
1619 pm_runtime_enable(&pdev->dev);
1620
e0c9905e
SS
1621 /* Register with the SPI framework */
1622 platform_set_drvdata(pdev, drv_data);
a807fcd0 1623 status = devm_spi_register_master(&pdev->dev, master);
e0c9905e
SS
1624 if (status != 0) {
1625 dev_err(&pdev->dev, "problem registering spi master\n");
7f86bde9 1626 goto out_error_clock_enabled;
e0c9905e
SS
1627 }
1628
1629 return status;
1630
e0c9905e 1631out_error_clock_enabled:
3343b7a6 1632 clk_disable_unprepare(ssp->clk);
cd7bed00 1633 pxa2xx_spi_dma_release(drv_data);
2f1a74e5 1634 free_irq(ssp->irq, drv_data);
e0c9905e
SS
1635
1636out_error_master_alloc:
1637 spi_master_put(master);
baffe169 1638 pxa_ssp_free(ssp);
e0c9905e
SS
1639 return status;
1640}
1641
1642static int pxa2xx_spi_remove(struct platform_device *pdev)
1643{
1644 struct driver_data *drv_data = platform_get_drvdata(pdev);
51e911e2 1645 struct ssp_device *ssp;
e0c9905e
SS
1646
1647 if (!drv_data)
1648 return 0;
51e911e2 1649 ssp = drv_data->ssp;
e0c9905e 1650
7d94a505
MW
1651 pm_runtime_get_sync(&pdev->dev);
1652
e0c9905e 1653 /* Disable the SSP at the peripheral and SOC level */
c039dd27 1654 pxa2xx_spi_write(drv_data, SSCR0, 0);
3343b7a6 1655 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1656
1657 /* Release DMA */
cd7bed00
MW
1658 if (drv_data->master_info->enable_dma)
1659 pxa2xx_spi_dma_release(drv_data);
e0c9905e 1660
7d94a505
MW
1661 pm_runtime_put_noidle(&pdev->dev);
1662 pm_runtime_disable(&pdev->dev);
1663
e0c9905e 1664 /* Release IRQ */
2f1a74e5 1665 free_irq(ssp->irq, drv_data);
1666
1667 /* Release SSP */
baffe169 1668 pxa_ssp_free(ssp);
e0c9905e 1669
e0c9905e
SS
1670 return 0;
1671}
1672
1673static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1674{
1675 int status = 0;
1676
1677 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1678 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1679}
1680
382cebb0 1681#ifdef CONFIG_PM_SLEEP
86d2593a 1682static int pxa2xx_spi_suspend(struct device *dev)
e0c9905e 1683{
86d2593a 1684 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1685 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1686 int status = 0;
1687
7f86bde9 1688 status = spi_master_suspend(drv_data->master);
e0c9905e
SS
1689 if (status != 0)
1690 return status;
c039dd27 1691 pxa2xx_spi_write(drv_data, SSCR0, 0);
2b9375b9
DB
1692
1693 if (!pm_runtime_suspended(dev))
1694 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1695
1696 return 0;
1697}
1698
86d2593a 1699static int pxa2xx_spi_resume(struct device *dev)
e0c9905e 1700{
86d2593a 1701 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1702 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1703 int status = 0;
1704
1705 /* Enable the SSP clock */
2b9375b9
DB
1706 if (!pm_runtime_suspended(dev))
1707 clk_prepare_enable(ssp->clk);
e0c9905e 1708
c50325f7 1709 /* Restore LPSS private register bits */
48421adf
JN
1710 if (is_lpss_ssp(drv_data))
1711 lpss_ssp_setup(drv_data);
c50325f7 1712
e0c9905e 1713 /* Start the queue running */
7f86bde9 1714 status = spi_master_resume(drv_data->master);
e0c9905e 1715 if (status != 0) {
86d2593a 1716 dev_err(dev, "problem starting queue (%d)\n", status);
e0c9905e
SS
1717 return status;
1718 }
1719
1720 return 0;
1721}
7d94a505
MW
1722#endif
1723
ec833050 1724#ifdef CONFIG_PM
7d94a505
MW
1725static int pxa2xx_spi_runtime_suspend(struct device *dev)
1726{
1727 struct driver_data *drv_data = dev_get_drvdata(dev);
1728
1729 clk_disable_unprepare(drv_data->ssp->clk);
1730 return 0;
1731}
1732
1733static int pxa2xx_spi_runtime_resume(struct device *dev)
1734{
1735 struct driver_data *drv_data = dev_get_drvdata(dev);
1736
1737 clk_prepare_enable(drv_data->ssp->clk);
1738 return 0;
1739}
1740#endif
86d2593a 1741
47145210 1742static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
7d94a505
MW
1743 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1744 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1745 pxa2xx_spi_runtime_resume, NULL)
86d2593a 1746};
e0c9905e
SS
1747
1748static struct platform_driver driver = {
1749 .driver = {
86d2593a 1750 .name = "pxa2xx-spi",
86d2593a 1751 .pm = &pxa2xx_spi_pm_ops,
a3496855 1752 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
e0c9905e 1753 },
fbd29a14 1754 .probe = pxa2xx_spi_probe,
d1e44d9c 1755 .remove = pxa2xx_spi_remove,
e0c9905e 1756 .shutdown = pxa2xx_spi_shutdown,
e0c9905e
SS
1757};
1758
1759static int __init pxa2xx_spi_init(void)
1760{
fbd29a14 1761 return platform_driver_register(&driver);
e0c9905e 1762}
5b61a749 1763subsys_initcall(pxa2xx_spi_init);
e0c9905e
SS
1764
1765static void __exit pxa2xx_spi_exit(void)
1766{
1767 platform_driver_unregister(&driver);
1768}
1769module_exit(pxa2xx_spi_exit);
This page took 1.442507 seconds and 4 git commands to generate.