1 /* Target-dependent code for Mitsubishi D10V, for GDB.
2 Copyright (C) 1996, 1997, 2000 Free Software Foundation, Inc.
4 This file is part of GDB.
6 This program is free software; you can redistribute it and/or modify
7 it under the terms of the GNU General Public License as published by
8 the Free Software Foundation; either version 2 of the License, or
9 (at your option) any later version.
11 This program is distributed in the hope that it will be useful,
12 but WITHOUT ANY WARRANTY; without even the implied warranty of
13 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14 GNU General Public License for more details.
16 You should have received a copy of the GNU General Public License
17 along with this program; if not, write to the Free Software
18 Foundation, Inc., 59 Temple Place - Suite 330,
19 Boston, MA 02111-1307, USA. */
30 #include "gdb_string.h"
41 #define XMALLOC(TYPE) ((TYPE*) xmalloc (sizeof (TYPE)))
43 struct frame_extra_info
54 unsigned long (*dmap_register) (int nr);
55 unsigned long (*imap_register) (int nr);
56 int (*register_sim_regno) (int nr);
59 /* These are the addresses the D10V-EVA board maps data and
60 instruction memory to. */
62 #define DMEM_START 0x2000000
63 #define IMEM_START 0x1000000
64 #define STACK_START 0x0007ffe
66 /* d10v register names. */
76 #define NR_DMAP_REGS (gdbarch_tdep (current_gdbarch)->nr_dmap_regs)
77 #define A0_REGNUM (gdbarch_tdep (current_gdbarch)->a0_regnum)
79 /* d10v calling convention. */
81 #define ARG1_REGNUM R0_REGNUM
83 #define RET1_REGNUM R0_REGNUM
87 extern void _initialize_d10v_tdep PARAMS ((void));
89 static void d10v_eva_prepare_to_trace PARAMS ((void));
91 static void d10v_eva_get_trace_data PARAMS ((void));
93 static int prologue_find_regs PARAMS ((unsigned short op, struct frame_info * fi, CORE_ADDR addr));
95 extern void d10v_frame_init_saved_regs PARAMS ((struct frame_info *));
97 static void do_d10v_pop_frame PARAMS ((struct frame_info * fi));
100 d10v_frame_chain_valid (chain, frame)
102 struct frame_info *frame; /* not used here */
104 return ((chain) != 0 && (frame) != 0 && (frame)->pc > IMEM_START);
108 d10v_stack_align (CORE_ADDR len)
110 return (len + 1) & ~1;
113 /* Should we use EXTRACT_STRUCT_VALUE_ADDRESS instead of
114 EXTRACT_RETURN_VALUE? GCC_P is true if compiled with gcc
115 and TYPE is the type (which is known to be struct, union or array).
117 The d10v returns anything less than 8 bytes in size in
121 d10v_use_struct_convention (gcc_p, type)
125 return (TYPE_LENGTH (type) > 8);
130 d10v_breakpoint_from_pc (pcptr, lenptr)
134 static unsigned char breakpoint[] =
135 {0x2f, 0x90, 0x5e, 0x00};
136 *lenptr = sizeof (breakpoint);
140 /* Map the REG_NR onto an ascii name. Return NULL or an empty string
141 when the reg_nr isn't valid. */
145 TS2_IMAP0_REGNUM = 32,
146 TS2_DMAP_REGNUM = 34,
147 TS2_NR_DMAP_REGS = 1,
152 d10v_ts2_register_name (int reg_nr)
154 static char *register_names[] =
156 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
157 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
158 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
159 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
160 "imap0", "imap1", "dmap", "a0", "a1"
164 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
166 return register_names[reg_nr];
171 TS3_IMAP0_REGNUM = 36,
172 TS3_DMAP0_REGNUM = 38,
173 TS3_NR_DMAP_REGS = 4,
178 d10v_ts3_register_name (int reg_nr)
180 static char *register_names[] =
182 "r0", "r1", "r2", "r3", "r4", "r5", "r6", "r7",
183 "r8", "r9", "r10", "r11", "r12", "r13", "r14", "r15",
184 "psw", "bpsw", "pc", "bpc", "cr4", "cr5", "cr6", "rpt_c",
185 "rpt_s", "rpt_e", "mod_s", "mod_e", "cr12", "cr13", "iba", "cr15",
189 "dmap0", "dmap1", "dmap2", "dmap3"
193 if (reg_nr >= (sizeof (register_names) / sizeof (*register_names)))
195 return register_names[reg_nr];
198 /* Access the DMAP/IMAP registers in a target independant way. */
201 d10v_ts2_dmap_register (int reg_nr)
209 return read_register (TS2_DMAP_REGNUM);
216 d10v_ts3_dmap_register (int reg_nr)
218 return read_register (TS3_DMAP0_REGNUM + reg_nr);
222 d10v_dmap_register (int reg_nr)
224 return gdbarch_tdep (current_gdbarch)->dmap_register (reg_nr);
228 d10v_ts2_imap_register (int reg_nr)
230 return read_register (TS2_IMAP0_REGNUM + reg_nr);
234 d10v_ts3_imap_register (int reg_nr)
236 return read_register (TS3_IMAP0_REGNUM + reg_nr);
240 d10v_imap_register (int reg_nr)
242 return gdbarch_tdep (current_gdbarch)->imap_register (reg_nr);
245 /* MAP GDB's internal register numbering (determined by the layout fo
246 the REGISTER_BYTE array) onto the simulator's register
250 d10v_ts2_register_sim_regno (int nr)
252 if (nr >= TS2_IMAP0_REGNUM
253 && nr < TS2_IMAP0_REGNUM + NR_IMAP_REGS)
254 return nr - TS2_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
255 if (nr == TS2_DMAP_REGNUM)
256 return nr - TS2_DMAP_REGNUM + SIM_D10V_TS2_DMAP_REGNUM;
257 if (nr >= TS2_A0_REGNUM
258 && nr < TS2_A0_REGNUM + NR_A_REGS)
259 return nr - TS2_A0_REGNUM + SIM_D10V_A0_REGNUM;
264 d10v_ts3_register_sim_regno (int nr)
266 if (nr >= TS3_IMAP0_REGNUM
267 && nr < TS3_IMAP0_REGNUM + NR_IMAP_REGS)
268 return nr - TS3_IMAP0_REGNUM + SIM_D10V_IMAP0_REGNUM;
269 if (nr >= TS3_DMAP0_REGNUM
270 && nr < TS3_DMAP0_REGNUM + TS3_NR_DMAP_REGS)
271 return nr - TS3_DMAP0_REGNUM + SIM_D10V_DMAP0_REGNUM;
272 if (nr >= TS3_A0_REGNUM
273 && nr < TS3_A0_REGNUM + NR_A_REGS)
274 return nr - TS3_A0_REGNUM + SIM_D10V_A0_REGNUM;
279 d10v_register_sim_regno (int nr)
281 return gdbarch_tdep (current_gdbarch)->register_sim_regno (nr);
284 /* Index within `registers' of the first byte of the space for
288 d10v_register_byte (reg_nr)
291 if (reg_nr < A0_REGNUM)
293 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
294 return (A0_REGNUM * 2
295 + (reg_nr - A0_REGNUM) * 8);
297 return (A0_REGNUM * 2
299 + (reg_nr - A0_REGNUM - NR_A_REGS) * 2);
302 /* Number of bytes of storage in the actual machine representation for
306 d10v_register_raw_size (reg_nr)
309 if (reg_nr < A0_REGNUM)
311 else if (reg_nr < (A0_REGNUM + NR_A_REGS))
317 /* Number of bytes of storage in the program's representation
321 d10v_register_virtual_size (reg_nr)
324 return TYPE_LENGTH (REGISTER_VIRTUAL_TYPE (reg_nr));
327 /* Return the GDB type object for the "standard" data type
328 of data in register N. */
331 d10v_register_virtual_type (reg_nr)
334 if (reg_nr >= A0_REGNUM
335 && reg_nr < (A0_REGNUM + NR_A_REGS))
336 return builtin_type_int64;
337 else if (reg_nr == PC_REGNUM
338 || reg_nr == SP_REGNUM)
339 return builtin_type_int32;
341 return builtin_type_int16;
344 /* convert $pc and $sp to/from virtual addresses */
346 d10v_register_convertible (nr)
349 return ((nr) == PC_REGNUM || (nr) == SP_REGNUM);
353 d10v_register_convert_to_virtual (regnum, type, from, to)
359 ULONGEST x = extract_unsigned_integer (from, REGISTER_RAW_SIZE (regnum));
360 if (regnum == PC_REGNUM)
361 x = (x << 2) | IMEM_START;
364 store_unsigned_integer (to, TYPE_LENGTH (type), x);
368 d10v_register_convert_to_raw (type, regnum, from, to)
374 ULONGEST x = extract_unsigned_integer (from, TYPE_LENGTH (type));
376 if (regnum == PC_REGNUM)
378 store_unsigned_integer (to, 2, x);
386 return ((x) | DMEM_START);
393 return (((x) << 2) | IMEM_START);
400 return (((x) & 0x3000000) == DMEM_START);
407 return (((x) & 0x3000000) == IMEM_START);
412 d10v_convert_iaddr_to_raw (x)
415 return (((x) >> 2) & 0xffff);
419 d10v_convert_daddr_to_raw (x)
422 return ((x) & 0xffff);
425 /* Store the address of the place in which to copy the structure the
426 subroutine will return. This is called from call_function.
428 We store structs through a pointer passed in the first Argument
432 d10v_store_struct_return (addr, sp)
436 write_register (ARG1_REGNUM, (addr));
439 /* Write into appropriate registers a function return value
440 of type TYPE, given in virtual format.
442 Things always get returned in RET1_REGNUM, RET2_REGNUM, ... */
445 d10v_store_return_value (type, valbuf)
449 write_register_bytes (REGISTER_BYTE (RET1_REGNUM),
454 /* Extract from an array REGBUF containing the (raw) register state
455 the address in which a function should return its structure value,
456 as a CORE_ADDR (or an expression that can be used as one). */
459 d10v_extract_struct_value_address (regbuf)
462 return (extract_address ((regbuf) + REGISTER_BYTE (ARG1_REGNUM),
463 REGISTER_RAW_SIZE (ARG1_REGNUM))
468 d10v_frame_saved_pc (frame)
469 struct frame_info *frame;
471 return ((frame)->extra_info->return_pc);
475 d10v_frame_args_address (fi)
476 struct frame_info *fi;
482 d10v_frame_locals_address (fi)
483 struct frame_info *fi;
488 /* Immediately after a function call, return the saved pc. We can't
489 use frame->return_pc beause that is determined by reading R13 off
490 the stack and that may not be written yet. */
493 d10v_saved_pc_after_call (frame)
494 struct frame_info *frame;
496 return ((read_register (LR_REGNUM) << 2)
500 /* Discard from the stack the innermost frame, restoring all saved
506 generic_pop_current_frame (do_d10v_pop_frame);
510 do_d10v_pop_frame (fi)
511 struct frame_info *fi;
518 /* fill out fsr with the address of where each */
519 /* register was stored in the frame */
520 d10v_frame_init_saved_regs (fi);
522 /* now update the current registers with the old values */
523 for (regnum = A0_REGNUM; regnum < A0_REGNUM + NR_A_REGS; regnum++)
525 if (fi->saved_regs[regnum])
527 read_memory (fi->saved_regs[regnum], raw_buffer, REGISTER_RAW_SIZE (regnum));
528 write_register_bytes (REGISTER_BYTE (regnum), raw_buffer, REGISTER_RAW_SIZE (regnum));
531 for (regnum = 0; regnum < SP_REGNUM; regnum++)
533 if (fi->saved_regs[regnum])
535 write_register (regnum, read_memory_unsigned_integer (fi->saved_regs[regnum], REGISTER_RAW_SIZE (regnum)));
538 if (fi->saved_regs[PSW_REGNUM])
540 write_register (PSW_REGNUM, read_memory_unsigned_integer (fi->saved_regs[PSW_REGNUM], REGISTER_RAW_SIZE (PSW_REGNUM)));
543 write_register (PC_REGNUM, read_register (LR_REGNUM));
544 write_register (SP_REGNUM, fp + fi->extra_info->size);
545 target_store_registers (-1);
546 flush_cached_frames ();
554 if ((op & 0x7E1F) == 0x6C1F)
558 if ((op & 0x7E3F) == 0x6E1F)
562 if ((op & 0x7FE1) == 0x01E1)
574 if ((op & 0x7E1F) == 0x681E)
578 if ((op & 0x7E3F) == 0x3A1E)
585 d10v_skip_prologue (pc)
589 unsigned short op1, op2;
590 CORE_ADDR func_addr, func_end;
591 struct symtab_and_line sal;
593 /* If we have line debugging information, then the end of the */
594 /* prologue should the first assembly instruction of the first source line */
595 if (find_pc_partial_function (pc, NULL, &func_addr, &func_end))
597 sal = find_pc_line (func_addr, 0);
598 if (sal.end && sal.end < func_end)
602 if (target_read_memory (pc, (char *) &op, 4))
603 return pc; /* Can't access it -- assume no prologue. */
607 op = (unsigned long) read_memory_integer (pc, 4);
608 if ((op & 0xC0000000) == 0xC0000000)
610 /* long instruction */
611 if (((op & 0x3FFF0000) != 0x01FF0000) && /* add3 sp,sp,n */
612 ((op & 0x3F0F0000) != 0x340F0000) && /* st rn, @(offset,sp) */
613 ((op & 0x3F1F0000) != 0x350F0000)) /* st2w rn, @(offset,sp) */
618 /* short instructions */
619 if ((op & 0xC0000000) == 0x80000000)
621 op2 = (op & 0x3FFF8000) >> 15;
626 op1 = (op & 0x3FFF8000) >> 15;
629 if (check_prologue (op1))
631 if (!check_prologue (op2))
633 /* if the previous opcode was really part of the prologue */
634 /* and not just a NOP, then we want to break after both instructions */
648 /* Given a GDB frame, determine the address of the calling function's frame.
649 This will be used to create a new GDB frame struct, and then
650 INIT_EXTRA_FRAME_INFO and INIT_FRAME_PC will be called for the new frame.
654 d10v_frame_chain (fi)
655 struct frame_info *fi;
657 d10v_frame_init_saved_regs (fi);
659 if (fi->extra_info->return_pc == IMEM_START
660 || inside_entry_file (fi->extra_info->return_pc))
661 return (CORE_ADDR) 0;
663 if (!fi->saved_regs[FP_REGNUM])
665 if (!fi->saved_regs[SP_REGNUM]
666 || fi->saved_regs[SP_REGNUM] == STACK_START)
667 return (CORE_ADDR) 0;
669 return fi->saved_regs[SP_REGNUM];
672 if (!read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
673 REGISTER_RAW_SIZE (FP_REGNUM)))
674 return (CORE_ADDR) 0;
676 return D10V_MAKE_DADDR (read_memory_unsigned_integer (fi->saved_regs[FP_REGNUM],
677 REGISTER_RAW_SIZE (FP_REGNUM)));
680 static int next_addr, uses_frame;
683 prologue_find_regs (op, fi, addr)
685 struct frame_info *fi;
691 if ((op & 0x7E1F) == 0x6C1F)
693 n = (op & 0x1E0) >> 5;
695 fi->saved_regs[n] = next_addr;
700 else if ((op & 0x7E3F) == 0x6E1F)
702 n = (op & 0x1E0) >> 5;
704 fi->saved_regs[n] = next_addr;
705 fi->saved_regs[n + 1] = next_addr + 2;
710 if ((op & 0x7FE1) == 0x01E1)
712 n = (op & 0x1E) >> 1;
731 if ((op & 0x7E1F) == 0x681E)
733 n = (op & 0x1E0) >> 5;
734 fi->saved_regs[n] = next_addr;
739 if ((op & 0x7E3F) == 0x3A1E)
741 n = (op & 0x1E0) >> 5;
742 fi->saved_regs[n] = next_addr;
743 fi->saved_regs[n + 1] = next_addr + 2;
750 /* Put here the code to store, into fi->saved_regs, the addresses of
751 the saved registers of frame described by FRAME_INFO. This
752 includes special registers such as pc and fp saved in special ways
753 in the stack frame. sp is even more special: the address we return
754 for it IS the sp for the next frame. */
757 d10v_frame_init_saved_regs (fi)
758 struct frame_info *fi;
762 unsigned short op1, op2;
766 memset (fi->saved_regs, 0, SIZEOF_FRAME_SAVED_REGS);
769 pc = get_pc_function_start (fi->pc);
774 op = (unsigned long) read_memory_integer (pc, 4);
775 if ((op & 0xC0000000) == 0xC0000000)
777 /* long instruction */
778 if ((op & 0x3FFF0000) == 0x01FF0000)
781 short n = op & 0xFFFF;
784 else if ((op & 0x3F0F0000) == 0x340F0000)
786 /* st rn, @(offset,sp) */
787 short offset = op & 0xFFFF;
788 short n = (op >> 20) & 0xF;
789 fi->saved_regs[n] = next_addr + offset;
791 else if ((op & 0x3F1F0000) == 0x350F0000)
793 /* st2w rn, @(offset,sp) */
794 short offset = op & 0xFFFF;
795 short n = (op >> 20) & 0xF;
796 fi->saved_regs[n] = next_addr + offset;
797 fi->saved_regs[n + 1] = next_addr + offset + 2;
804 /* short instructions */
805 if ((op & 0xC0000000) == 0x80000000)
807 op2 = (op & 0x3FFF8000) >> 15;
812 op1 = (op & 0x3FFF8000) >> 15;
815 if (!prologue_find_regs (op1, fi, pc) || !prologue_find_regs (op2, fi, pc))
821 fi->extra_info->size = -next_addr;
824 fp = D10V_MAKE_DADDR (read_register (SP_REGNUM));
826 for (i = 0; i < NUM_REGS - 1; i++)
827 if (fi->saved_regs[i])
829 fi->saved_regs[i] = fp - (next_addr - fi->saved_regs[i]);
832 if (fi->saved_regs[LR_REGNUM])
834 CORE_ADDR return_pc = read_memory_unsigned_integer (fi->saved_regs[LR_REGNUM], REGISTER_RAW_SIZE (LR_REGNUM));
835 fi->extra_info->return_pc = D10V_MAKE_IADDR (return_pc);
839 fi->extra_info->return_pc = D10V_MAKE_IADDR (read_register (LR_REGNUM));
842 /* th SP is not normally (ever?) saved, but check anyway */
843 if (!fi->saved_regs[SP_REGNUM])
845 /* if the FP was saved, that means the current FP is valid, */
846 /* otherwise, it isn't being used, so we use the SP instead */
848 fi->saved_regs[SP_REGNUM] = read_register (FP_REGNUM) + fi->extra_info->size;
851 fi->saved_regs[SP_REGNUM] = fp + fi->extra_info->size;
852 fi->extra_info->frameless = 1;
853 fi->saved_regs[FP_REGNUM] = 0;
859 d10v_init_extra_frame_info (fromleaf, fi)
861 struct frame_info *fi;
863 fi->extra_info = (struct frame_extra_info *)
864 frame_obstack_alloc (sizeof (struct frame_extra_info));
865 frame_saved_regs_zalloc (fi);
867 fi->extra_info->frameless = 0;
868 fi->extra_info->size = 0;
869 fi->extra_info->return_pc = 0;
871 /* The call dummy doesn't save any registers on the stack, so we can
873 if (PC_IN_CALL_DUMMY (fi->pc, fi->frame, fi->frame))
879 d10v_frame_init_saved_regs (fi);
884 show_regs (args, from_tty)
889 printf_filtered ("PC=%04lx (0x%lx) PSW=%04lx RPT_S=%04lx RPT_E=%04lx RPT_C=%04lx\n",
890 (long) read_register (PC_REGNUM),
891 (long) D10V_MAKE_IADDR (read_register (PC_REGNUM)),
892 (long) read_register (PSW_REGNUM),
893 (long) read_register (24),
894 (long) read_register (25),
895 (long) read_register (23));
896 printf_filtered ("R0-R7 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
897 (long) read_register (0),
898 (long) read_register (1),
899 (long) read_register (2),
900 (long) read_register (3),
901 (long) read_register (4),
902 (long) read_register (5),
903 (long) read_register (6),
904 (long) read_register (7));
905 printf_filtered ("R8-R15 %04lx %04lx %04lx %04lx %04lx %04lx %04lx %04lx\n",
906 (long) read_register (8),
907 (long) read_register (9),
908 (long) read_register (10),
909 (long) read_register (11),
910 (long) read_register (12),
911 (long) read_register (13),
912 (long) read_register (14),
913 (long) read_register (15));
914 for (a = 0; a < NR_IMAP_REGS; a++)
917 printf_filtered (" ");
918 printf_filtered ("IMAP%d %04lx", a, d10v_imap_register (a));
920 if (NR_DMAP_REGS == 1)
921 printf_filtered (" DMAP %04lx\n", d10v_dmap_register (2));
924 for (a = 0; a < NR_DMAP_REGS; a++)
926 printf_filtered (" DMAP%d %04lx", a, d10v_dmap_register (a));
928 printf_filtered ("\n");
930 printf_filtered ("A0-A%d", NR_A_REGS - 1);
931 for (a = A0_REGNUM; a < A0_REGNUM + NR_A_REGS; a++)
933 char num[MAX_REGISTER_RAW_SIZE];
935 printf_filtered (" ");
936 read_register_gen (a, (char *) &num);
937 for (i = 0; i < MAX_REGISTER_RAW_SIZE; i++)
939 printf_filtered ("%02x", (num[i] & 0xff));
942 printf_filtered ("\n");
953 save_pid = inferior_pid;
955 pc = (int) read_register (PC_REGNUM);
956 inferior_pid = save_pid;
957 retval = D10V_MAKE_IADDR (pc);
962 d10v_write_pc (val, pid)
968 save_pid = inferior_pid;
970 write_register (PC_REGNUM, D10V_CONVERT_IADDR_TO_RAW (val));
971 inferior_pid = save_pid;
977 return (D10V_MAKE_DADDR (read_register (SP_REGNUM)));
984 write_register (SP_REGNUM, D10V_CONVERT_DADDR_TO_RAW (val));
991 write_register (FP_REGNUM, D10V_CONVERT_DADDR_TO_RAW (val));
997 return (D10V_MAKE_DADDR (read_register (FP_REGNUM)));
1000 /* Function: push_return_address (pc)
1001 Set up the return address for the inferior function call.
1002 Needed for targets where we don't actually execute a JSR/BSR instruction */
1005 d10v_push_return_address (pc, sp)
1009 write_register (LR_REGNUM, D10V_CONVERT_IADDR_TO_RAW (CALL_DUMMY_ADDRESS ()));
1014 /* When arguments must be pushed onto the stack, they go on in reverse
1015 order. The below implements a FILO (stack) to do this. */
1020 struct stack_item *prev;
1024 static struct stack_item *push_stack_item PARAMS ((struct stack_item * prev, void *contents, int len));
1025 static struct stack_item *
1026 push_stack_item (prev, contents, len)
1027 struct stack_item *prev;
1031 struct stack_item *si;
1032 si = xmalloc (sizeof (struct stack_item));
1033 si->data = xmalloc (len);
1036 memcpy (si->data, contents, len);
1040 static struct stack_item *pop_stack_item PARAMS ((struct stack_item * si));
1041 static struct stack_item *
1043 struct stack_item *si;
1045 struct stack_item *dead = si;
1054 d10v_push_arguments (nargs, args, sp, struct_return, struct_addr)
1059 CORE_ADDR struct_addr;
1062 int regnum = ARG1_REGNUM;
1063 struct stack_item *si = NULL;
1065 /* Fill in registers and arg lists */
1066 for (i = 0; i < nargs; i++)
1068 value_ptr arg = args[i];
1069 struct type *type = check_typedef (VALUE_TYPE (arg));
1070 char *contents = VALUE_CONTENTS (arg);
1071 int len = TYPE_LENGTH (type);
1072 /* printf ("push: type=%d len=%d\n", type->code, len); */
1073 if (TYPE_CODE (type) == TYPE_CODE_PTR)
1075 /* pointers require special handling - first convert and
1077 long val = extract_signed_integer (contents, len);
1079 if (TYPE_TARGET_TYPE (type)
1080 && (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC))
1082 /* function pointer */
1083 val = D10V_CONVERT_IADDR_TO_RAW (val);
1085 else if (D10V_IADDR_P (val))
1087 /* also function pointer! */
1088 val = D10V_CONVERT_DADDR_TO_RAW (val);
1095 if (regnum <= ARGN_REGNUM)
1096 write_register (regnum++, val & 0xffff);
1100 /* arg will go onto stack */
1101 store_address (ptr, 2, val & 0xffff);
1102 si = push_stack_item (si, ptr, 2);
1107 int aligned_regnum = (regnum + 1) & ~1;
1108 if (len <= 2 && regnum <= ARGN_REGNUM)
1109 /* fits in a single register, do not align */
1111 long val = extract_unsigned_integer (contents, len);
1112 write_register (regnum++, val);
1114 else if (len <= (ARGN_REGNUM - aligned_regnum + 1) * 2)
1115 /* value fits in remaining registers, store keeping left
1119 regnum = aligned_regnum;
1120 for (b = 0; b < (len & ~1); b += 2)
1122 long val = extract_unsigned_integer (&contents[b], 2);
1123 write_register (regnum++, val);
1127 long val = extract_unsigned_integer (&contents[b], 1);
1128 write_register (regnum++, (val << 8));
1133 /* arg will go onto stack */
1134 regnum = ARGN_REGNUM + 1;
1135 si = push_stack_item (si, contents, len);
1142 sp = (sp - si->len) & ~1;
1143 write_memory (sp, si->data, si->len);
1144 si = pop_stack_item (si);
1151 /* Given a return value in `regbuf' with a type `valtype',
1152 extract and copy its value into `valbuf'. */
1155 d10v_extract_return_value (type, regbuf, valbuf)
1157 char regbuf[REGISTER_BYTES];
1161 /* printf("RET: TYPE=%d len=%d r%d=0x%x\n",type->code, TYPE_LENGTH (type), RET1_REGNUM - R0_REGNUM, (int) extract_unsigned_integer (regbuf + REGISTER_BYTE(RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM))); */
1162 if (TYPE_CODE (type) == TYPE_CODE_PTR
1163 && TYPE_TARGET_TYPE (type)
1164 && (TYPE_CODE (TYPE_TARGET_TYPE (type)) == TYPE_CODE_FUNC))
1166 /* pointer to function */
1169 snum = extract_address (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
1170 store_address (valbuf, 4, D10V_MAKE_IADDR (snum));
1172 else if (TYPE_CODE (type) == TYPE_CODE_PTR)
1174 /* pointer to data */
1177 snum = extract_address (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
1178 store_address (valbuf, 4, D10V_MAKE_DADDR (snum));
1182 len = TYPE_LENGTH (type);
1185 unsigned short c = extract_unsigned_integer (regbuf + REGISTER_BYTE (RET1_REGNUM), REGISTER_RAW_SIZE (RET1_REGNUM));
1186 store_unsigned_integer (valbuf, 1, c);
1188 else if ((len & 1) == 0)
1189 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM), len);
1192 /* For return values of odd size, the first byte is in the
1193 least significant part of the first register. The
1194 remaining bytes in remaining registers. Interestingly,
1195 when such values are passed in, the last byte is in the
1196 most significant byte of that same register - wierd. */
1197 memcpy (valbuf, regbuf + REGISTER_BYTE (RET1_REGNUM) + 1, len);
1202 /* Translate a GDB virtual ADDR/LEN into a format the remote target
1203 understands. Returns number of bytes that can be transfered
1204 starting at TARG_ADDR. Return ZERO if no bytes can be transfered
1205 (segmentation fault). Since the simulator knows all about how the
1206 VM system works, we just call that to do the translation. */
1209 remote_d10v_translate_xfer_address (CORE_ADDR memaddr, int nr_bytes,
1210 CORE_ADDR *targ_addr, int *targ_len)
1214 out_len = sim_d10v_translate_addr (memaddr, nr_bytes,
1217 d10v_imap_register);
1218 *targ_addr = out_addr;
1219 *targ_len = out_len;
1223 /* The following code implements access to, and display of, the D10V's
1224 instruction trace buffer. The buffer consists of 64K or more
1225 4-byte words of data, of which each words includes an 8-bit count,
1226 an 8-bit segment number, and a 16-bit instruction address.
1228 In theory, the trace buffer is continuously capturing instruction
1229 data that the CPU presents on its "debug bus", but in practice, the
1230 ROMified GDB stub only enables tracing when it continues or steps
1231 the program, and stops tracing when the program stops; so it
1232 actually works for GDB to read the buffer counter out of memory and
1233 then read each trace word. The counter records where the tracing
1234 stops, but there is no record of where it started, so we remember
1235 the PC when we resumed and then search backwards in the trace
1236 buffer for a word that includes that address. This is not perfect,
1237 because you will miss trace data if the resumption PC is the target
1238 of a branch. (The value of the buffer counter is semi-random, any
1239 trace data from a previous program stop is gone.) */
1241 /* The address of the last word recorded in the trace buffer. */
1243 #define DBBC_ADDR (0xd80000)
1245 /* The base of the trace buffer, at least for the "Board_0". */
1247 #define TRACE_BUFFER_BASE (0xf40000)
1249 static void trace_command PARAMS ((char *, int));
1251 static void untrace_command PARAMS ((char *, int));
1253 static void trace_info PARAMS ((char *, int));
1255 static void tdisassemble_command PARAMS ((char *, int));
1257 static void display_trace PARAMS ((int, int));
1259 /* True when instruction traces are being collected. */
1263 /* Remembered PC. */
1265 static CORE_ADDR last_pc;
1267 /* True when trace output should be displayed whenever program stops. */
1269 static int trace_display;
1271 /* True when trace listing should include source lines. */
1273 static int default_trace_show_source = 1;
1284 trace_command (args, from_tty)
1288 /* Clear the host-side trace buffer, allocating space if needed. */
1289 trace_data.size = 0;
1290 if (trace_data.counts == NULL)
1291 trace_data.counts = (short *) xmalloc (65536 * sizeof (short));
1292 if (trace_data.addrs == NULL)
1293 trace_data.addrs = (CORE_ADDR *) xmalloc (65536 * sizeof (CORE_ADDR));
1297 printf_filtered ("Tracing is now on.\n");
1301 untrace_command (args, from_tty)
1307 printf_filtered ("Tracing is now off.\n");
1311 trace_info (args, from_tty)
1317 if (trace_data.size)
1319 printf_filtered ("%d entries in trace buffer:\n", trace_data.size);
1321 for (i = 0; i < trace_data.size; ++i)
1323 printf_filtered ("%d: %d instruction%s at 0x%s\n",
1325 trace_data.counts[i],
1326 (trace_data.counts[i] == 1 ? "" : "s"),
1327 paddr_nz (trace_data.addrs[i]));
1331 printf_filtered ("No entries in trace buffer.\n");
1333 printf_filtered ("Tracing is currently %s.\n", (tracing ? "on" : "off"));
1336 /* Print the instruction at address MEMADDR in debugged memory,
1337 on STREAM. Returns length of the instruction, in bytes. */
1340 print_insn (memaddr, stream)
1342 struct ui_file *stream;
1344 /* If there's no disassembler, something is very wrong. */
1345 if (tm_print_insn == NULL)
1346 internal_error ("print_insn: no disassembler");
1348 if (TARGET_BYTE_ORDER == BIG_ENDIAN)
1349 tm_print_insn_info.endian = BFD_ENDIAN_BIG;
1351 tm_print_insn_info.endian = BFD_ENDIAN_LITTLE;
1352 return (*tm_print_insn) (memaddr, &tm_print_insn_info);
1356 d10v_eva_prepare_to_trace ()
1361 last_pc = read_register (PC_REGNUM);
1364 /* Collect trace data from the target board and format it into a form
1365 more useful for display. */
1368 d10v_eva_get_trace_data ()
1370 int count, i, j, oldsize;
1371 int trace_addr, trace_seg, trace_cnt, next_cnt;
1372 unsigned int last_trace, trace_word, next_word;
1373 unsigned int *tmpspace;
1378 tmpspace = xmalloc (65536 * sizeof (unsigned int));
1380 last_trace = read_memory_unsigned_integer (DBBC_ADDR, 2) << 2;
1382 /* Collect buffer contents from the target, stopping when we reach
1383 the word recorded when execution resumed. */
1386 while (last_trace > 0)
1390 read_memory_unsigned_integer (TRACE_BUFFER_BASE + last_trace, 4);
1391 trace_addr = trace_word & 0xffff;
1393 /* Ignore an apparently nonsensical entry. */
1394 if (trace_addr == 0xffd5)
1396 tmpspace[count++] = trace_word;
1397 if (trace_addr == last_pc)
1403 /* Move the data to the host-side trace buffer, adjusting counts to
1404 include the last instruction executed and transforming the address
1405 into something that GDB likes. */
1407 for (i = 0; i < count; ++i)
1409 trace_word = tmpspace[i];
1410 next_word = ((i == 0) ? 0 : tmpspace[i - 1]);
1411 trace_addr = trace_word & 0xffff;
1412 next_cnt = (next_word >> 24) & 0xff;
1413 j = trace_data.size + count - i - 1;
1414 trace_data.addrs[j] = (trace_addr << 2) + 0x1000000;
1415 trace_data.counts[j] = next_cnt + 1;
1418 oldsize = trace_data.size;
1419 trace_data.size += count;
1424 display_trace (oldsize, trace_data.size);
1428 tdisassemble_command (arg, from_tty)
1433 CORE_ADDR low, high;
1439 high = trace_data.size;
1441 else if (!(space_index = (char *) strchr (arg, ' ')))
1443 low = parse_and_eval_address (arg);
1448 /* Two arguments. */
1449 *space_index = '\0';
1450 low = parse_and_eval_address (arg);
1451 high = parse_and_eval_address (space_index + 1);
1456 printf_filtered ("Dump of trace from %s to %s:\n", paddr_u (low), paddr_u (high));
1458 display_trace (low, high);
1460 printf_filtered ("End of trace dump.\n");
1461 gdb_flush (gdb_stdout);
1465 display_trace (low, high)
1468 int i, count, trace_show_source, first, suppress;
1469 CORE_ADDR next_address;
1471 trace_show_source = default_trace_show_source;
1472 if (!have_full_symbols () && !have_partial_symbols ())
1474 trace_show_source = 0;
1475 printf_filtered ("No symbol table is loaded. Use the \"file\" command.\n");
1476 printf_filtered ("Trace will not display any source.\n");
1481 for (i = low; i < high; ++i)
1483 next_address = trace_data.addrs[i];
1484 count = trace_data.counts[i];
1488 if (trace_show_source)
1490 struct symtab_and_line sal, sal_prev;
1492 sal_prev = find_pc_line (next_address - 4, 0);
1493 sal = find_pc_line (next_address, 0);
1497 if (first || sal.line != sal_prev.line)
1498 print_source_lines (sal.symtab, sal.line, sal.line + 1, 0);
1504 /* FIXME-32x64--assumes sal.pc fits in long. */
1505 printf_filtered ("No source file for address %s.\n",
1506 local_hex_string ((unsigned long) sal.pc));
1511 print_address (next_address, gdb_stdout);
1512 printf_filtered (":");
1513 printf_filtered ("\t");
1515 next_address = next_address + print_insn (next_address, gdb_stdout);
1516 printf_filtered ("\n");
1517 gdb_flush (gdb_stdout);
1523 static gdbarch_init_ftype d10v_gdbarch_init;
1525 static struct gdbarch *
1526 d10v_gdbarch_init (info, arches)
1527 struct gdbarch_info info;
1528 struct gdbarch_list *arches;
1530 static LONGEST d10v_call_dummy_words[] =
1532 struct gdbarch *gdbarch;
1534 struct gdbarch_tdep *tdep;
1535 gdbarch_register_name_ftype *d10v_register_name;
1537 /* Find a candidate among the list of pre-declared architectures. */
1538 arches = gdbarch_list_lookup_by_info (arches, &info);
1540 return arches->gdbarch;
1542 /* None found, create a new architecture from the information
1544 tdep = XMALLOC (struct gdbarch_tdep);
1545 gdbarch = gdbarch_alloc (&info, tdep);
1547 switch (info.bfd_arch_info->mach)
1549 case bfd_mach_d10v_ts2:
1551 d10v_register_name = d10v_ts2_register_name;
1552 tdep->a0_regnum = TS2_A0_REGNUM;
1553 tdep->nr_dmap_regs = TS2_NR_DMAP_REGS;
1554 tdep->register_sim_regno = d10v_ts2_register_sim_regno;
1555 tdep->dmap_register = d10v_ts2_dmap_register;
1556 tdep->imap_register = d10v_ts2_imap_register;
1559 case bfd_mach_d10v_ts3:
1561 d10v_register_name = d10v_ts3_register_name;
1562 tdep->a0_regnum = TS3_A0_REGNUM;
1563 tdep->nr_dmap_regs = TS3_NR_DMAP_REGS;
1564 tdep->register_sim_regno = d10v_ts3_register_sim_regno;
1565 tdep->dmap_register = d10v_ts3_dmap_register;
1566 tdep->imap_register = d10v_ts3_imap_register;
1570 set_gdbarch_read_pc (gdbarch, d10v_read_pc);
1571 set_gdbarch_write_pc (gdbarch, d10v_write_pc);
1572 set_gdbarch_read_fp (gdbarch, d10v_read_fp);
1573 set_gdbarch_write_fp (gdbarch, d10v_write_fp);
1574 set_gdbarch_read_sp (gdbarch, d10v_read_sp);
1575 set_gdbarch_write_sp (gdbarch, d10v_write_sp);
1577 set_gdbarch_num_regs (gdbarch, d10v_num_regs);
1578 set_gdbarch_sp_regnum (gdbarch, 15);
1579 set_gdbarch_fp_regnum (gdbarch, 11);
1580 set_gdbarch_pc_regnum (gdbarch, 18);
1581 set_gdbarch_register_name (gdbarch, d10v_register_name);
1582 set_gdbarch_register_size (gdbarch, 2);
1583 set_gdbarch_register_bytes (gdbarch, (d10v_num_regs - 2) * 2 + 16);
1584 set_gdbarch_register_byte (gdbarch, d10v_register_byte);
1585 set_gdbarch_register_raw_size (gdbarch, d10v_register_raw_size);
1586 set_gdbarch_max_register_raw_size (gdbarch, 8);
1587 set_gdbarch_register_virtual_size (gdbarch, d10v_register_virtual_size);
1588 set_gdbarch_max_register_virtual_size (gdbarch, 8);
1589 set_gdbarch_register_virtual_type (gdbarch, d10v_register_virtual_type);
1591 set_gdbarch_ptr_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1592 set_gdbarch_short_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1593 set_gdbarch_int_bit (gdbarch, 2 * TARGET_CHAR_BIT);
1594 set_gdbarch_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1595 set_gdbarch_long_long_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1596 set_gdbarch_float_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1597 set_gdbarch_double_bit (gdbarch, 4 * TARGET_CHAR_BIT);
1598 set_gdbarch_long_double_bit (gdbarch, 8 * TARGET_CHAR_BIT);
1600 set_gdbarch_use_generic_dummy_frames (gdbarch, 1);
1601 set_gdbarch_call_dummy_length (gdbarch, 0);
1602 set_gdbarch_call_dummy_location (gdbarch, AT_ENTRY_POINT);
1603 set_gdbarch_call_dummy_address (gdbarch, entry_point_address);
1604 set_gdbarch_call_dummy_breakpoint_offset_p (gdbarch, 1);
1605 set_gdbarch_call_dummy_breakpoint_offset (gdbarch, 0);
1606 set_gdbarch_call_dummy_start_offset (gdbarch, 0);
1607 set_gdbarch_pc_in_call_dummy (gdbarch, generic_pc_in_call_dummy);
1608 set_gdbarch_call_dummy_words (gdbarch, d10v_call_dummy_words);
1609 set_gdbarch_sizeof_call_dummy_words (gdbarch, sizeof (d10v_call_dummy_words));
1610 set_gdbarch_call_dummy_p (gdbarch, 1);
1611 set_gdbarch_call_dummy_stack_adjust_p (gdbarch, 0);
1612 set_gdbarch_get_saved_register (gdbarch, generic_get_saved_register);
1613 set_gdbarch_fix_call_dummy (gdbarch, generic_fix_call_dummy);
1615 set_gdbarch_register_convertible (gdbarch, d10v_register_convertible);
1616 set_gdbarch_register_convert_to_virtual (gdbarch, d10v_register_convert_to_virtual);
1617 set_gdbarch_register_convert_to_raw (gdbarch, d10v_register_convert_to_raw);
1619 set_gdbarch_extract_return_value (gdbarch, d10v_extract_return_value);
1620 set_gdbarch_push_arguments (gdbarch, d10v_push_arguments);
1621 set_gdbarch_push_dummy_frame (gdbarch, generic_push_dummy_frame);
1622 set_gdbarch_push_return_address (gdbarch, d10v_push_return_address);
1624 set_gdbarch_d10v_make_daddr (gdbarch, d10v_make_daddr);
1625 set_gdbarch_d10v_make_iaddr (gdbarch, d10v_make_iaddr);
1626 set_gdbarch_d10v_daddr_p (gdbarch, d10v_daddr_p);
1627 set_gdbarch_d10v_iaddr_p (gdbarch, d10v_iaddr_p);
1628 set_gdbarch_d10v_convert_daddr_to_raw (gdbarch, d10v_convert_daddr_to_raw);
1629 set_gdbarch_d10v_convert_iaddr_to_raw (gdbarch, d10v_convert_iaddr_to_raw);
1631 set_gdbarch_store_struct_return (gdbarch, d10v_store_struct_return);
1632 set_gdbarch_store_return_value (gdbarch, d10v_store_return_value);
1633 set_gdbarch_extract_struct_value_address (gdbarch, d10v_extract_struct_value_address);
1634 set_gdbarch_use_struct_convention (gdbarch, d10v_use_struct_convention);
1636 set_gdbarch_frame_init_saved_regs (gdbarch, d10v_frame_init_saved_regs);
1637 set_gdbarch_init_extra_frame_info (gdbarch, d10v_init_extra_frame_info);
1639 set_gdbarch_pop_frame (gdbarch, d10v_pop_frame);
1641 set_gdbarch_skip_prologue (gdbarch, d10v_skip_prologue);
1642 set_gdbarch_inner_than (gdbarch, core_addr_lessthan);
1643 set_gdbarch_decr_pc_after_break (gdbarch, 4);
1644 set_gdbarch_function_start_offset (gdbarch, 0);
1645 set_gdbarch_breakpoint_from_pc (gdbarch, d10v_breakpoint_from_pc);
1647 set_gdbarch_remote_translate_xfer_address (gdbarch, remote_d10v_translate_xfer_address);
1649 set_gdbarch_frame_args_skip (gdbarch, 0);
1650 set_gdbarch_frameless_function_invocation (gdbarch, frameless_look_for_prologue);
1651 set_gdbarch_frame_chain (gdbarch, d10v_frame_chain);
1652 set_gdbarch_frame_chain_valid (gdbarch, d10v_frame_chain_valid);
1653 set_gdbarch_frame_saved_pc (gdbarch, d10v_frame_saved_pc);
1654 set_gdbarch_frame_args_address (gdbarch, d10v_frame_args_address);
1655 set_gdbarch_frame_locals_address (gdbarch, d10v_frame_locals_address);
1656 set_gdbarch_saved_pc_after_call (gdbarch, d10v_saved_pc_after_call);
1657 set_gdbarch_frame_num_args (gdbarch, frame_num_args_unknown);
1663 extern void (*target_resume_hook) PARAMS ((void));
1664 extern void (*target_wait_loop_hook) PARAMS ((void));
1667 _initialize_d10v_tdep ()
1669 register_gdbarch_init (bfd_arch_d10v, d10v_gdbarch_init);
1671 tm_print_insn = print_insn_d10v;
1673 target_resume_hook = d10v_eva_prepare_to_trace;
1674 target_wait_loop_hook = d10v_eva_get_trace_data;
1676 add_com ("regs", class_vars, show_regs, "Print all registers");
1678 add_com ("itrace", class_support, trace_command,
1679 "Enable tracing of instruction execution.");
1681 add_com ("iuntrace", class_support, untrace_command,
1682 "Disable tracing of instruction execution.");
1684 add_com ("itdisassemble", class_vars, tdisassemble_command,
1685 "Disassemble the trace buffer.\n\
1686 Two optional arguments specify a range of trace buffer entries\n\
1687 as reported by info trace (NOT addresses!).");
1689 add_info ("itrace", trace_info,
1690 "Display info about the trace data buffer.");
1692 add_show_from_set (add_set_cmd ("itracedisplay", no_class,
1693 var_integer, (char *) &trace_display,
1694 "Set automatic display of trace.\n", &setlist),
1696 add_show_from_set (add_set_cmd ("itracesource", no_class,
1697 var_integer, (char *) &default_trace_show_source,
1698 "Set display of source code with trace.\n", &setlist),