4 * config/tc-arm.c (CPU_DEFAULT): Do not define based upon build
9 * configure.tgt: Whiltespace. Sort moxie entry.
13 * config/tc-arm.c (arm_convert_symbolic_attribute): Add Tag_DIV_use.
14 * doc/c-arm.texi: Likewise.
18 * config/tc-arm.c (asm_opcode): operands type
20 (BAD_PC_ADDRESSING): New macro message.
21 (BAD_PC_WRITEBACK): Likewise.
22 (MIX_ARM_THUMB_OPERANDS): New macro.
23 (operand_parse_code): Added enum values.
24 (parse_operands): Added thumb/arm distinction,
25 plus new enum values handling.
26 (encode_arm_addr_mode_2): Validations enhanced.
27 (encode_arm_addr_mode_3): Likewise.
28 (do_rm_rd_rn): Likewise.
29 (encode_thumb32_addr_mode): Likewise.
30 (do_t_ldrex): Likewise.
31 (do_t_ldst): Likewise.
32 (do_t_strex): Likewise.
33 (md_assemble): Call parse_operands with
41 (insns): Updated insns operands.
46 * config/tc-ia64.c (enum reloc_func): Add FUNC_SLOTCOUNT_RELOC.
47 (DUMMY_RELOC_IA64_SLOTCOUNT): Added.
48 (pseudo_func): Add an entry for slotcount.
49 (md_begin): Initialize slotcount pseudo symbol.
50 (ia64_parse_name): Handle @slotcount parameter.
51 (ia64_gen_real_reloc_type): Handle slotcount.
52 (md_apply_fix): Ditto.
53 * doc/c-ia64.texi (IA-64-Relocs): Document @slotcount.
57 * config/tc-xtensa.c (istack_init): Don't call memset.
61 * config/tc-xtensa.c (cache_literal_section): Handle prefixes as
66 * config/tc-xtensa.c (xtensa_find_unaligned_loops): Rewrite.
70 * config/tc-i386.c (build_modrm_byte): Reformat.
74 * config/tc-i386.c: Update copyright.
79 * config/tc-i386.c (vec_imm4) New operand type.
81 (VEX_check_operands): New.
82 (check_reverse): Call VEX_check_operands.
83 (build_modrm_byte): Reintroduce code for 5
84 operand insns. Fix whitespace.
88 * config/tc-ppc.c (md_show_usage): Add -mpwr4, -mpwr5, -mpwr5x,
93 * config/tc-xtensa.c (RELAXED_LOOP_INSN_BYTES): New.
94 (next_frag_pre_opcode_bytes): Use RELAXED_LOOP_INSN_BYTES.
95 (xtensa_mark_zcl_first_insns): Rewrite to handle corner case.
99 * config/tc-arm.c (md_pcrel_from_section): Keep base to zero for
100 non-local branches (BFD_RELOC_THUMB_PCREL_BRANCH23,
101 BFD_RELOC_THUMB_PCREL_BLX, BFD_RELOC_ARM_PCREL_BLX,
102 BFD_RELOC_ARM_PCREL_CALL)
106 * config/tc-xtensa.c (frag_format_size): Generalize logic to
107 handle more instruction sizes and fetch widths.
108 (branch_align_power): Likewise.
109 (text_align_power): Likewise.
110 (bytes_to_stretch): Likewise.
114 * config/tc-ppc.c (md_show_usage): Mention -mtitan. Don't use tabs.
115 (ppc_mach): Handle titan.
116 * doc/c-ppc.texi: Mention -mtitan.
120 * config/tc-xtensa.c (UNREACHABLE_MAX_WIDTH): Delete and
122 (xtensa_fetch_width) ...this.
126 * Makefile.am (CPU_TYPES, OBJ_FORMATS, CPU_OBJ_VALID,
127 MULTI_CPU_TYPES, MULTI_CPU_OBJ_VALID): Remove.
128 * Makefile.in: Regenerate.
132 * config/tc-i386.c (cpu_arch): Change amdfam15 to bdver1.
133 (i386_align_code): Rename PROCESSOR_AMDFAM15 to PROCESSOR_BDVER1.
134 * config/tc-i386.h (processor_type): Same.
135 * doc/c-i386.texi: Change amdfam15 to bdver1.
140 * config/tc-arm.c (neon_check_type): Handle a neon_shape value of
145 * NEWS: Mention new feature.
146 * config/obj-coff.c (obj_coff_section): Accept digits and use
147 to override default section alignment power if specified.
148 * doc/as.texinfo (.section directive): Update documentation.
152 * config/tc-i386.c (avxscalar): New.
153 (OPTION_MAVXSCALAR): Likewise.
154 (build_vex_prefix): Select vector_length for scalar instructions
156 (md_longopts): Add OPTION_MAVXSCALAR.
157 (md_parse_option): Handle OPTION_MAVXSCALAR.
158 (md_show_usage): Add -mavxscalar=.
160 * doc/c-i386.texi: Document -mavxscalar=.
164 * config/tc-i386.c (build_vex_prefix): Set i.vex.bytes[0] to
169 * write.h (fix_at_start): Declare.
170 * write.c (fix_new_internal): Add at_beginning parameter.
171 Use it instead of REVERSE_SORT_RELOCS. Fix the handling of
172 seg_fix_tailP for the at_beginning/REVERSE_SORT_RELOCS case.
173 (fix_new, fix_new_exp): Update accordingly.
174 (fix_at_start): New function.
175 * config/tc-ppc.c (md_pseudo_table): Add .ref to the OBJ_XCOFF section.
176 (ppc_ref): New function, for OBJ_XCOFF.
177 (md_apply_fix): Handle BFD_RELOC_NONE for OBJ_XCOFF.
178 * config/te-i386aix.h (REVERSE_SORT_RELOCS): Remove #undef.
182 * config/te-solaris.h (DWARF2_EH_FRAME_READ_ONLY): Make read-only
183 on 64-bit Solaris/x86.
184 Include obj-format.h earlier.
188 * config/tc-s390.c (s390_elf_final_processing): New function.
189 * config/tc-s390.h (elf_tc_final_processing): New macro definition.
190 (s390_elf_final_processing): Added prototype.
196 * config/tc-arm.c (do_neon_cvt): Rename to do_neon_cvt_1. Add
197 code to handle round-to-zero for VCVT conversions.
198 (do_neon_cvt): New. Call do_neon_cvt_1.
199 (do_neon_cvtr): New. Call do_neon_cvt_1.
200 (insns): Use do_neon_cvt for VCVT insn and do_neon_cvtr for VCVTR
205 * config/tc-ia64.c (ia64_vms_note): Generate 24 bytes note headers.
209 * config/tc-i386.c (md_assemble): Before accessing the IMM field
210 check that it's not an XOP insn.
214 * config/bfin-aux.h: Remove argument names in function
216 * config/bfin-lex.l (parse_int): Fix shadowed variable name
218 * config/bfin-parse.y (value_match): Remove argument names
220 (notethat): Likewise.
225 * config/tc-arm.c (do_t_nop): Correct check for Thumb-2 NOP.
229 * config/tc-h8300.c (h8300_elf_section): New function - issue a
230 warning message if a new section is created without setting any
232 (md_pseudo_table): Intercept section creation pseudos.
233 (md_pcrel_from): Replace abort with an error message.
234 * config/obj-elf.c (obj_elf_section_name): Export this function.
235 * config/obj-elf.h (obj_elf_section_name): Prototype.
240 * listing.c (print_source): Add one to line number.
244 * Makefile.in: Regenerate.
245 * configure: Regenerate.
246 * doc/Makefile.in: Regenerate.
250 * version.c (parse_args): Change to "Copyright 2010".
254 * config/tc-i386.c (cpu_arch): Add amdfam15.
255 (i386_align_code): Add PROCESSOR_AMDFAM15 cases.
256 * config/tc-i386.h (processor_type): Add PROCESSOR_AMDFAM15.
257 * doc/c-i386.texi: Add amdfam15.
261 * config/tc-arm.c (do_neon_logic): Accept imm value
262 in the third operand too.
263 (operand_parse_code): OP_RNDQ_IMVNb renamed to
265 (parse_operands): OP_NILO case removed, applied renaming.
266 (insns): Neon shape changed for some logic instructions.
270 * config/tc-arm.c (do_neon_ldx_stx): Added
271 validation for vector load/store insns.
275 * config/tc-ppc.c (md_show_usage): Document -me500mc64.
279 * config/tc-arm.c (struct arm_it): New flag 'is_neon'.
280 (NEON_ENC_*): Macros renamed to _NEON_ENC_*.
281 (NEON_ENCODE): New macro.
282 (check_neon_suffixes): New macro.
283 (do_vfp_cond_or_thumb): Set the 'is_neon' flag.
284 (do_vfp_nsyn_opcode): Likewise.
285 (do_vfp_nsyn_nmul): Use the new 'NEON_ENCODE' macro.
286 (do_vfp_nsyn_cmp): Likewise.
287 (do_neon_shl_imm): Likewise.
288 (do_neon_qshl_imm): Likewise.
289 (neon_dyadic_misc): Likewise.
290 (do_neon_mac_maybe_scalar): Likewise.
291 (do_neon_qdmulh): Likewise.
292 (do_neon_qmovn): Likewise.
293 (do_neon_qmovun): Likewise.
294 (do_neon_movn): Likewise.
295 (neon_mac_reg_scalar_long): Likewise.
296 (do_neon_vmull): Likewise.
297 (do_neon_trn): Likewise.
298 (do_neon_ldx_stx): Likewise.
299 (neon_dp_fixup): Changed signature and set the flag.
300 (neon_three_same): Call the above with new signature.
301 (neon_two_same): Likewise.
302 (neon_imm_shift): Likewise.
303 (neon_mul_mac): Likewise.
304 (do_neon_abs_neg): Likewise.
305 (neon_mixed_length): Likewise.
306 (do_neon_ext): Likewise.
307 (do_neon_mov): Likewise.
308 (do_neon_tbl_tbx): Likewise.
309 (do_neon_logic): Likewise, and use the new 'NEON_ENCODE' macro.
310 (neon_compare): Likewise.
311 (do_neon_shll): Likewise.
312 (do_neon_cvt): Likewise.
313 (do_neon_mvn): Likewise.
314 (do_neon_dup): Likewise.
315 (md_assemble): Call check_neon_suffixes ().
317 For older changes see ChangeLog-2009
323 version-control: never