3 * i386-dis.c (print_insn): Test intel_syntax against (char) -1 in
8 * z8k-dis.c (z8k_lookup_instr): Optimize FETCH_DATA calls.
9 (unpack_instr): Fix representation of segmented addresses.
10 (intr_name): Added, contains names of the parameters to the EI/DI
12 (unparse_instr): Fix display of EI/DI parameters.
16 * fr30-desc.c,fr30-desc.h,fr30-opc.c,fr30-opc.h: Regenerate.
17 * frv-desc.c,frv-desc.h,frv-opc.c,frv-opc.h: Regenerate.
18 * ip2k-desc.c,ip2k-desc.h,ip2k-opc.c,ip2k-opc.h: Regenerate.
19 * m32r-desc.c,m32r-desc.h,m32r-opc.c,m32r-opc.h: Regenerate.
20 * m32r-opinst.c: Regenerate.
21 * openrisc-desc.c,openrisc-desc.h,openrisc-opc.c,openrisc-opc.h: Regenerate.
22 * xstormy16-desc.c,xstormy16-desc.h,xstormy16-opc.c,xstormy16-opc.h: Regenerate.
26 * h8500-opc.c: Replace occurrances of 'Hitachi' with 'Renesas'.
30 * ia64-ic.tbl (fr-readers): Add mem-writers-fp.
31 * ia64-asmtab.c: Regenerate.
35 * mips-dis.c (mips_gpr_names_newabi): Reverted previous patch.
39 * mips-dis.c (mips_gpr_names_newabi): $12-$15 are named $t4-$t7.
43 * tic4x-dis.c: Namespace cleanup. Replace s/c4x/tic4x and
48 * arm-dis.c: Remove presence of (r) and (tm) symbols.
49 * arm-opc.h: Remove presence of (r) and (tm) symbols.
54 Contribute support for Intel's iWMMXt chip - an ARM variant:
56 * arm-dis.c (regnames): Add iWMMXt register names.
57 (set_iwmmxt_regnames): New function.
58 (print_insn_arm): Handle iWMMXt formatters.
59 * arm-opc.h: Document iWMMXt formatters.
60 (arm_opcod): Add iWMMXt instructions.
64 * i386-dis.c (dis386): Recognize icebp (0xf1).
68 * s390-dis.c (init_disasm): Rename S390_OPCODE_ESAME to
70 (print_insn_s390): Use new modes field of s390_opcodes.
71 * s390-mkopc.c (ARCHBITS_ESAONLY, ARCHBITS_ESA, ARCHBITS_ESAME): Remove.
72 (s390_opcode_mode_val, s390_opcode_cpu_val): New enums.
73 (struct op_struct): Remove archbits. Add mode_bits and min_cpu.
74 (insertOpcode): Replace archbits by min_cpu and mode_bits.
75 (dumpTable): Write mode_bits and min_cpu instead of archbits.
76 (main): Adapt to new format in s390-opcode.txt.
77 * s390-opc.c (s390_opformats): Replace archbits by min_cpu and
79 * s390-opc.txt: Replace archbits by min_cpu and mode_bits.
83 * ppc-opc.c: Fix formatting. Update copyright date.
87 * ppc-opc.c (powerpc_opcodes): Readd tlbre for PPC403.
91 * hppa-dis.c: Formatting.
95 * hppa-dis.c (print_insn_hppa): Implement fcnv instruction modifiers.
97 * hppa-dis.c (print_insn_hppa <2 bit space register>): Do not print
98 the space register when the value is zero.
102 * mips-dis.c (print_mips_disassembler_options): Make 'i' unsigned,
103 use ARRAY_SIZE in loops.
107 * fr30-desc.c: Regenerate.
111 * i386-dis.c (dq_mode, Edq): Define.
112 (dis386_twobyte): Correct movd operands.
113 (OP_E): Handle dq_mode case.
117 * sparc-dis.c (print_insn_sparc): When examining values added in
118 to rs1, make sure that there are previous instructions.
126 * sh-dis.c (print_insn_shx): Handle bfd_mach_sh2e.
127 * sh-opc.h (arch_sh2e, arch_sh2e_up): New.
128 (arch_sh2_up): Added sh2e.
129 (sh_table): Replaced all occurrences of arch_sh3e_up with
130 arch_sh2e_up, except in fsqrt.
134 * sh64-dis.c: Include elf32-sh64.h.
135 * Makefile.am: Run "make dep-am".
136 * Makefile.in: Regenerate.
140 * alpha-opc.c (alpha_opcodes): Add bugchk, rduniq, wruniq, gentrap
145 * Makefile.am: Run "make dep-am".
146 * Makefile.in: Regenerate.
147 * po/POTFILES.in: Regenerate.
151 * Makefile.am (ALL_MACHINES): Add msp430-dis.lo.
152 * Makefile.in: Regenerate.
156 * ppc-opc.c (powerpc_macros <extrwi>): Accept a shift of 32.
161 * iq2000-asm.c: New file.
162 * iq2000-desc.c: Likewise.
163 * iq2000-desc.h: Likewise.
164 * iq2000-dis.c: Likewise.
165 * iq2000-ibld.c: Likewise.
166 * iq2000-opc.c: Likewise.
167 * iq2000-opc.h: Likewise.
168 * Makefile.am (HFILES): Add iq2000-desc.h, iq2000-opc.h.
169 (CFILES): Add iq2000-asm.c, iq2000-desc.c, iq2000-dis.c,
170 iq2000-ibld.c, iq2000-opc.c.
171 (ALL_MACHINES): Add iq2000-asm.lo, iq2000-desc.lo, iq2000-dis.lo,
172 iq2000-ibld.lo, iq2000-opc.lo.
173 (CLEANFILES): Add stamp-iq2000.
174 (IQ2000_DEPS): New macro.
175 (stamp-iq2000): New target.
176 * Makefile.in: Regenerate.
177 * configure.in: Handle bfd_iq2000_arch.
178 * configure: Regenerate.
182 * mips-dis.c (print_insn_args): Use position extracted by "+A"
183 to calculate size for "+B". Redo code for "+C" so it shares
184 the same style as "+A" and "+B" now do.
188 * mips-dis.c: Update copyright years.
189 (print_insn_arg): Rename to...
190 (print_insn_args): This, returning void. Process the whole
191 string of args rather than a single one. Reindent.
192 (print_insn_mips): Update to match the above.
196 * mips-opc.c (mips_builtin_opcodes): Move "di" into the
197 right order alphabetically, and make all hex constants use
202 * mips-dis.c (mips_cp0sel_name): New structure.
203 (mips_cp0sel_names_mips3264, mips_cp0sel_names_mips3264r2)
204 (mips_cp0sel_names_sb1): New arrays.
205 (mips_arch_choice): New structure members "cp0sel_names" and
207 (mips_arch_choices): Add references to new cp0sel_names arrays
208 as appropriate, and make all existing entries reference
209 appropriate mips_XXX_names_numeric arrays rather than simply
211 (mips_cp0sel_names, mips_cp0sel_names_len): New variables.
212 (lookup_mips_cp0sel_name): New function.
213 (set_default_mips_dis_options): Set mips_cp0sel_names and
214 mips_cp0sel_names_len as appropriate. Remove now-unnecessary
215 checks for NULL register name arrays.
216 (parse_mips_dis_option): Likewise.
217 (print_insn_arg): Handle "+D" operand type.
218 * mips-opc.c (mips_builtin_opcodes): Add new "+D" variants
219 of mfc0, mtc0, dmfc0, and dmtc0 to print CP0+sel register
224 * mips-dis.c (mips_cp0_names_mips3264r2, mips_hwr_names_numeric)
225 (mips_hwr_names_mips3264r2): New arrays.
226 (mips_arch_choice): New "hwr_names" member.
227 (mips_arch_choices): Adjust for structure change, and add a new
228 entry for "mips32r2" ISA.
229 (mips_hwr_names): New variable.
230 (set_default_mips_dis_options): Set mips_hwr_names.
231 (parse_mips_dis_option): New "hwr-names" option which sets
232 mips_hwr_names, and adjust "reg-names=ARCH" to set mips_hwr_names.
233 (print_insn_arg): Change return type to "int"
234 and use that to indicate number of characters consumed.
235 Add support for "+" operand extension character, "+A", "+B",
236 "+C", and "K" operands.
237 (print_insn_mips): Adjust for changes to print_insn_arg.
238 (print_mips_disassembler_options): Adjust for "hwr-names"
239 addition and "reg-names" change.
240 * mips-opc (I33): New define (shorthand for INSN_ISA32R2).
241 (mips_builtin_opcodes): Note that "nop" and "ssnop" are special
242 forms of "sll". Add new MIPS32 Release 2 instructions: ehb,
243 di, ei, ext, ins, jr.hb, jalr.hb, mfhc1, mfhc2, mthc1, mthc2,
244 rdhwr, rdpgpr, seb, seh, synci, wrpgpr, wsbh.
245 Note that hardware rotate instructions (ror, rorv) can be
246 used on MIPS32 Release 2, and add the official mnemonics
247 for them (rotr, rotrv) and the similar "rotl" mnemonic for
252 * configure.in: Add msp430 target.
253 * configure: Regenerate.
254 * disassemble.c: Add entry for msp430 disassembly.
255 * msp430-dis.c: New file: msp430 disassembler.
259 * disassemble.c (disassembler_usage): Add invocation of
260 print_mips_disassembler_options.
261 * mips-dis.c: Include libiberty.h.
262 (print_mips_disassembler_options, set_default_mips_dis_options)
263 (parse_mips_dis_option, parse_mips_dis_options, choose_abi_by_name)
264 (choose_arch_by_name, choose_arch_by_number): New functions.
265 (mips_abi_choice, mips_arch_choice): New structures.
266 (mips32_reg_names, mips64_reg_names, reg_names): Remove.
267 (mips_gpr_names_numeric, mips_gpr_names_oldabi)
268 (mips_gpr_names_newabi, mips_fpr_names_numeric)
269 (mips_fpr_names_32, mips_fpr_names_n32, mips_fpr_names_64)
270 (mips_cp0_names_numeric, mips_cp0_names_mips3264)
271 (mips_cp0_names_sb1, mips_abi_choices, mips_arch_choices)
272 (mips_processor, mips_isa, mips_gpr_names, mips_fpr_names)
273 (mips_cp0_names): New variables.
274 (print_insn_args): Use new variables to print GPR, FPR, and CP0
276 (mips_isa_type): Remove.
277 (print_insn_mips): Remove ISA and CPU setup since it is now done...
278 (_print_insn_mips): Here. Remove register setup code, and
279 call set_default_mips_dis_options and parse_mips_dis_options
281 (print_mips16_insn_arg): Use mips_gpr_names instead of mips32_names.
285 * Makefile.in: Regenerate.
289 * cgen-asm.c (cgen_parse_keyword): Added underscore to symbol character
290 check to fix false keyword trigger with names such as <keyword>_foo.
294 * Makefile.am (CGEN_CPUS): New variable.
295 (run-cgen-all): New rule.
296 * Makefile.in: Regenerate.
300 * mips-opc.c (mips_builtin_opcodes): Remove one "ror" and two
301 "dror" entries, and reorder the remaining "dror" and "ror" entries.
305 * xstormy16-asm.c (parse_immediate16): Add prototype.
309 * xstormy16-asm.c: Regenerate.
313 * ns32k-dis.c (print_insn_ns32k): Constify "d", remove register
318 * h8500-opc.h (h8500_table): Add missing initializers to quiet
320 * pj-dis.c (print_insn_pj): Adjust for pj_opc_info_t change.
321 * pj-opc.c (pj_opc_info): Add braces around union initializer.
322 * z8kgen.c: Include "libiberty.h".
323 (opt, args, toks): Fix initializer warnings.
324 (chewname): Make "name" a char **. Return mnemonic trimmed of
326 (gas): Improve emitted "DO NOT EDIT" warning. Format emitted
327 opcode_entry_type, and make "nicename" and "name" const. Make
328 z8k_table const too. Formatting. Generate idx as gas needs it.
329 * z8k-opc.h: Regenerate.
333 * m68hc11-dis.c (print_indexed_operand): Fix PC-relative address
334 for 9 and 16-bit PC-relative addressing mode.
338 * ppc-opc.c: Delete evsabs, evsnabs, evsneg, evsadd, evssub,
339 evsmul, evsdiv, evscmpgt, evsgmplt, evststgt, evtstlt, evststeq,
340 evscfui, evscfsi, evscfuf, evscfsf, evsctui, evsctuiz, evsctsi,
341 evsctsiz, evsctuf, evsctsf, evmwhssfaa, evmwhssmaa, evmwhsmfaa,
342 evmwhsmiaa, evmwhusiaa, evmwhumiaa, evmwhssfan, evmwhssian,
343 evmwhsmfan, evmwhsmian, evmwhusian, evmwhumian, evmwhgssfaa,
344 evmwhgsmfaa, evmwhgsmiaa, evmwhgumiaa, evmwhgssfan, evmwhgsmfan,
345 evmwhgsmian, evmwhgumian.
346 (mftb): Add to opcode table.
347 (mtspefscr): Change RT to RS in opcode table.
351 * ppc-opc.c: Move mbar and msync up. Change mask for mbar and
356 * ia64-opc-d.c (ia64_opcodes_d): Add "hint" instruction.
357 * ia64-opc-b.c: Add "hint.b" instruction.
358 * ia64-opc-f.c: Add "hint.f" instruction.
359 * ia64-opc-i.c: Add "hint.i" instruction.
360 * ia64-opc-m.c: Add "hint.m", "fc.i", "ld16", "st16", and
361 "cmp8xchg16" instructions.
362 * ia64-opc-x.c: Add "hint.x" instruction.
364 * ia64-opc.h (AR_CSD): New macro.
366 * ia64-ic.tbl: Update according to SDM2.1.
367 * ia64-raw.tbl: Ditto.
368 * ia64-waw.tbl: Ditto.
370 * ia64-gen.c (in_iclass): Handle "hint" like "nop".
371 (lookup_regindex): Recognize AR[FCR], AR[EFLAG], AR[CSD],
372 AR[SSD], AR[CFLG], AR[FSR], AR[FIR], and AR[FDR].
373 * ia64-asmtab.c: Regenerate.
377 * ppc-opc.c: Remove evmwlssf, evmwlssfa, evmwlsmf, evmwlsmfa,
378 evmwlssfaaw, evmwlsmfaaw, evmwlssfanw, evmwlsfanw.
382 * ppc-opc.c (PMRN): Remove.
384 (powerpc_opcodes): Change PMRN to SPR.
386 Change mftb to look like mftbl.
387 Move mftb before mftbl.
390 Change mfpmr to use PMR.
391 Change mtpmr to use PMR.
393 (insert_ev2): Fix mask and shift.
398 (extract_pmrn): Remove.
399 (insert_pmrn): Remove.
403 * ia64-opc-m.c: Add ld8.mov.
404 * ia64-asmtab.c: Regenerate.
408 * arm-dis.c (print_insn_arm): Constify "insn". Formatting.
409 (print_insn_thumb): Likewise.
410 * h8500-dis.c (print_insn_h8500): Constify "opcode".
411 * mcore-dis.c (print_insn_mcore): Constify "op". Formatting.
412 * ns32k-dis.c (print_insn_arg <case 'F'>): Use a union to avoid
413 type-punned pointer warnings.
414 <case 'L'>: Likewise. Fix error message too.
415 * pdp11-dis.c (print_reg): Warning fix.
416 * sh-dis.c (print_movxy): Constify "op" param.
417 (print_insn_ddt): Constify sh_opcode_info vars.
418 (print_insn_ppi): Likewise.
419 (print_insn_sh): Likewise.
420 * tic30-dis.c (cnvt_tmsfloat_ieee): Use a union to avoid
421 type-punned pointer warnings.
422 * w65-dis.c (print_insn_w65): Constify "op".
426 * m68hc11-dis.c (PC_REGNUM): Define.
427 (print_indexed_operand): Need an adjustment for some PC-relative
428 operand modes; print the final address of PC-relative modes.
429 (print_insn): Take into account movw/movb to adjust the PC-relative
434 *arm-dis.c, cris-dis.c, h8300-dis.c, mips-dis.c, mmix-dis.c, sh-dis.c,
435 sh64-dis.c, v850-dis.c: Replace boolean with bfd_boolean, true with
436 TRUE, false with FALSE. Simplify comparisons of bfd_boolean vars
437 with TRUE/FALSE. Formatting.
441 * xstormy16-opc.c: Regenerate.
445 * ia64-dis.c (print_insn_ia64): Correct handling of IA64_OPND_TGT64.
449 * xstormy16-desc.c: Regenerate.
450 * xstormy16-opc.c: Regenerate.
451 * xstormy16-opc.h: Regenerate.
455 * avr-dis.c: Include libiberty.h (for xmalloc).
456 (struct avr_opcodes_s): Remove 'bin_mask' field (it's
457 automatically computed in the init routine).
458 (AVR_INSN): No longer provide bin_mask field in initializer.
459 (avr_opcodes_s): Declare as const.
460 (print_insn_avr): Store the bin_mask field in a separate table
461 (allocated with xmalloc); iterate through it at the same time as
462 we iterate through the opcodes.
466 * h8300-dis.c: Include libiberty.h (for xmalloc).
467 (struct h8_instruction): New type, used to wrap h8_opcodes with a
468 length field (computed at run-time).
469 (h8_instructions): New variable.
470 (bfd_h8_disassemble_init): Allocate the storage for
471 h8_instructions. Fill h8_instructions with pointers to the
472 appropriate opcode and the correct value for the length field.
473 (bfd_h8_disassemble): Iterate through h8_instructions instead of
478 * arc-opc.c (arc_ext_opcodes): Define.
479 (arc_ext_operands): Define.
480 * i386-dis.c (Suffix3DNow): Declare as const.
481 * arm-opc.h (arm_opcodes): Declare as const.
482 (thumb_opcodes): Declare as const.
483 * h8500-opc.h (h8500_table): Declare as const.
484 (h8500_table): Use a NULL for the opcode in the terminator, so
485 that code testing (opcode->name) behaves correctly.
486 * mcore-opc.h (mcore_table): Declare as const.
487 * sh-opc.h (sh_table): Declare as const.
488 * w65-opc.h (optable): Declare as const.
489 * z8k-opc.h (z8k_table): Declare as const.
493 * tic4x-dis.c: Added support for enhanced and special insn.
494 (c4x_print_op): Added insn class 'i' and 'j'
495 (c4x_hash_opcode_special): Add to support special insn
496 (c4x_hash_opcode): Update to support the new opcode-list
497 format. Add support for the new special insns.
498 (c4x_disassemble): New opcode-list support.
502 * m88k-dis.c: Include libiberty.h (for xmalloc).
503 (HASHTAB): New type, used to build instruction hash tables.
504 Contains a pointer to an INSTAB and a pointer to the next hash
506 (instructions): Move definition from m88k.h; remove initialization
508 (hashtable): Now an aray of pointer-to-HASHTAB, not INSTAB.
509 (printop): Mark pointer to OPSPEC as const.
510 (install): Remove; fold into init_disasm.
511 (m88kdis): Update to ihashtab_initialized to 1 after calling
512 init_disasm. entry_ptr now iterates through HASHTABs, not
514 (init_disasm): Iterate through the instructions and add to
519 * tic4x-dis.c: (c4x_print_op): Add support for the new argument
520 format. Fix bug in 'N' register printer.
524 * ppc-dis.c (print_insn_powerpc): Correct condition register display.
528 * ppc-opc.c (EVUIMM_4): Change bit size to 32.
534 * Makefile.am (ia64-asmtab.c): Update to use the new '--srcdir'
535 argument to ia64-gen.
536 Regenerate dependencies for ia64-len.lo.
537 * Makefile.in: Regenerate.
538 * ia64-gen.c: Convert to use getopt(). Add the standard GNU
539 options, as well as '--srcdir', which controls the directory in
540 which ia64-gen looks for the sources it uses to generate the
541 output table. Add a 'const' to the declaration of the final
542 output table. Call xmalloc_set_program_name to set the program
544 * ia64-asmtab.c: Regenerate.
548 * ia64-gen.c: Fix comment formatting and compile time warnings.
549 * ia64-opc-a.c: Fix compile time warnings.
550 * ia64-opc-b.c: Likewise.
551 * ia64-opc-d.c: Likewise.
552 * ia64-opc-f.c: Likewise.
553 * ia64-opc-i.c: Likewise.
554 * ia64-opc-m.c: Likewise.
555 * ia64-opc-x.c: Likewise.
559 * opcodes/ppc-opc.c: Change RD to RS for evmerge*.
563 * sparc-opc.c (sparc_opcodes) <fb, fba, fbe, fbz, fbg, fbge,
564 fbl, fble, fblg, fbn, fbne, fbnz, fbo, fbu, fbue, fbug, fbuge,
565 fbul, fbule>: Add conditional/unconditional branch
570 * m68hc11-dis.c (print_insn): Treat bitmask and branch operands
579 * mips-dis.c (print_insn_arg): Handle '[', ']', 'e' and '%'.
580 (mips_isa_type): Handle bfd_mach_mips4120, bfd_mach_mips5400
581 and bfd_mach_mips5500.
582 * mips-opc.c (V1): Include INSN_4111 and INSN_4120.
583 (N411, N412, N5, N54, N55): New convenience defines.
584 (mips_builtin_opcodes): Add vr4120, vr5400 and vr5500 opcodes.
585 Change dmadd16 and madd16 from V1 to N411.
589 * mips-dis.c (print_insn_mips): Always allow disassembly of
594 * po/de.po: Updated German translation.
598 * Makefile.am: Run "make dep-am".
599 * Makefile.in: Regenerate.
600 * po/POTFILES.in: Regenerate.
604 * ppc-opc.c (CRFD, CRFS): Add PPC_OPERAND_CR flag so that cr
605 register names are accepted.
609 * tic4x-dis.c: Add function declarations and ATTRIBUTE_UNUSED.
610 Convert functions to K&R format.
614 * ppc-opc.c (MFDEC2): Include Book-E.
615 (PPCCHLK64): New opcode mask.
616 (evsubw, evsubiw, evmr, evnot, isellt, iselgt, iseleq, mfpid,
617 mfcsrr0, mfcsrr1, mfdear, mfesr, mfivpr, mfusprg0, mftbl,
618 mftbu, mfpir, mfdbsr, mfdbcr0, mfdbcr1, mfdbcr2, mfiac1,
619 mfiac2, mfiac3, mfiac4, mfdac1, mfdac2, mfdvc1, mfdvc2, mftsr,
620 mftcr, mfivor0, mfivor1, mfivor2, mfivor3, mfivor4, mfivor5,
621 mfivor6, mfivor7, mfivor8, mfivor9, mfivor10, mfivor11,
622 mfivor12, mfivor13, mfivor14, mfivor15, mfbbear, mfmcsrr0,
623 mfmcsrr1, mfmcsr, mtpid, mtdecar, mtcsrr0, mtcsrr1, mtdear,
624 mtesr, mtivpr, mtusprg0, mtsprg4, mtsprg5, mtsprg6, mtsprg7,
625 mtdbsr, mtdbcr0, mtdbcr1, mtdbcr2, mtiac1, mtiac2, mtiac3,
626 mtiac4, mtdac1, mtdac2, mtdvc1, mtdvc2, mttsr, mttcr, mtivor0,
627 mtivor1, mtivor2, mtivor3, mtivor4, mtivor5, mtivor6, mtivor7,
628 mtivor8, mtivor9, mtivor10, mtivor11, mtivor12, mtivor13,
629 mtivor14, mtivor15, mtbbear, mtmcsrr0, mtmcsrr1, mtmcsr): New
631 (evfsneg): Fix opcode value.
632 (dcbtstlse, dcbtlse, icblce, dcblce, icbtsle): Use PPCCHLK64
634 (mcrxr64, tlbivaxe, tlbsxe, tlbsxe.): Restrict to 64-bit
636 (extsw): Restrict to 64-bit PPC instruction sets.
637 (extsw.): Does not exist in 64-bit Book-E.
638 (powerpc_macro): Remove mftbl, mftbu and mftb Book-E macros as
639 they are no longer needed.
643 * ppc-dis.c (powerpc_dialect): Add missing PPC_OPCODE_CLASSIC.
647 * po/da.po: Updated Danish translation file.
651 * ppc-opc.c (extsw, extsw.): Do not allow for the BookE32.
655 * disassemble.c (disassembler_usage): Add invocation of
656 print_ppc_disassembler_options.
657 * ppc-dis.c (print_ppc_disassembler_options): New function.
661 * ppc-opc.c: The BookE implementations of the TLBWE and TLBRE
662 instructions do not take any arguments.
666 * v850-opc.c: Remove redundant references to V850EA architecture.
670 * arc-opc.c: Include bfd.h.
671 (arc_get_opcode_mach): Subtract off base bfd_mach value.
675 * v850-dis.c (disassemble): Remove bfd_mach_v850ea case.
677 * mips-dis.c (_print_insn_mips): Don't use hard-coded mach constants.
681 * configure.in: Added bfd_tic4x_arch.
682 * configure: Regenerate.
683 * Makefile.am: Added tic4x-dis.o target.
684 * Makefile.in: Regenerate.
688 * disassemble.c: Added tic4x target and c4x
689 disassembler routine.
690 * tic4x-dis.c: New file.
694 * z8k-dis.c (unparse_instr): case CLASS_BA: Designate hex
696 * z8kgen.c (opt): Fix definition of "in rd,imm16" opcode.
697 * z8k-opc.h: Regenerated with new z8kgen.c.
703 * ppc-dis.c (powerpc_dialect): Support `-m500', `-m500x2' and
704 `-mefs'. Turn off AltiVec for E500 and efs.
705 (print_insn_powerpc): Don't print an AltiVec instruction if the
708 * ppc-opc.c (insert_pmrn, extract_pmrn, insert_ev2, extract_ev2,
709 insert_ev4, extract_ev4, insert_ev8, extract_ev8): New functions
710 for extracting pmrn/evld/evstd/etc operands.
711 (CRB, CRFD, CRFS, DC, RD): New instruction fields.
712 (CT): Make this equal to RD + 1.
715 (EVUIMM, EVUIMM_2, EVUIMM_4, EVUIMM_8): New operands.
717 (EVSEL, EVSEL_MASK): New instruction form and mask for EVSEL.
718 (ISEL, ISEL_MASK): New instruction form and mask for ISEL.
719 (XISEL, XISEL_MASK): New instruction form and mask for ISEL.
720 (CTX, CTX_MASK): New instruction form and mask for context cache
722 (UCTX, UCTX_MASK): New instruction form and mask for user context
724 (XC, XC_MASK, XUC, XUC_MASK): New instruction forms.
725 (CLASSIC): New define.
726 (PPCESPE): New define.
727 (PPCISEL, , PPCBRLK, PPCPMR, PPCCHLK, PPCRFMI): New
728 defines for integer select, cache control, branch
729 locking, power management, cache locking and machine check
730 APU instructions, respectively.
731 (efsabs, efsnabs, efsneg, efsadd, efssub, efsmul,
732 efsdiv, efscmpgt, efscmplt, efscmpeq, efststgt, efststlt,
733 efststeq, efscfui, efsctuiz, efscfsi, efscfuf, efscfsf,
734 efsctui, efsctsi, efsctsiz, efsctuf, efsctsf,
735 evaddw, evaddiw, evsubfw, evsubifw, evabs, evneg, evextsb,
736 evextsh, evrndw, evcntlzw, evcntlsw, brinc, evand, evandc, evor,
737 evorc, evxor, eveqv, evnand, evnor, evrlw, evrlwi, evslw, evslwi,
738 evsrws, evsrwu, evsrwis, evsrwiu, evsplati, evsplatfi, evmergehi,
739 evmergelo, evmergehilo, evmergelohi, evcmpgts, evcmpgtu, evcmplts,
740 evcmpltu, evcmpeq, evsel, evldd, evlddx, evldw, evldwx, evldh,
741 evldhx, evlwhe, evlwhex, evlwhou, evlwhoux, evlwhos, evlwhosx,
742 evlwwsplat, evlwwsplatx, evlwhsplat, evlwhsplatx, evlhhesplat,
743 evlhhesplatx, evlhousplat, evlhousplatx, evlhossplat, evlhossplatx,
744 evstdd, evstddx, evstdw, evstdwx, evstdh, evstdhx, evstwwe,
745 evstwwex, evstwwo, evstwwox, evstwhe, evstwhex, evstwho, evstwhox,
746 evfsabs, evfsnabs, evfsneg, evfsadd, evfssub, evfsmul, evfsdiv,
747 evfscmpgt, evfscmplt, evfscmpeq, evfststgt, evfststlt, evfststeq,
748 evfscfui, evfsctuiz, evfscfsi, evfscfuf, evfscfsf, evfsctui,
749 evfsctsi, evfsctsiz, evfsctuf, evfsctsf, evsabs, evsnabs, evsneg,
750 evsadd, evssub, evsmul, evsdiv, evscmpgt, evsgmplt, evsgmpeq,
751 evststgt, evststlt, evststeq, evscfui, evscfsi, evscfuf, evscfsf,
752 evsctui, evsctuiz, evsctsi, evsctsiz, evsctuf, evsctsf, evmhossf,
753 evmhossfa, evmhosmf, evmhosmfa, evmhosmi, evmhosmia, evmhoumi,
754 evmhoumia, evmhessf, evmhessfa, evmhesmf, evmhesmfa, evmhesmi,
755 evmhesmia, evmheumi, evmheumia, evmhossfaaw, evmhossiaaw,
756 evmhosmfaaw, evmhosmiaaw, evmhousiaaw, evmhoumiaaw, evmhessfaaw,
757 evmhessiaaw, evmhesmfaaw, evmhesmiaaw, evmheusiaaw, evmheumiaaw,
758 evmhossfanw, evmhossianw, evmhosmfanw, evmhosmianw, evmhousianw,
759 evmhoumianw, evmhessfanw, evmhessianw, evmhesmfanw, evmhesmianw,
760 evmheusianw, evmheumianw, evmhogsmfaa, evmhogsmiaa, evmhogumiaa,
761 evmhegsmfaa, evmhegsmiaa, evmhegumiaa, evmhogsmfan, evmhogsmian,
762 evmhogumian, evmhegsmfan, evmhegsmian, evmhegumian, evmwhssf,
763 evmwhssfa, evmwhssfaa, evmwhssmaa, evmwhsmfaa, evmwhsmiaa,
764 evmwhusiaa, evmwhumiaa, evmwhssfan, evmwhssian, evmwhsmfan,
765 evmwhsmian, evmwhusian, evmwhumian, evmwhgssfaa, evmwhgsmfaa,
766 evmwhgsmiaa, evmwhgumiaa, evmwhgssfan, evmwhgsmfan, evmwhgsmian,
767 evmwhgumian, evmwhsmf, evmwhsmfa, evmshsmi, evmshsmia, evmshumi,
768 evmshumia, evmmlssf, evmmlssfa, evmwlsmf, evmwlsmfa, evmwlumi,
769 evmwlumia, evmwlssfaaw, evmwlssiaaw, evmwlsmfaaw, evmwlsmiaaw,
770 evmwlusiaaw, evmwlumiaaw, evmwissfanw, evmwissianw, evmwlsmfanw,
771 evmwlsmianw, evmwlusianw, evmwlumianw, evmwssf, evmwssfa,
772 evmwsmf, evmwsmfa, evmwsmi, evmwsmia, evmwumi, evmwumia,
773 evmwssfaa, evmwsmfaa, evmwsmiaa, evmwumiaa, evmwssfan, evmwsmfan,
774 evmwsmian, evmwumian, evaddssiaaw, evaddsmiaaw, evaddusiaaw,
775 evaddumiaaw, evsubfssiaaw, evsubfsmiaaw, evsubfusiaaw,
776 evsubfumiaaw, evmra, evdivws, evdivws): New e500x2 Core Complex
778 (rfmci): New machine check APU instruction.
779 (isel): New integer select APU instructino.
780 (icbtls, icbtlse, icblc, icblce, dcbtls, dcbtlse, dcbtstls,
781 dcbtstlse, dcblc, dcblce): New cache control APU instructions.
782 (mtspefscr, mfspefscr): New instructions.
783 (mfpmr, mtpmr): New performance monitor APU instructions.
784 (savecontext): New context cache APU instructions.
785 (bblels, bbelr): New branch locking APU instructions.
786 (bblels, bbelr): New instructions.
787 (mftbl, mftbu, mftb): Set as CLASSIC instructions. Add BOOKE alias.
791 * m68hc11-opc.c: Update call operand to accept the page definition.
792 Identify instructions that are branches and calls to generate a
797 * m68hc11-dis.c (print_insn): Take into account 68HC12 memory
798 banks and fix disassembling of call instruction.
799 (print_indexed_operand): New param to tell whether
800 it was an indirect addressing operand (for disassembling call).
804 * po/sv.po: Updated Swedish translation.
808 * mips-opc.c (mips_builtin_opcodes): Remove "dla" and "la" as
809 aliases to "daddiu" and "addiu".
813 * po/sv.po: Updated Swedish translation.
817 * po/sv.po: Updated Swedish translation.
818 * po/es.po: Updated Spanish translation.
819 * po/pr_BR.po: Updated Brazilian Portuguese translation.
820 * po/tr.po: Updated Turkish translation.
821 * po/fr.po: Updated French translation.
825 * po/sv.po: Updated Swedish translation.
826 * po/es.po: Updated Spanish translation.
827 * po/pr_BR.po: Updated Brazilian Portuguese translation.
831 * Makefile.am: Run "make dep-am".
832 * Makefile.in: Regenerate.
833 * po/POTFILES.in: Regenerate.
837 * po/fr.po: Updated French translation.
838 * po/pr_BR.po: New Brazilian Portuguese translation.
839 * po/id.po: Updated Indonesian translation.
840 * configure.in (LINGUAS): Add pr_BR.
841 * configure: Regenerate.
848 * configure.in: Add support for ip2k.
849 * configure: Regenerate.
850 * Makefile.am: Add support for ip2k.
851 * Makefile.in: Regenerate.
852 * disassemble.c: Add support for ip2k.
853 * ip2k-asm.c: New generated file.
854 * ip2k-desc.c: New generated file.
855 * ip2k-desc.h: New generated file.
856 * ip2k-dis.c: New generated file.
857 * ip2k-ibld.c: New generated file.
858 * ip2k-opc.c: New generated file.
859 * ip2k-opc.h: New generated file.
863 * ia64-opc-b.c (bWhc): New macro.
866 (ia64_opcodes_b): Correct patterns for indirect call
867 instructions to use 3-bit "wh" field.
868 * ia64-asmtab.c: Regnerate.
872 * mips-dis.c (mips_isa_type): Add MIPS16 insn handling.
873 * mips-opc.c (I16): New define.
874 (mips_builtin_opcodes): Make jalx an I16 insn.
878 * po/POTFILES.in: Add frv-*.[ch].
879 * disassemble.c (ARCH_frv): New macro.
880 (disassembler): Handle bfd_arch_frv.
881 * configure.in: Support frv_bfd_arch.
882 * Makefile.am (HFILES): Add frv-*.h.
883 (CFILES): Add frv-*.c
884 (ALL_MACHINES): Add frv-*.lo.
885 (CLEANFILES): Add stamp-frv.
886 (FRV_DEPS): New variable.
887 (stamp-frv): New target.
888 (frv-asm.lo): New target.
889 (frv-desc.lo): New target.
890 (frv-dis.lo): New target.
891 (frv-ibld.lo): New target.
892 (frv-opc.lo): New target.
893 (frv-*.[ch]): New files.
897 * Makefile.am (CGENDEPS): Remove unnecessary stamp-cgen.
898 * Makefile.in: Regenerate.
902 * a29k-dis.c: Replace CONST with const.
903 * h8300-dis.c: Likewise.
904 * m68k-dis.c: Likewise.
905 * or32-dis.c: Likewise.
906 * sparc-dis.c: Likewise.
910 * configure.in: Add "sh5*-*" to list of targets which include
912 * configure: Regenerate.
916 * mips-opc.c: Clean up a few whitespace issues, and sort a
917 few entries understanding that 'x' follows 'w' in the alphabet.
922 * mips-opc.c: Add support for SB-1 MDMX subset and extensions.
926 * Makefile.am: Run "make dep-am".
927 * Makefile.in: Regenerate.
928 * po/POTFILES.in: Regenerate.
933 * mips-dis.c (print_insn_arg): Add support for 'O', 'Q', 'X', 'Y',
934 and 'Z' formats, for MDMX.
935 (mips_isa_type): Add MDMX instructions to the ISA
936 bit mask for bfd_mach_mipsisa64.
937 * mips-opc.c: Add support for MDMX instructions.
938 (MX): New definition.
940 * mips-dis.c: Update copyright years to include 2002.
944 * d10v-opc.c (d10v_opcodes): `btsti' does not modify its
949 * configure.in: Add DLX configuraton support.
950 * configure: Regenerate.
951 * Makefile.am: Add DLX configuraton support.
952 * Makefile.in: Regenerate.
953 * disassemble.c: Add DLX support.
954 * dlx-dis.c: New file.
958 * Makefile.am (sh-dis.lo): Don't put make commands in deps.
959 * Makefile.in: Regenerate.
960 * arc-dis.c: Use #include "" instead of <> for local header files.
961 * m68k-dis.c: Likewise.
965 * Makefile.am (sh-dis.lo): Compile with @archdefs@.
966 * Makefile.in: regenerate.
968 * sh-dis.c (print_insn_sh): If coff and bfd_mach_sh, use arch_sh4
973 * mips-opc.c (mips_builtin_opcodes): Add drol, dror macros.
977 * disassemble.c (disassembler): Just use print_insn_sh for bfd_arch_sh.
978 * sh-dis.c (LITTLE_BIT): Delete.
979 (print_insn_sh, print_insn_shl): Deleted.
980 (print_insn_shx): Renamed to
981 (print_insn_sh). No longer static. Handle SHmedia instructions.
982 Use info->endian to determine endianness.
983 * sh64-dis.c (print_insn_sh64, print_insn_sh64l): Delete.
984 (print_insn_sh64x): No longer static. Renamed to
985 (print_insn_sh64). Removed pfun_compact and endian arguments.
986 If we got an uneven address to indicate SHmedia, adjust it.
987 Return -2 for SHcompact instructions.
991 * acinclude.m4 (AM_INSTALL_LIBBFD): Fake to fool autotools.
992 * configure.in: Invoke AM_INSTALL_LIBBFD.
993 * Makefile.am (install-data-local): Move to..
994 (install_libopcodes): .. New target.
995 (uninstall_libopcodes): Likewise.
996 (install-bfdlibLTLIBRARIES): Likewise.
997 (uninstall-bfdlibLTLIBRARIES): Likewise.
999 (bfdincludedir): New.
1000 (lib_LTLIBRARIES): Rename to bfdlib_LTLIBRARIES.
1001 * aclocal.m4: Regenerate.
1002 * configure: Regenerate.
1003 * Makefile.in: Regenerate.
1007 * fr30-asm.c: Regenerate.
1008 * fr30-desc.c: Regenerate.
1009 * fr30-dis.c: Regenerate.
1010 * m32r-asm.c: Regenerate.
1011 * m32r-desc.c: Regenerate.
1012 * m32r-dis.c: Regenerate.
1013 * openrisc-asm.c: Regenerate.
1014 * openrisc-desc.c: Regenerate.
1015 * openrisc-dis.c: Regenerate.
1016 * xstormy16-asm.c: Regenerate.
1017 * xstormy16-desc.c: Regenerate.
1018 * xstormy16-dis.c: Regenerate.
1022 * mips-dis.c (is_newabi): EABI is not a NewABI.
1026 * configure.in (shle-*-*elf*): Include sh64 support.
1027 * configure: Regenerate.
1031 * vax-dis.c (print_insn_arg): Pass the insn info to print_insn_mode.
1032 (print_insn_mode): Print some basic info about floating point values.
1036 * ppc-opc.c: Add "tlbiel" for POWER4.
1040 * cgen-dis.in: (print_insn_@arch@): Cache list of opened CPUs rather
1041 than just most-recently-opened.
1045 * ppc-opc.c: Add "tlbsx." and "tlbsxe." for booke.
1049 * z8k-dis.c (print_insn_z8k): Set disassemble_info to 2
1050 bytes_per_chunk, 6 bytes_per_line for nicer display of the hex
1052 (z8k_lookup_instr): CLASS_IGNORE case added.
1053 (output_instr): Don't print hex codes, they are already
1055 (unpack_instr): ARG_NIM4 case added. ARG_NIM8 case
1056 fixed. Support CLASS_BIT_1OR2 and CLASS_IGNORE cases.
1057 (unparse_instr): Fix base and indexed addressing disassembly:
1058 The index is inside the brackets.
1059 * z8kgen.c (gas): Add ARG_NIM4 and CLASS_IGNORE defines.
1060 (opt): Fix shift left/right arithmetic/logical byte defines:
1061 The high byte of the immediate word is ignored by the
1063 Fix n parameter of ldm opcodes: The opcode contains (n-1).
1064 (args): Fix "n" entry.
1065 (toks): Add "nim4" and "iiii" entries.
1066 * z8k-opc.h: Regenerated with new z8kgen.c.
1070 * po/id.po: New Indonesian translation.
1071 * configure.in (ALL_LIGUAS): Add id.po
1072 * configure: Regenerate.
1076 * ppc-opc.c (powerpc_opcode): Fix dssall operand list.
1080 * dep-in.sed: Cope with absolute paths.
1081 * Makefile.am (dep.sed): Subst TOPDIR.
1083 * Makefile.in: Regenerate.
1084 * ppc-opc.c: Whitespace.
1085 * s390-dis.c: Fix copyright date.
1089 * ppc-opc.c (vmaddfp): Fix operand order.
1093 * Makefile.am: Run "make dep-am".
1094 * Makefile.in: Regenerate.
1098 * ppc-opc.c: Add optional field to mtmsrd.
1099 (MTMSRD_L, XRLARB_MASK): Define.
1103 * i386-dis.c (prefix_name): Fix handling of 32bit address prefix
1105 (print_insn) Likewise.
1106 (putop): Fix handling of 'E'
1107 (OP_E, OP_OFF): handle 32bit addressing mode in 64bit.
1108 (ptr_reg): Likewise.
1112 * po/fr.po: Updated version.
1116 * mips-opc.c (M3D): Tweak comment.
1117 (mips_builtin_op): Add comment indicating that opcodes of the
1118 same name must be placed together in the table, and sort
1119 the "recip.fmt", "recip1.fmt", "recip2.fmt", "rsqrt.fmt",
1120 "rsqrt1.fmt", and "rsqrt2.fmt" opcodes by name.
1124 * Makefile.am: Tidy up sh64 rules.
1125 * Makefile.in: Regenerate.
1129 * mips-dis.c: Update copyright years.
1133 * mips-dis.c (mips_isa_type): Add MIPS3D instructions to the ISA
1134 bit masks for bfd_mach_mips_sb1 and bfd_mach_mipsisa64. Add
1135 comments for bfd_mach_mipsisa32 and bfd_mach_mipsisa64 that
1136 indicate that they should dissassemble all applicable
1137 MIPS-specified ASEs.
1138 * mips-opc.c: Add support for MIPS-3D instructions.
1139 (M3D): New definition.
1141 * mips-opc.c: Update copyright years.
1145 * mips-opc.c (mips_builtin_opcodes): Sort bc<N> opcodes by name.
1149 * mips-dis.c (is_newabi): Fix ABI decoding.
1153 * mips-dis.c (mips_isa_type): Fix formatting of bfd_mach_mipsisa32
1154 and bfd_mach_mipsisa64 cases to match the rest.
1158 * po/fr.po: Updated version.
1162 * ppc-opc.c: Add optional `L' field to tlbie.
1163 (XRTLRA_MASK): Define.
1167 * mips-opc.c (mips_builtin_opcodes): Mark "pref" as being
1170 * mips-opc.c (mips_builtin_opcodes): Add "movn.ps" and "movz.ps".
1174 * pdp11-opc.c: Fix "mark" operand type. Fix operand types
1175 for float opcodes that take float operands. Add alternate
1176 names (xxxD vs. xxxF) for float opcodes.
1177 * pdp11-dis.c (print_operand): Clean up formatting for mode 67.
1178 (print_foperand): New function to handle float opcode operands.
1179 (print_insn_pdp11): Use print_foperand to disassemble float ops.
1183 * po/de.po: Updated.
1187 * Makefile.am (install-data-local): Install dis-asm.h.
1191 * configure.in (LINGUAS): Add de.po.
1192 * configure: Regenerate.
1193 * po/de.po: New file.
1197 * ppc-dis.c (powerpc_dialect): Handle power4 option.
1198 * ppc-opc.c (insert_bdm): Correct description of "at" branch
1199 hints. Test PPC_OPCODE_POWER4 to determine branch hint flavour.
1200 (extract_bdm, insert_bdp, extract_bdp, valid_bo): Likewise.
1201 (BOFM64, BOFP64, BOTM64, BOFP64): Rename to BOFM4, BOFP4 etc.
1202 (BODNZM64, BODNZP64, BODZM64, BODZP64): Likewise.
1203 (PPCCOM32, PPCCOM64): Delete.
1204 (NOPOWER4, POWER4): Define.
1205 (powerpc_opcodes): Replace occurences of PPCCOM32 with NOPOWER4,
1206 and PPCCOM4 with POWER4 so that "at" style branch hint opcodes
1207 are enabled for power4 rather than ppc64.
1211 * ppc-opc.c (powerpc_operands): Add WS field. Use for tlbre, tlbwe.
1215 * s390-dis.c (init_disasm): Use renamed architecture defines.
1219 * ppc-opc.c (powerpc_dialect): Fix comment; BookE is not Motorola
1224 * po/tr.po: Updated translation.
1228 * alpha-opc.c (alpha_opcodes): Fix thinko in ret pseudo
1233 * alpha-opc.c (alpha_opcodes): Add simple pseudos for
1234 lda, ldah, jmp, ret.
1238 * po/da.po: Updated translation.
1242 * cgen-asm.in (parse_insn_normal): Change call from
1243 @arch@_cgen_parse_operand to cd->parse_operand, to
1244 facilitate CGEN_ASM_INIT_HOOK doing useful work.
1248 * sparc-dis.c (print_insn_sparc): Make sure 0xFFFFFFFF is not
1253 * Makefile.am: "make dep-am".
1254 * Makefile.in: Regenerate.
1255 * aclocal.m4: Regenerate.
1256 * config.in: Regenerate.
1257 * configure: Regenerate.
1261 * configure.in <bfd_sh_arc>: For sh-* and shl-*, enable sh64
1262 support only for sh-*-*elf*, shl-*-*elf*, sh-*-linux* and
1264 * configure: Regenerate.
1268 * cgen-dis.c: Add prototypes for count_decodable_bits
1269 and add_insn_to_hash_chain.
1273 * configure.in <bfd_sh_arc>: Enable sh64 support on sh-*.
1274 * configure: Rebuilt.
1278 * or32-opc.c: Fix compile time warning messages.
1279 * or32-dis.c: Fix compile time warning messages.
1283 Contribute sh64-elf.
1285 * sh64-opc.c: Regenerate.
1287 * sh64-opc.h: Rename A_RESV_Fx to A_REUSE_PREV so that its
1288 purpose is more obvious.
1289 * sh64-opc.c (shmedia_table): Ditto.
1290 * sh64-dis.c (initialize_shmedia_opcode_mask_table): Ditto.
1291 (print_insn_shmedia): Ditto.
1293 * sh64-opc.c: Adjust comments to reflect reality: replace bits
1294 3:0 with zeros (not "reserved"), replace "rrrrrr" with
1295 "gggggg" for two-operand floating point opcodes. Remove
1298 * sh64-dis.c (print_insn_shmedia) <failing read_memory_func>:
1299 Correct printing of .byte:s. Return number of printed bytes or
1301 (print_insn_sh64x) <not CRT_SH5_ISA16>: Ditto. Print as .byte:s
1302 to next four-byte-alignment if insn or data is not aligned.
1304 * sh64-dis.c: Update comments and fix comment formatting.
1305 (initialize_shmedia_opcode_mask_table) <case A_IMMM>:
1306 Abort instead of setting length to 0.
1307 (crange_qsort_cmpb, crange_qsort_cmpl, crange_bsearch_cmpb,
1308 crange_bsearch_cmpl, sh64_get_contents_type,
1309 sh64_address_in_cranges): Move to bfd/elf32-sh64.c.
1311 * sh64-opc.c: Remove #if 0:d entries for instructions not found in
1312 SH-5/ST50-023-04: fcosa.s, fsrra.s and prefo.
1314 * sh64-dis.c (print_insn_shmedia): Display MOVI/SHORI-formed
1315 address with same prefix as SHcompact.
1316 In the disassembler, use a .cranges section for linked executables.
1317 * sh64-dis.c (SAVED_MOVI_R, SAVED_MOVI_IMM): Move to head of file
1318 and update for using structure in info->private_data.
1319 (struct sh64_disassemble_info): New.
1320 (is_shmedia_p): Delete.
1321 (crange_qsort_cmpb): New function.
1322 (crange_qsort_cmpl, crange_bsearch_cmpb): New functions.
1323 (crange_bsearch_cmpl, sh64_address_in_cranges): New functions.
1324 (init_sh64_disasm_info, sh64_get_contents_type_disasm): New functions.
1325 (sh64_get_contents_type, sh64_address_is_shmedia): New functions.
1326 (print_insn_shmedia): Correct displaying of address after MOVI/SHORI
1327 pair. Display addresses for linked executables only.
1328 (print_insn_sh64x_media): Initialize info->private_data by calling
1329 init_sh64_disasm_info.
1330 (print_insn_sh64x): Ditto. Find out type of contents by calling
1331 sh64_contents_type_disasm. Display data regions using ".long" and
1332 ".byte" similar to unrecognized opcodes.
1334 * sh64-dis.c (is_shmedia_p): Check info->section and look for ISA
1335 information in section flags before considering symbols. Don't
1336 assume an info->mach setting of bfd_mach_sh5 means SHmedia code.
1337 * configure.in (bfd_sh_arch): Check presence of sh64 insns by
1338 matching $target $canon_targets instead of looking at the
1339 now-removed -DINCLUDE_SHMEDIA in $targ_cflags.
1340 * configure: Regenerate.
1342 * sh64-opc.c (shmedia_creg_table): New.
1343 * sh64-opc.h (shmedia_creg_info): New type.
1344 (shmedia_creg_table): Declare.
1345 * sh64-dis.c (creg_name): New function.
1346 (print_insn_shmedia): Use it.
1347 * disassemble.c (disassembler) [ARCH_sh, INCLUDE_SHMEDIA]: Map
1348 bfd_mach_sh5 to print_insn_sh64 if big-endian and to
1349 print_insn_sh64l if little-endian.
1350 * sh64-dis.c (print_insn_shmedia): Make r unsigned.
1351 (print_insn_sh64l): New.
1352 (print_insn_sh64x): New.
1353 (print_insn_sh64x_media): New.
1354 (print_insn_sh64): Break out code to print_insn_sh64x and
1355 print_insn_sh64x_media.
1357 * sh64-opc.h: New file
1358 * sh64-opc.c: New file
1359 * sh64-dis.c: New file
1360 * Makefile.am: Add sh64 targets.
1361 (HFILES): Add sh64-opc.h.
1362 (CFILES): Add sh64-opc.c and sh64-dis.c.
1363 (ALL_MACHINES): Add sh64 files.
1364 * Makefile.in: Regenerate.
1365 * configure.in: Add support for sh64 to bfd_sh_arch.
1366 * configure: Regenerate.
1367 * disassemble.c [ARCH_all] (INCLUDE_SHMEDIA): Define.
1368 (disassembler) [ARCH_sh, INCLUDE_SHMEDIA]: Map bfd_mach_sh5 to
1370 * sh-dis.c (print_insn_shx): Handle bfd_mach_sh5 as arch_sh4.
1371 * po/POTFILES.in: Regenerate.
1372 * po/opcodes.pot: Regenerate.
1376 * cgen-dis.in (print_insn_@arch@): Support disassemble_info.insn_sets.
1380 * sh-opc.h (sh_arg_type): Added A_DISP_PC_ABS.
1384 * Makefile.am: Run "make dep-am"
1385 * Makefile.in: Regenerate.
1389 * or32-dis.c: New file.
1390 * or32-opc.c: New file.
1391 * configure.in: Add support for or32.
1392 * configure: Regenerate.
1393 * Makefile.am: Add support for or32.
1394 * Makefile.in: Regenerate.
1395 * disassemble.c: Add support for or32.
1396 * po/POTFILES.in: Regenerate.
1397 * po/opcodes.pot: Regenerate.
1401 * configure: Regenerated.
1405 * po/fr.po: Updated version.
1409 * po/es.po: Updated version.
1413 * po/da.po: New version.
1417 * po/da.po: New file: Spanish translation.
1418 * configure.in (ALL_LINGUAS): Add da.
1419 * configure: Regenerate.
1423 * fr30-asm.c: Regenerate.
1424 * fr30-desc.c: Likewise.
1425 * fr30-desc.h: Likewise.
1426 * fr30-dis.c: Likewise.
1427 * fr30-ibld.c: Likewise.
1428 * fr30-opc.c: Likewise.
1429 * fr30-opc.h: Likewise.
1430 * m32r-asm.c: Likewise.
1431 * m32r-desc.c: Likewise.
1432 * m32r-desc.h: Likewise.
1433 * m32r-dis.c: Likewise.
1434 * m32r-ibld.c: Likewise.
1435 * m32r-opc.c: Likewise.
1436 * m32r-opc.h: Likewise.
1437 * m32r-opinst.c: Likewise.
1438 * openrisc-asm.c: Likewise.
1439 * openrisc-desc.c: Likewise.
1440 * openrisc-desc.h: Likewise.
1441 * openrisc-dis.c: Likewise.
1442 * openrisc-ibld.c: Likewise.
1443 * openrisc-opc.c: Likewise.
1444 * openrisc-opc.h: Likewise.
1445 * xstormy16-desc.c: Likewise.
1449 * alpha-dis.c (print_insn_alpha): Also mask the base opcode for
1454 * Makefile.am: Run "make dep-am".
1455 * Makefile.in: Regenerate.
1456 * opcodes/po/POTFILES.in: Regenerate.
1460 * arm-opc.h (arm_opcodes): Use generic rule %5?hb instead of %h.
1461 * arm-dis.c (print_insn_arm): Don't handle 'h' case.
1465 * arm-opc.h (arm_opcodes): Add bxj instruction.
1469 * po/opcodes.pot: Regenerate.
1470 * po/fr.po: Regenerate.
1471 * po/sv.po: Regenerate.
1472 * po/tr.po: Regenerate.
1476 * po/tr.po: Import new version.
1480 * arm-opc.h (arm_opcodes): Add patterns for VFP instructions.
1481 * arm-dis.c (print_insn_arm): Support new disassembly qualifiers for
1486 * xstormy16-asm.c: Regenerate.
1487 * xstormy16-desc.c: Likewise.
1488 * xstormy16-desc.h: Likewise.
1489 * xstormy16-dis.c: Likewise.
1490 * xstormy16-opc.c: Likewise.
1491 * xstormy16-opc.h: Likewise.
1495 * po/es.po: New file: Spanish translation.
1496 * configure.in (ALL_LINGUAS): Add es.
1497 * configure: Regenerate.
1501 * hppa-dis.c (print_insn_hppa): Handle new 'c' mode completers,
1502 'X', 'M', and 'A'. No longer emit a space after 'x' or 's'.
1503 Always emit a space after 'H'.
1507 * ppc-opc.c (PPCVEC): Include PPC_OPCODE_ANY.
1511 * alpha-opc.c (unop): Encode with RB as $sp.
1515 * Makefile.am: Add support for xstormy16.
1516 * Makefile.in: Regenerate.
1517 * configure.in: Add support for xstormy16.
1518 * configure: Regenerate.
1519 * disassemble.c: Add support for xstormy16.
1520 * xstormy16-asm.c: New generated file.
1521 * xstormy16-desc.c: New generated file.
1522 * xstormy16-desc.h: New generated file.
1523 * xstormy16-dis.c: New generated file.
1524 * xstormy16-ibld.c: New generated file.
1525 * xstormy16-opc.c: New generated file.
1526 * xstormy16-opc.h: New generated file.
1530 * alpha-opc.c (alpha_opcodes): Add wh64en.
1534 * d10v-opc.c (d10v_predefined_registers): Remove warnings
1535 introduced in Nov 29's patch.
1537 * d10v-dis.c (print_operand): Apply REGISTER_MASK to `num' of
1540 * d10v-dis.c (print_operand): Disregard OPERAND_SP in register
1543 * d10v-opc.c (RSRC_NOSP): New macro.
1544 (d10v_operands): Add it.
1545 (d10v_opcodes): Use RSRC_NOSP in post-decrement "st" and "st2w".
1549 * d10v-opc.c (d10v_predefined_registers): Mark `sp' as OPERAND_SP.
1550 (RSRC_SP): New macro.
1551 (d10v_operands): Add it.
1552 (d10v_opcodes): Adjust "st" and "st2w" to use RSRC_SP.
1556 * pdp11-dis.c (print_insn_pdp11): Handle illegal instructions.
1557 Also, break out of the loop as soon as an instruction has been
1562 * ppc-opc.c (mfvrsave, mtvrsave): New instructions.
1566 * po/POTFILES.in: Regenerate.
1568 * ppc-opc.c (PPC64): Revert 2001-10-12. Do include PPC_OPCODE_PPC.
1569 (insert_bat, extract_bat, insert_bba, extract_bba,
1570 insert_bd, extract_bd, insert_bdm, extract_bdm,
1571 insert_bdp, extract_bdp, valid_bo,
1572 insert_bo, extract_bo, insert_boe, extract_boe,
1573 insert_ds, extract_ds, insert_de, extract_de,
1574 insert_des, extract_des, insert_li, extract_li,
1575 insert_mbe, extract_mbe, insert_mb6, extract_mb6,
1576 insert_nb, extract_nb, insert_nsi, extract_nsi,
1577 insert_ral, insert_ram, insert_ras,
1578 insert_rbs, extract_rbs, insert_sh6, extract_sh6,
1579 insert_spr, extract_spr, insert_tbr, extract_tbr): Add dialect param.
1580 (extract_bd, extract_bdm, extract_bdp,
1581 extract_ds, extract_des,
1582 extract_li, extract_nsi): Implement sign extension without conditional.
1583 (insert_bdm, extract_bdm,
1584 insert_bdp, extract_bdp, valid_bo): Handle 64 bit branch hints.
1585 (extract_bdm, extract_bdp): Correct 32 bit validation.
1586 (AT1_MASK, AT2_MASK): Define.
1587 (BBOAT_MASK): Define.
1588 (BBOATCB_MASK, BBOAT2CB_MASK, BBOATBI_MASK): Define.
1589 (BOFM64, BOFP64, BOTM64, BOTP64): Define.
1590 (BODNZM64, BODNZP64, BODZM64, BODZP64): Define.
1591 (PPCCOM32, PPCCOM64): Define.
1592 (powerpc_opcodes): Modify existing 32 bit insns with branch hints
1593 and add new patterns to implement 64 bit branches with hints. Move
1594 booke instructions so they match before ppc64.
1596 * ppc-dis.c (powerpc_dialect): Set PPC_OPCODE_64 in dialect for
1597 64 bit default targets, and parse "32" and "64" in options.
1599 (print_insn_powerpc): Pass dialect to operand->extract.
1603 * cgen-dis.c (count_decodable_bits): New function.
1604 (add_insn_to_hash_chain): New function.
1605 (hash_insn_array): Call add_insn_to_hash_chain.
1606 (hash_insn_list): Call add_insn_to_hash_chain.
1607 * m32r-dis.c: Regenerated.
1608 * fr30-dis.c: Regenerated.
1612 * i386-dis.c (print_insn): Use x86-64 as option.
1616 * disassemble.c (disassembler): Call print_insn_i386.
1617 * i386-dis.c (SUFFIX_ALWAYS): Define.
1618 (struct dis_private): Add orig_sizeflag.
1619 (print_insn_i386): Make it a wrapper, calling..
1620 (print_insn): ..The old body of print_insn_i386. Avoid longjmp
1621 warning without using volatile by moving orig_sizeflag to priv,
1622 and removing inbuf. Parse disassembler_options.
1623 (print_insn_i386_att, print_insn_i386_intel): Move initialisation
1625 (putop): Remove #ifdef SUFFIX_ALWAYS.
1629 * tic54x-dis.c: Use revised opcode structure. Export opcode
1631 (has_lkaddr): Don't forget about Lmem insns.
1632 * tic54x-opc.c: Add emulation trap. Parallel table now uses
1633 standard opcode templates.
1637 * i386-dis.c (grps): Change "sldt", "str", and "smsw" entries
1638 to "sldtQ", "strQ", "smswQ" respectively; all with Ev operand
1639 category instead of Ew.
1643 * m68k-opc.c: Fix definitions of wddata[bwl].
1647 * cgen-asm.c (cgen_parse_keyword): If the keyword is too big to
1648 fit in the buffer, try to match the empty keyword.
1652 * cgen-ibld.in (extract_1): Fix badly placed #if 0.
1653 * fr30-ibld.c: Regenerate.
1654 * m32r-ibld.c: Regenerate.
1655 * openrisc-ibld.c: Regenerate.
1659 * mips-dis.c (print_insn_mips): Remove spaces at end of line.
1663 * configure.in (ALL_LINGUAS): Add "fr", "sv" and "tr".
1664 * configure: Regernate.
1665 * po/fr.po: New file.
1666 * po/sv.po: New file.
1667 * po/tr.po: New file.
1671 * m68hc11-dis.c (print_insn): Fix disassembly of movb with a
1676 * Makefile.am (CFILES): Add mmix-dis.c and mmix-opc.c. Regenerate
1678 * Makefile.in: Regenerate.
1679 * mmix-dis.c, mmix-opc.c: New files.
1683 * d30v-dis.c: Fix a comment typo.
1687 * mips-opc.c (mips_builtin_opcodes): Mark "bgezall" and
1688 "bltzall" as writing GPR 31 (since they do).
1690 * mips-dis.c (print_insn_arg): Calculate info->target
1692 (print_insn_mips): Fill in instruction info.
1693 (print_mips16_insn_arg): Remove unneded variable 'val'.
1694 Removed duplicated instruction target calculations,
1695 calculate once and print that result. Use same idiom for
1696 masking the jump segment bits as is used in print_insn_arg.
1700 * ppc-opc.c (CT): Make it an optional operand.
1704 * mips-dis.c (mips_isa_type): Make the ISA used to disassemble
1705 SB-1 binaries include instructions specific to the SB-1.
1706 * mips-opc.c (SB1): New definition.
1707 (mips_builtin_opcodes): Add SB-1 extension opcodes "div.ps",
1708 "recip.ps", "rsqrt.ps", and "sqrt.ps".
1712 * ppc-opc.c (STRM): New AltiVec operand.
1713 (XDSS): New AltiVec instruction form.
1714 (mtvscr): Correct operand list.
1715 (dst, dstt, dstst, dststt, dss, dssall): AltiVec instructions.
1719 * po/POTFILES.in: Regenerate.
1723 * ppc-opc.c (MO): New macro for MO field of mbar instruction.
1724 (powerpc_opcodes): Add rfci, wrtee, wrteei, mfdcrx, mfdcr,
1725 mtdcrx, mtdcr, msync, dcba and mbar as BookE instructions.
1729 * cgen-ibld.in: Include safe-ctype.h in preference to
1731 * cgen-asm.in: Include safe-ctype.h in preference to
1732 ctype.h. Fix formatting. Use ISSPACE instead of isspace and
1733 TOLOWER instead of tolower.
1734 (@arch@_cgen_build_insn_regex): Remove duplication of syntax
1735 string elements in constructed regular expression.
1736 * fr30-asm.c: Regenerate.
1737 * fr30-desc.c: Regenerate.
1738 * fr30-ibld.c: Regenerate.
1739 * m32r-asm.c: Regenerate.
1740 * m32r-desc.c: Regenerate.
1741 * m32r-ibld.c: Regenerate.
1742 * openrisc-asm.c: Regenerate.
1743 * openrisc-desc.c: Regenerate.
1744 * openrisc-ibld.c: Regenerate.
1745 * po/opcodes.pot: Regenerate.
1749 * ppc-opc.c (insert_de, extract_de, insert_des, extract_des): New
1750 instruction field instruction/extraction functions for new BookE
1751 DE form instructions.
1752 (CT): New macro for CT field in an X form instruction.
1753 (DE, DES, DEO, DE_MASK): New macros for DE/DES fields in DE form
1755 (PPC64): Don't include PPC_OPCODE_PPC.
1756 (403): New opcode macro for PPC403 processors.
1757 (BOOKE): New opcode macro for BookE processors.
1758 (bce, bcel, bcea, bcela, bclre, bclrel: New BookE instructions.
1759 (bcctre, bcctrel, be, bel, bea, bela, icbt, icbte, lwzxe): Likewise.
1760 (dcbste, lwzuxe, luxe, dcbfe, lbzxe, lwarxe, lbzuxe): Likewise.
1761 (stwcxe, stwxe, stxe, stwuxe, stuxe, stbxe, dcbtste, stbuxe): Likewise.
1762 (mfapidi, dcbte, lhzxe, lhzuxe, lhaxe, lhauxe, subfe64): Likewise.
1763 (subfeo64, adde64, addeo64, sthxe, sthuxe, subfze64): Likewise.
1764 (subfzeo64, addze64, addzeo64, dcbie, subfme64, subfmeo64): Likewise.
1765 (addme64, addmeo64, stdcxe., mcrxr64, lwbrxe, lfsxe, lfsuxe): Likewise.
1766 (lfdxe, lfduxe, stwbrxe, stfsxe, stfsuxe, stfdxe, dcbae): Likewise.
1767 (stfduxe, tlbivax, tlbivaxe, lhbrxe, ldxe, lduxe, tlbsx): Likewise.
1768 (tlbsxe, sthbrxe, stdxe, stduxe, icbie, stfiwxe, dcbze, lbze): Likewise.
1769 (lbzue, ldue, lhze, lhzue, lhae, lhaue, lwze, lwzue): Likewise.
1770 (stbe, stbue, sthe, sthue, stwe, stwue, lfse, lfsue, lfde): Likewise.
1771 (lfdue, stde, stdue, stfse, stfsue, stfde, stfdue): Likewise.
1773 * ppc-dis.c (print_insn_big_powerpc, print_insn_little_powerpc): Look
1774 for a disassembler option of `booke', `booke32' or `booke64' to enable
1775 BookE support in the disassembler.
1779 * cgen-dis.in (print_insn): Use min (cd->base_insn_bitsize, buflen*8)
1780 for the length when extracting the base part of the insn.
1784 * cgen-asm.in (*_cgen_build_insn_regex): Generate a case sensitive
1785 regular expression. Fix some formatting problems.
1786 * fr30-asm.c: Regenerate.
1787 * openrisc-asm.c: Regenerate.
1788 * m32r-asm.c: Regenerate.
1792 * z8k-dis.c (unparse_instr): Fixed formatting. Change disassembly
1793 of indirect register memory accesses to be same format the
1798 * sh-opc.h: Fix encoding of least significant nibble of the
1799 DSP single data transfer instructions.
1801 * sh-dis.c (print_insn_shx): Fix decoding of As opcode in DSP
1806 * cgen-asm.in: Fix compile time warning messages in generated
1808 * cgen-dis.in: The same.
1809 * cgen-ibld.in: The same.
1810 * fr30-asm.c: Regenerate.
1811 * fr30-desc.c: Regenerate.
1812 * fr30-dis.c: Regenerate.
1813 * fr30-ibld.c: Regenerate.
1814 * fr30-opc.c: Regenerate.
1815 * m32r-asm.c: Regenerate.
1816 * m32r-desc.c: Regenerate.
1817 * m32r-dis.c: Regenerate.
1818 * m32r-ibld.c: Regenerate.
1819 * m32r-opc.c: Regenerate.
1820 * m32r-opinst.c Regenerate.
1821 * openrisc-asm.c: Regenerate.
1822 * openrisc-desc.c: Regenerate.
1823 * openrisc-dis.c: Regenerate.
1824 * openrisc-ibld.c: Regenerate.
1825 * openrisc-opc.c: Regenerate.
1826 * openrisc-opc.h: Regenerate.
1827 * Makefile.in: Regenerate.
1828 * po/POTFILES.in: Regenerate.
1829 * po/opcodes.pot: Regenerate.
1833 * arm-opc.h (arm_opcodes): Add cirrus insns.
1835 * arm-dis.c (print_insn_arm): Add 'I' case.
1839 * po/POTFILES.in: Regenerate.
1840 * configure: Regenerate.
1844 * Makefile.am (Makefile): Depend on bfd/configure.in.
1846 * Makefile.in: Regenerate.
1850 * cgen-ibld.in (insert_1): Switched bfd_get_bits and bfd_set_bits
1851 calls to cgen_get_insn_value and cgen_put_insn_value calls.
1852 (extract_1): Switched bfd_get_bits call to cgen_get_insn_value call.
1856 * Makefile.am: Update dependencies with "make dep-am".
1857 * Makefile.in: Regenerate.
1861 * arc-dis.c: Formatting fixes.
1862 (my_sprintf): Define using VPARAMS, VA_OPEN, VA_FIXEDARG, VA_CLOSE.
1866 * arc-dis.c: Don't include <ctype.h>.
1867 * openrisc-desc.c: Likewise.
1868 * openrisc-ibld.c: Likewise.
1872 * fr30-opc.c: Fix compile time warning messages.
1873 * i370-opc.c: Fix compile time warning messages.
1874 * i960-dis.c: Fix compile time warning messages.
1875 * m32r-asm.c: Fix compile time warning messages.
1876 * m32r-desc.c: Fix compile time warning messages.
1877 * m32r-dis.c: Fix compile time warning messages.
1878 * m32r-ibld.c: Fix compile time warning messages.
1879 * m32r-opc.c: Fix compile time warning messages.
1880 * m32r-opinst.c: Fix compile time warning messages.
1881 * ns32k-dis.c: Fix compile time warning messages.
1882 * openrisc-asm.c: Fix compile time warning messages.
1883 * openrisc-desc.c: Fix compile time warning messages.
1884 * openrisc-dis.c: Fix compile time warning messages.
1885 * openrisc-ibld.c: Fix compile time warning messages.
1886 * openrisc-opc.c: Fix compile time warning messages.
1887 * pdp11-dis.c: Fix compile time warning messages.
1888 * tic54x-dis.c: Fix compile time warning messages.
1889 * v850-opc.c: Fix compile time warning messages.
1890 * vax-dis.c: Fix compile time warning messages.
1891 * w65-opc.h: Fix compile time warning messages.
1892 * z8k-opc.h: Fix compile time warning messages.
1893 * z8kgen.c: Fix compile time warning messages.
1897 * arm-dis.c: Fix compile time warning messages.
1898 * cgen-asm.c: Fix compile time warning messages.
1899 * cgen-dis.c: Fix compile time warning messages.
1900 * cris-dis.c: Fix compile time warning messages.
1901 * d10v-dis.c: Fix compile time warning messages.
1902 * fr30-asm.c: Fix compile time warning messages.
1903 * fr30-desc.c: Fix compile time warning messages.
1904 * fr30-dis.c: Fix compile time warning messages.
1905 * fr30-ibld.c: Fix compile time warning messages.
1909 * cgen-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1910 (cgen_parse_keyword): Use ISALNUM instead of isalnum.
1911 * cgen-opc.c: Include "safe-ctype.h" instead of <ctype.h>.
1912 (cgen_keyword_lookup_name): Use ISALPHA/TOLOWER instead of
1914 (cgen_keyword_add): Use ISALNUM instead of isalnum.
1915 (hash_keyword_name): Use TOLOWER instead of tolower.
1916 * fr30-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1917 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1919 (fr30_cgen_assemble_insn): Use ISSPACE instead of isspace.
1920 * fr30-desc.c: Don't include <ctype.h>.
1921 * fr30-ibld.c: Likewise.
1922 * ia64-gen.c: Include "safe-ctype.h" instead of <ctype.h>.
1923 (load_insn_classes, parse_resource_users, load_depfile): Use
1924 ISSPACE instead of isspace.
1925 * m32r-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1926 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1928 (m32r_cgen_assemble_insn): Use ISSPACE instead of isspace.
1929 * m32r-desc.c: Don't include <ctype.h>.
1930 * m32r-ibld.c: Likewise.
1931 * openrisc-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1932 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1934 (openrisc_cgen_assemble_insn): Use ISSPACE instead of isspace.
1938 * Makefile.am: Add rules and dependencies to create the s/390 opcode
1939 table out of s390-opc.txt automatically.
1940 * configure.in: Add BFD_CC_FOR_BUILD to allow CC_FOR_BUILD to be used.
1941 * s390-mkopc.c (dumpTable): Change output to create a complete file.
1942 * s390-opc.c: New improved opcode format macros and remove the
1943 pregenerated opcode table.
1944 * s390-opc.txt: Adapt to new improved opcode format macros.
1948 * ppc-opc.c (VXA, VXA_MASK): Fix mask bits.
1952 * i386-dis.c (grps): Don't print the implicit al/ax/eax register
1953 for opcode 0xf6 or 0xf7 forms of mul, imul, div, idiv insns.
1958 * mips-dis.c: Add support for bfd_mach_mipsisa32 and
1959 bfd_mach_mipsisa64. Remove bfd_mach_mips32, bfd_mach_mips32_4k,
1964 * tic54x-opc.c: Add default initializers to avoid warnings.
1966 * arc-opc.c: Include "sysdep.h" to get stdio.h as include file.
1967 * arc-ext.c: Likewise.
1971 * ppc-opc.c (icbt): Order correctly.
1976 * ppc-opc.c (DS): Add PPC_OPERAND_DS flag.
1978 (insert_ds): Complain if not a multiple of 4.
1980 (XSYNC_MASK): Define.
1981 (powerpc_opcodes): Add "slbmte", "lwsync", "ptesync", "slbmfev",
1982 "slbmfee". Modify "sync" to use XSYNC_MASK and LS.
1986 * h8500-opc.h: Add default initializers to h8500_table to shut up
1991 * tic54x-dis.c: Add unused attributes where needed.
1993 * z8k-dis.c (output_instr): Add unused attribute.
1995 * h8300-dis.c: Add missing prototypes.
1996 (bfd_h8_disassemble): Make static.
1998 * cris-dis.c: Add missing prototype.
1999 * h8500-dis.c: Likewise.
2000 * m68hc11-dis.c: Likewise.
2001 * pj-dis.c: Likewise.
2002 * tic54x-dis.c: Likewise.
2003 * v850-dis.c: Likewise.
2004 * vax-dis.c: Likewise.
2005 * w65-dis.c: Likewise.
2006 * z8k-dis.c: Likewise.
2008 * d10v-dis.c: Add missing prototype.
2009 (dis_long): Remove unused variable.
2010 (dis_2_short): Likewise.
2012 * sh-dis.c: Add missing prototypes.
2013 * v850-opc.c: Likewise.
2014 Add unused attributes where needed.
2016 * ns32k-dis.c: Add missing prototypes.
2017 (bit_extract_simple): Remove unused variable.
2021 * opcodes/s390-opc.c: Add "low or high" and "not low or high"
2022 branch instructions for gcc 3.0.
2023 * opcodes/s390-opc.txt: Likewise.
2027 * i960-dis.c: Add parameters for prototypes
2028 (ctrl): Add unused attributes.
2030 (put_abs): Likewise.
2032 * mips-dis.c: Add missing prototypes.
2033 * a29k-dis.c: Likewise.
2034 * arc-dis.c: Likewise.
2035 * ia64-opc.c: Likewise.
2037 * s390-dis.c: Add missing prototypes.
2038 (init_disasm): Remove unused attribute since the parameter is
2043 * mips-opc.c (M1): Define. Reformatted Code.
2044 (mips_builtin_opcodes): Added performance counter opcodes mfpc, mfps,
2049 * mips-opc.c: R3900s can support all branch likely INSN_MACROs where
2050 the corresponding non-likely insn is in MIPS I.
2054 * mcore-dis.c: Fix formatting.
2055 * mips-dis.c: Likewise.
2056 * pj-dis.c: Likewise.
2057 * z8k-dis.c: Likewise.
2061 * cgen-ibld.in (extract_normal): Match type of VALUE and MASK
2062 to *VALUEP. Regenerate all cgen files.
2066 * mips-dis.c (print_insn_mips): Remove OPCODE_IS_MEMBER's gp32
2068 * mips-opc.c (G6): Undefine.
2069 (mips_builtin_opcodes): Remove gp32 entry for "move". Add macro
2070 as the first "move" alternative.
2074 * configure.in: Add -Wstrict-prototypes and -Wmissing-prototypes
2076 * configure: Regenerate.
2080 * ppc-opc.c: Revert 2001-08-08.
2084 * dis-buf.c (generic_strcat_address): Add missing prototype.
2085 #if 0 the functions as it is unused.
2090 * ppc-opc.c: Include "bfd.h".
2091 (powerpc_operands): Add new field for reloc type.
2095 * mips-dis.c (print_insn_arg): Don't use software integer registers
2096 for coprocessor registers.
2097 (get_mips_isa): Removed.
2098 (is_newabi): New function, checks if NewABI is used.
2099 (_print_insn_mips): Get distinction between old ABI and new ABI right.
2103 * z8kgen.c: Fixed indentation of opt[] array. Include stdio.h to
2104 get stderr definition.
2105 (internal, gas): Removed warnings.
2106 (gas): Create a correct final entry for created array.
2107 * z8k-opc.h: Recreated with new z8kgen.
2111 * i386-dis.c: Fix formatting.
2115 * i386-dis.c: Change formatting conventions for architecture
2116 i386:intel to better match the format of various intel i386
2117 assemblers, like nasm, tasm or masm.
2121 * Makefile.am: Update dependencies with "make dep-am".
2122 * Makefile.in: Regenerate
2126 * alpha-dis.c: Fix formatting.
2127 * cris-dis.c: Likewise.
2128 * d10v-dis.c: Likewise.
2129 * d30v-dis.c: Likewise.
2130 * m10300-dis.c: Likewise.
2131 * tic54x-dis.c: Likewise.
2135 * m68k-dis.c: Fix formatting.
2136 * pj-dis.c: Likewise.
2137 * s390-dis.c: Likewise.
2138 * z8k-dis.c: Likewise.
2142 * mips-opc.c (mips_builtin_opcodes): Sort c.le.s and c.lt.s
2143 into the rest of the surrounding definitions.
2147 * i386-dis.c (grps): Print l or w suffix, and require mem modrm
2148 for lgdt, lidt, sgdt, sidt.
2152 * arm-dis.c (print_insn_arm): Use decimal for offsets in LDR/STR.
2156 * cgen-asm.in: Include "xregex.h" always to enable the libiberty
2158 (@arch@_cgen_build_insn_regex): New routine from Graydon.
2159 (@arch@_cgen_assemble_insn): Add Graydon's code to use regex
2160 to verify if it is worth parsing the insn as insn "x". Also update
2161 error message when insn is not a recognized format of the insn vs
2162 when the insn is completely unrecognized.
2166 * cgen-dis.in (print_insn): Use cgen_get_insn_value instead of
2168 * cgen-opc.c (cgen_get_insn_value, cgen_put_insn_value): Respect
2169 non-zero CGEN_CPU_DESC->insn_chunk_bitsize.
2173 * i386-dis.c (set_op): Handle 64 bit and 32 bit mode.
2174 (OP_J): Use bfd_vma for mask to work properly with 64 bits.
2175 (op_address,op_riprel): Use bfd_vma to handle 64 bits.
2179 * Makefile.am (CPUDIR): Define.
2180 (stamp-m32r): Update dependencies.
2181 (stamp-fr30): Ditto.
2182 (stamp-openrisc): Ditto.
2183 * Makefile.in: Regenerate.
2187 * ppc-opc.c: Fix encoding of 'clf' instruction.
2191 * cgen-ibld.in (insert_normal): Support CGEN_IFLD_SIGN_OPT.
2195 * cgen-asm.c (cgen_parse_keyword): Allow any first character.
2196 * cgen-opc.c (cgen_keyword_add): Ignore special first
2197 character when building nonalpha_chars field.
2201 * m88k-dis.c: Format to conform to GNU coding standards.
2205 * disassemble.c (disassembler_usage): Add unused attribute.
2209 * mips-opc.c: Move prefx to start of the table.
2213 * arc-opc.c (insert_st_syntax): Fix over-optimisation of ST
2218 * m68k-opc.c: Add wdebug instruction.
2222 * m10300-opc.c (mn10300_opcodes): Change opcode for AM33 subc.
2226 * cgen-asm.c (cgen_parse_keyword): When looking for the
2227 boundaries of a keyword, allow any special characters
2228 that are actually in one of the allowed keyword.
2229 * cgen-opc.c (cgen_keyword_add): Add any special characters
2230 to the nonalpha_chars field.
2234 * s390-opc.c: Add lgh instruction.
2235 * s390-opc.txt: Likewise.
2239 * i386-dis.c: Group function prototypes in one place.
2240 (FLOATCODE): Redefine as 1.
2241 (USE_GROUPS): Redefine as 2.
2242 (USE_PREFIX_USER_TABLE): Redefine as 3.
2243 (X86_64_SPECIAL): Define as 4.
2244 (GRP1b..GRPAMD): Move USE_GROUPS to bytecode1, index to bytecode2.
2245 (PREGRP0..PREGRP26): Similarly with USE_PREFIX_USER_TABLE.
2246 (dis386_att, dis386_intel, disx86_64_att, disx86_64_intel): Delete.
2247 (dis386): New table combining above four tables.
2248 (dis386_twobyte_att, dis386_twobyte_intel): Delete.
2249 (dis386_twobyte): New table combining above two tables.
2250 (x86_64_table): New table to handle x86_64.
2252 (float_mem_att, float_mem_intel): Delet.
2253 (float_mem): New table combining above two tables.
2254 (print_insn_i386): Modify for above.
2255 (dofloat): Likewise.
2256 (putop): Handle '{', '|' and '}' to select alternative mnemonics.
2257 Return 0 on success, 1 if no valid alternative.
2258 (putop <case 'F'>, <case 'H'>): Print nothing for intel_syntax.
2259 (putop <case 'T'>): Move to case 'U', and share case 'Q' code.
2260 (putop <case 'I'>): Move to case 'T', and share case 'P' code.
2261 (OP_REG <case rAX_reg .. rDI_reg>): Handle as for eAX_reg .. eDI_reg
2263 (OP_I <case q_mode>): Handle as for v_mode if not 64-bit mode.
2264 (OP_I64): If not 64-bit mode, call OP_I.
2265 OP_OFF64): If not 64-bit mode, call OP_OFF.
2266 (OP_ST, OP_STi, OP_SEG, OP_DIR, OP_OFF, OP_OFF64, OP_MMX): Rename
2267 'ignore'/'ignored' to 'bytemode'.
2271 * configure.in: Sort 'ta' case statement.
2272 * configure: Regenerate.
2274 * i386-dis.c (dis386_att): Add 'H' to conditional branch and
2276 (disx86_64_att): Likewise.
2277 (dis386_twobyte_att): Likewise.
2278 (print_insn_i386): Don't print branch hints as a prefix.
2279 (putop): 'H' macro prints branch hints.
2280 (get64): Kill compile warnings.
2284 * sh-opc.h (sh_table): Don't use empty initializers.
2288 * z8k-dis.c: Fix formatting.
2289 (unpack_instr): Remove unused cases in switch statement. Add
2290 safety abort() in default case.
2291 (unparse_instr): Add safety abort() in default case.
2295 * m68k-dis.c (print_insn_m68k): Fix typo.
2296 * m68k-opc.c (m68k_opcodes): Correct allowed operands for
2297 mcf (ColdFire) div, rem and moveb instructions.
2301 * i386-dis.c (cond_jump_flag, loop_jcxz_flag): Define.
2302 (cond_jump_mode, loop_jcxz_mode): Define.
2303 (dis386_att): Add cond_jump_flag and loop_jcxz_flag as
2304 appropriate, and 'F' suffix to loop insns.
2305 (disx86_64_att): Likewise.
2306 (dis386_twobyte_att): Likewise.
2307 (print_insn_i386): Don't output addr prefix for loop, jcxz insns.
2308 Output data size prefix for long conditional jumps. Output cs and
2310 (putop): Handle 'F', and mark PREFIX_ADDR used for case 'E'.
2311 (OP_J): Don't make PREFIX_DATA used.
2315 * sh-opc.h (sh_table): Complete last element entry to avoid
2320 * mips-dis.c (mips_isa_type): Add MIPS r12k support.
2324 * arc-opc.c: Whitespace changes.
2328 * cris-opc.c (cris_spec_regs): Add missing initializer field for
2333 * cgen-dis.in (extract_normal): Complete support for min<base case.
2337 * mips-dis.c (INSNLEN): Rename MAXLEN.
2338 (std_reg_names): Replace by mips32_reg_names and mips64_reg_names.
2339 (print_insn_arg): Remove $ prefix of register names.
2340 (set_mips_isa_type): Remove.
2341 (mips_isa_type): New function.
2342 (get_mips_isa): New Function.
2343 (print_insn_mips): Rename _print_insn_mips.
2344 (_print_insn_mips): New function, contains code which was
2345 duplicated in print_insn_big_mips and print_insn_little_mips.
2346 (print_insn_big_mips): Moved code to _print_insn_mips.
2347 (print_insn_little_mips): Likewise.
2348 (print_mips16_insn_arg): Remove $ prefix of register names.
2349 Print error message before abort.
2353 * ppc-opc.c (powerpc_opcodes): Fixed extended opcode field of
2354 simplified mnemonics used for setting PPC750-specific special
2359 * i386-dis.c (print_insn_i386): Always set `mod', `reg' and
2364 * arc-opc.c (arc_reg_names): Correct attribute for lp_count
2365 register to r/w. Formatting fixes throughout file.
2369 * i386-dis.c (prefix_user_table): Correct movq2dq, movdq2q, and
2371 (twobyte_has_modrm): Update table.
2372 (need_modrm): Give it file scope.
2373 (MODRM_CHECK): Define.
2374 (dofloat): Use MODRM_CHECK.
2381 * cgen-dis.in (default_print_insn): Tolerate min<base instructions
2382 even at end of a section.
2383 * cgen-ibld.in (extract_normal): Tolerate min!=base!=max instructions
2384 by ignoring precariously-unpacked insn_value in favor of raw buffer.
2388 * disassemble.c (disassembler_usage): Remove unused attribute.
2392 * m32r-dis.c, -asm.c, -ibld.c: Regenerated with disassembler fixes.
2396 * cgen-dis.in (print_insn): Remove call to read_insn. Instead,
2397 assume incoming buffer already has the base insn loaded. Handle
2398 smaller-than-base instructions for variable-length case.
2402 * i386-dis.c (Ev, Ed): Remove duplicate define.
2405 (OP_XS): New function.
2406 (dis386_twobyte_att): Correct pinsrw, pextrw, pmovmskb, and
2408 (dis386_twobyte_intel): Likewise.
2409 (prefix_user_table): Use MS for maskmovq operand.
2413 * Makefile.am: Add OpenRISC target.
2414 * Makefile.in: Regenerated.
2416 * disassemble.c (disassembler): Recognize the OpenRISC disassembly.
2418 * configure.in (bfd_openrisc_arch): Add target.
2419 * configure: Regenerated.
2421 * openrisc-asm.c: New file.
2422 * openrisc-desc.c: Likewise.
2423 * openrisc-desc.h: Likewise.
2424 * openrisc-dis.c: Likewise.
2425 * openrisc-ibld.c: Likewise.
2426 * openrisc-opc.c: Likewise.
2427 * openrisc-opc.h: Likewise.
2431 * z8k-dis.c: add names of control registers (ctrl_names);
2432 (seg_length): provides instruction length fixup for segmented
2433 mode; (unpack_instr): correctly handle ARG_DISP16, ARG_DISP12,
2434 CLASS_0DISP7, CLASS_1DISP7, CLASS_DISP8 and CLASS_PR cases;
2435 (unparse_intr): handle CLASS_PR, print addresses without '#'
2436 * z8k-opc.h: re-created with new z8kgen
2437 * z8kgen.c: merged in fixes which were in existing z8k-opc.h; new
2438 entries for ldctl/ldctlb instruction
2442 * i386-dis.c: Add ffreep instruction.
2446 * ppc-opc.c (insert_mbe): Shift mask initializer as long.
2450 * i386-dis.c (PREGRP25): Define.
2451 (dis386_twobyte_att): Use here in place of "movntq" entry.
2452 (dis386_twobyte_intel): Likewise.
2453 (prefix_user_table): Add PREGRP25 entry for "movntq" and "movntdq".
2455 (dis386_twobyte_att): Use here.
2456 (dis386_twobyte_intel): Likewise.
2457 (prefix_user_table): Add PREGRP26 entry for "punpcklqdq".
2458 (prefix_user_table <maskmovdqu>): XM operand, not MX.
2459 (prefix_user_table): Cosmetic changes to "bad" entries.
2463 * mips-opc.c: Remove extraneous whitespace.
2464 * mips-dis.c: Remove extraneous whitespace.
2468 * cgen-asm.in (@arch@_cgen_assemble_insn): Move tmp_errmsg
2469 declaration inside CGEN_VERBOSE_ASSEMBLER_ERRORS conditional.
2470 * cgen-ibld.in (put_insn_int_value): Mark cd parameter as unused
2471 to allay a compiler warning.
2475 * i386-dis.c (dis386_twobyte_att): Add entries for paddq, psubq.
2476 (dis386_twobyte_intel): Likewise.
2477 (twobyte_has_modrm): Set entry for paddq, psubq.
2481 * cgen-dis.in (print_insn_@arch@): Add support for target machine
2482 determination via CGEN_COMPUTE_MACH.
2483 * fr30-desc.c: Regenerate.
2484 * fr30-dis.c: Regenerate.
2485 * fr30-opc.h: Regenerate.
2486 * m32r-desc.c: Regenerate.
2487 * m32r-dis.c: Regenerate.
2488 * m32r-opc.h: Regenerate.
2489 * m32r-opinst.c: Regenerate.
2493 * configure.in: Remove the redundent AC_ARG_PROGRAM.
2494 * configure: Rebuild.
2498 * ia64-gen.c (fetch_insn_class): If xsect, then ignore comment and
2499 notestr if larger than xsect.
2500 (in_class): Handle format M5.
2501 * ia64-asmtab.c: Regnerate.
2505 * vax-dis.c (print_insn_vax): Only fetch two bytes if the info buffer
2506 has more than one byte left to read.
2510 * s390-opc.c: Add new opcodes. Smooth out formatting.
2511 * s390-opc.txt: Add new opcodes.
2515 * arm-dis.c (print_insn_thumb): Compute destination address
2516 of BLX(1) instruction by taking bit 1 from PC and not from bit
2521 * m68k-dis.c (print_insn_m68k): Recognize Coldfire CPUs
2522 so command line switches will work.
2526 * fr30-asm.c: Regenerate.
2527 * fr30-desc.c: Regenerate.
2528 * fr30-desc.h: Regenerate.
2529 * fr30-dis.c: Regenerate.
2530 * fr30-ibld.c: Regenerate.
2531 * fr30-opc.c: Regenerate.
2532 * fr30-opc.h: Regenerate.
2533 * m32r-asm.c: Regenerate.
2534 * m32r-desc.c: Regenerate.
2535 * m32r-desc.h: Regenerate.
2536 * m32r-dis.c: Regenerate.
2537 * m32r-ibld.c: Regenerate.
2538 * m32r-opc.c: Regenerate.
2539 * m32r-opc.h: Regenerate.
2540 * m32r-opinst.c: Regenerate.
2544 * m68k-opc.c: fix cpushl according to Motorola. Enable
2545 bunch of instructions for Coldfire 5407 and add all new.
2549 * configure.in (BFD_VERSION): Do without grep.
2550 * configure: Regenerate.
2551 * Makefile.am: Run "make dep-am".
2552 * Makefile.in: Regenerate.
2556 * ia64-opc-a.c: Add missing pseudo-ops for "cmp" and "cmp4".
2557 * ia64-asmtab.c: Regenerate.
2561 * ia64-opc-d.c (ia64_opcodes_d): Break the "add" pattern into two
2562 separate variants: one for IMM22 and the other for IMM14.
2563 * ia64-asmtab.c: Regenerate.
2567 * cgen-opc.c (cgen_get_insn_value): Add missing `return'.
2571 * Makefile.am (ia64-ic.tbl): Remove the target.
2572 (ia64-raw.tbl): Likewise.
2573 (ia64-waw.tbl): Likewise.
2574 (ia64-war.tbl): Likewise.
2575 (ia64-asmtab.c): Generate it in the source directory.
2576 * Makefile.in: Regenerated.
2580 * Makefile.am: Add PDP-11 target.
2581 * configure.in: Likewise.
2582 * disassemble.c: Likewise.
2583 * pdp11-dis.c: New file.
2584 * pdp11-opc.c: New file.
2588 * ia64-ic.tbl: Update from Intel. Add setf to fr-writers.
2589 * ia64-asmtab.c: Regenerate.
2593 * i386-dis.c (prefix_user_t): Add 'Y' to SSE ineger converison
2599 * mips-dis.c (print_insn_arg): Use top four bits of the address of
2600 the following instruction not of the jump itself for the jump
2602 (print_mips16_insn_arg): Likewise.
2606 * Makefile.am (stamp-lib): ranlib the libopcodes.a in the build
2608 * Makefile.in: Regenerate.
2612 * Makefile.am: Add linux target for S/390.
2613 * Makefile.in: Likewise.
2614 * configure.in: Likewise.
2615 * disassemble.c: Likewise.
2616 * s390-dis.c: New file.
2617 * s390-mkopc.c: New file.
2618 * s390-opc.c: New file.
2619 * s390-opc.txt: New file.
2623 * ia64-asmtab.c: Revert 2000-12-16 change.
2627 * fr30-desc.h: Regenerate with CGEN_MAX_SYNTAX_ELEMENTS.
2628 * m32r-desc.h: Regenerate.
2632 * i386-dis.c (dis386_att, grps): Use 'T' for push/pop
2633 (putop): Handle 'T', alphabetize order, fix 'I' handling in Intel syntax
2637 * hppa-dis.c (print_insn_hppa): Handle '>' and '<' arg types.
2641 * disassemble.c: Remove spurious white space.
2645 * i386-dis.c (dis386_att, disx86_64_att): Fix ret, lret and iret
2650 * configure.in: Add arc-ext.lo for bfd_arc_arch selection.
2651 * Makefile.am (C_FILES): Add arc-ext.c.
2652 (ALL_MACHINES) Add arc-ext.lo.
2653 (INCLUDES) Add opcode directory to list.
2654 New dependency entry for arc-ext.lo.
2655 * disassemble.c (disassembler): Correct call to
2656 arc_get_disassembler.
2657 * arc-opc.c: New update for ARC, including full base
2658 instructions for ARC variants.
2659 * arc-dis.h, arc-dis.c: New update for ARC, including
2660 extensibility functionality.
2661 * arc-ext.h, arc-ext.c: New files for handling extensibility.
2665 * i386-dis.c (PREGRP15 - PREGRP24): New.
2666 (dis386_twobyt): Add SSE2 instructions.
2667 (twobyte_uses_SSE_prefix: Rename from ... ; add new SSE instructions.
2668 (twobyte_uses_f3_prefix): ... this one.
2669 (grps): Add SSE instructions.
2670 (prefix_user_table): Add two new slots; add SSE2 instructions.
2671 (print_insn_i386): Rename uses_f3_prefix to uses_SSE_prefix;
2672 Handle the REPNZ and Data16 prefixes as well; do proper lookup
2673 to prefix_user_table.
2674 (OP_E): Accept mfence and lfence as well.
2675 (OP_MMX): Data16 prefix turns MMX to SSE; support REX extensions.
2676 (OP_XMM): Support REX extensions.
2682 * arm-dis.c (print_insn): Set pc to zero for instructions with
2683 a reloc associated with them.
2687 * cgen-asm.in (parse_insn_normal): Changed syn to be
2688 CGEN_SYNTAX_CHAR_TYPE. Changed all references to *syn
2689 as character to use CGEN_SYNTAX_CHAR macro and all comparisons
2690 to '\0' to use 0 instead.
2691 * cgen-dis.in (print_insn_normal): Ditto.
2692 * cgen-ibld.in (insert_insn_normal, extract_insn_normal): Ditto.
2696 * i386-dis.c: Add x86_64 support.
2697 (rex): New static variable.
2698 (REX_MODE64, REX_EXTX, REX_EXTY, REX_EXTZ): New constants.
2699 (USED_REX): New macro.
2700 (Ev, Ed, Rm, Iq, Iv64, Cm, Dm, Rm*, Ob64, Ov64): New macros.
2701 (OP_I64, OP_OFF64, OP_IMREG): New functions.
2702 (OP_REG, OP_OFF): Declare.
2703 (get64, get32, get32s): New functions.
2704 (r??_reg): New constants.
2705 (dis386_att): Change templates of instruction implicitly promoted
2706 to 64bit; change e?? to RMe?? for unwind RM byte instructions.
2708 (dis386_intel): Likewise.
2709 (dixx86_64_att): New table based on dis386_att.
2710 (dixx86_64_intel): New table based on dis386_intel.
2711 (names64, names8rex): New global variable.
2712 (names32, names16): Add extended registers.
2713 (prefix_user_t): Recognize rex prefixes.
2714 (prefix_name): Print REX prefixes nicely.
2715 (op_riprel): New global variable.
2716 (start_pc): Set type to bfd_vma.
2717 (print_insn_i386): Detect the 64bit mode and use proper table;
2718 move ckprefix after initializing the buffer; output unused rex prefixes;
2719 output information about target of RIP relative addresses.
2720 (putop): Support 'O' and 'I'. Update handling of "P', 'Q', 'R' and 'S';
2721 (print_operand_value): New function.
2722 (OP_E, OP_G, OP_REG, OP_I, OP_J, OP_DIR, OP_OFF, OP_D): Add support for
2723 REX prefix and new modes.
2724 (get64, get32s): New.
2725 (get32): Return bfd_signed_vma type.
2726 (set_op): Initialize the op_riprel.
2727 * disassemble.c (disassembler): Recognize the x86-64 disassembly.
2731 cgen-dis.in (read_insn): Use bfd_get_bits()
2735 * cgen-dis.c (hash_insn_array): Use bfd_put_bits().
2736 (hash_insn_list): Likewise
2737 * cgen-ibld.in (insert_1): Use bfd_put_bits() and bfd_get_bits().
2738 (extract_1): Use bfd_get_bits().
2739 (extract_normal): Apply sign extension to both extraction
2741 * cgen-opc.c (cgen_get_insn_value): Use bfd_get_bits()
2742 (cgen_put_insn_value): Use bfd_put_bits()
2746 * cgen-asm.in (parse_insn_normal): Print better error message for
2747 instructions with missing operands.
2751 * cgen-opc.c: Include alloca.h if HAVE_ALLOCA_H is defined.
2755 * Makefile.in: Regenerate.
2756 * aclocal.m4: Regenerate.
2757 * config.in: Regenerate.
2758 * configure.in: Add spacing.
2759 * configure: Regenerate.
2760 * ia64-asmtab.c: Regenerate.
2761 * po/opcodes.pot: Regenerate.
2765 * cgen-asm.in (@arch@_cgen_assemble_insn): Prefer printing insert-time
2766 error messages over later parse-time ones.
2770 * ia64-dis.c (print_insn_ia64): Cast away const on ia64_free_opcode
2772 * ia64-gen.c (insert_deplist): Cast sizeof result to int.
2773 (print_dependency_table): Print NULL if semantics field not set.
2774 (insert_opcode_dependencies): Mark cmp parameter as unused.
2775 (print_main_table): Use fprintf_vma to print long long fields.
2776 (main): Mark argv paramter as unused. Convert to old style definition.
2777 * ia64-opc.c (ia64_find_dependency): Cast sizeof result to int.
2778 * ia64-asmtab.c: Regnerate.
2782 * m32r-dis.c (print_insn): Prevent re-read of instruction from
2785 * fr30-dis.c: Regenerate.
2789 * configure.in: Add arc-ext.lo for bfd_arc_arch selection.
2790 * Makefile.am (C_FILES): Add arc-ext.c.
2791 (ALL_MACHINES) Add arc-ext.lo.
2792 (INCLUDES) Add opcode directory to list.
2793 New dependency entry for arc-ext.lo.
2794 * disassemble.c (disassembler): Correct call to
2795 arc_get_disassembler.
2796 * arc-opc.c: New update for ARC, including full base
2797 instructions for ARC variants.
2798 * arc-dis.h, arc-dis.c: New update for ARC, including
2799 extensibility functionality.
2800 * arc-ext.h, arc-ext.c: New files for handling extensibility.
2804 * mips-opc.c (mips_builtin_opcodes): Use the WR_HILO, RD_HILO,
2805 MOD_HILO, and MOD_LO macros.
2807 * mips-opc.c (M1, M2): Delete.
2808 (mips_builtin_opcodes): Remove all uses of M1.
2810 * mips-opc.c (mips_builtin_opcodes): Make the dmfc2 and dmtc2
2811 instructions take "G" format second operands and use the
2813 There are mfc3 and mtc3 opcodes, so add dmfc3 and dmtc3 opcodes to
2815 Delete "sel" code operands from mfc1 and mtc1.
2816 Add MIPS64 opcode changes (dclo, dclz), and "sel" code variants
2822 * mips-opc.c (mips_builtin_opcodes): Finish additions
2823 for MIPS32 support, and clean up existing entries for
2824 aesthetics, consistency with the MIPS32 ISA, and
2825 with consistency the rest of the table.
2829 * mips16-opc.c (mips16_opcodes): Add initialiser for membership
2834 mips-dis.c (print_insn_arg): Handle new 'U' and 'J' argument
2835 specifiers. Update 'B' for new constant names, and remove
2837 mips-opc.c (mips_builtin_opcodes): Place "pref" and "ssnop"
2838 near the top of the array, so they are disassembled properly.
2839 Enable "ssnop" for MIPS32. Add "break" variant with 20 bit
2840 code for MIPS32. Update "clo" and "clz" to use 'U' operand
2841 specifier. Add 'H' format specifier variants for "mfc1,"
2842 "mfc2," "mfc3," "mtc1," "mtc2," and "mtc3" for MIPS32. Update
2843 MIPS32 "sdbbp" to use 'B' operand specifier. Add MIPS32
2844 "wait" variant which uses 'J' operand specifier.
2846 * mips-dis.c (set_mips_isa_type): Update to use
2847 CPU_UNKNOWN and ISA_* constants. Add bfd_mach_mips32 case.
2848 Replace bfd_mach_mips4K with bfd_mach_mips32_4k case.
2849 * mips-opc.c (I32): New constant for instructions added in
2852 (mips_builtin_opcodes) Replace all uses of P4 with I32.
2854 * mips-dis.c (set_mips_isa_type): Add cases for
2855 bfd_mach_mips5 and bfd_mach_mips64.
2856 * mips-opc.c (I64): New definitions.
2858 * mips-dis.c (set_mips_isa_type): Add case for
2863 * sh-dis.c (print_insn_ddt): Make insn_x, insn_y unsigned.
2864 (print_insn_ppi): Make nib1, nib2, nib3 unsigned.
2865 Initialize variable dc to NULL.
2866 (print_insn_shx): Remove unused label d_reg_n.
2870 * arm-opc.h: Add new opcode formatting parameter 'B'.
2871 (arm_opcodes): Add XScale, v5, and v5te instructions.
2872 (thumb_opcodes): Add v5t instructions.
2874 * arm-dis.c (print_insn_arm): Handle new 'B' format
2876 (print_insn_thumb): Decode BLX(1) instruction.
2880 * mips-opc.c: Fix file header comment.
2884 * cris-dis.c (cris_get_disassembler): If abfd is NULL, return
2885 print_insn_cris_with_register_prefix.
2889 * sh-opc.h: The operand of `mov.w r0, (<disp>,GBR)' is IMM1, not 0.
2893 * cgen-dis.in (print_insn): All insns which can fit into insn_value
2894 must be loaded there in their entirety.
2898 * sparc-dis.c (v9a_asr_reg_names): Add v9b ASRs.
2899 (compute_arch_mask): Add v8plusb and v9b machines.
2900 (print_insn_sparc): siam mode decoding, accept ASRs up to 25.
2901 * sparc-opc.c: Support for Cheetah instruction set.
2902 (prefetch_table): Add #invalidate.
2906 * mcore-dis.c (imsk): Change mask for OC to 0xFE00.
2910 * fr30-desc.h: Regenerate.
2911 * m32r-desc.h: Regenerate.
2912 * m32r-ibld.c: Regenerate.
2916 * ia64-ic.tbl: Update from Intel.
2917 * ia64-asmtab.c: Regenerate.
2921 * ia64-gen.c: Convert C++-style comments to C-style comments.
2922 * tic54x-dis.c: Likewise.
2926 Changes to add dollar prefix to registers for files where user symbols
2927 don't have a leading underscore. Fix formatting.
2928 * cris-dis.c (REGISTER_PREFIX_CHAR): New.
2929 (format_reg): Add parameter with_reg_prefix. All callers changed.
2930 (print_with_operands): Ditto.
2931 (print_insn_cris_generic): Renamed from print_insn_cris, add
2932 parameter with_reg_prefix.
2933 (print_insn_cris_with_register_prefix,
2934 print_insn_cris_without_register_prefix, cris_get_disassembler):
2936 * disassemble.c (disassembler) [ARCH_cris]: Call cris_get_disassembler.
2940 * ia64-opc-f.c (ia64_opcodes_f): Add fpcmp pseudo-ops for
2941 gt, ge, ngt, and nge.
2942 * ia64-asmtab.c: Regenerate.
2944 * ia64-dis.c (print_insn_ia64): Revert Aug 7 byte skip count change.
2945 * ia64-gen.c (parse_semantics): Handle IA64_DVS_STOP.
2946 (lookup_specifier): Handle "PR%, 1 to 15" and "PR%, 16 to 62".
2947 * ia64-ic.tbl, ia64-raw.tbl, ia64-war.tbl, ia64-waw.tbl: Update.
2948 * ia64-asmtab.c: Regnerate.
2952 * mips-opc.c (mips_builtin_opcodes): Support cache instruction on 4K cores.
2953 Add mfc0 and mtc0 with sub-selection values.
2954 Add clo and clz opcodes.
2955 Add msub and msubu instructions for MIPS32.
2956 Add madd/maddu aliases for mad/madu for MIPS32.
2957 Support wait, deret, eret, movn, pref for MIPS32.
2958 Support tlbp, tlbr, tlbwi, tlbwr.
2961 * mips-dis.c (print_insn_arg): Print sdbbp 'm' args.
2962 (print_insn_arg): Handle 'H' args.
2963 (set_mips_isa_type): Recognize 4K.
2964 Use CPU_* defines instead of hardcoded numbers.
2968 * d30v-opc.c (d30v_operand_t): New operand type Rb2.
2969 (d30v_format_tab): Use Rb2 for modinc and moddec.
2973 * d30v-opc.c (d30v_format_tab): Use format Ra for
2978 * configure: Rebuilt with new libtool.m4.
2982 * configure: Regenerate.
2983 * po/opcodes.pot: Regenerate.
2987 * acinclude.m4: Include libtool and gettext macros from the
2989 * aclocal.m4, configure: Rebuilt.
2993 * tic80-dis.c: Fix formatting.
2997 * w65-dis.c: Fix formatting.
3001 * ppc-opc.c: Add XTLB macro for a few PPC 4xx extended mnemonics.
3002 (powerpc_opcodes): Add table entries for PPC 405 instructions.
3003 Changed rfci, icbt, mfdcr, dccci, mtdcr, iccci from PPC to PPC403
3004 instructions. Added extended mnemonic mftbl as defined in the
3005 405GP manual for all PPCs.
3009 * ia64-dis.c (print_insn_ia64): Add failed label after ia64_free_opcode
3010 call. Change last goto to use failed instead of done.
3014 * cgen-ibld.in (cgen_put_insn_int_value): New function.
3015 (insert_normal): Allow for non-zero word_offset with CGEN_INT_INSN_P.
3016 (insert_insn_normal): Use cgen_put_insn_int_value with CGEN_INT_INSN_P.
3017 (extract_normal): Allow for non-zero word_offset with CGEN_INT_INSN_P.
3018 * cgen-dis.in (read_insn): New static function.
3019 (print_insn): Use read_insn to read the insn into the buffer and set
3021 (print_insn): in CGEN_INT_INSN_P, make sure that the entire insn is
3023 * fr30-asm.c: Regenerated.
3024 * fr30-desc.c: Regenerated.
3025 * fr30-desc.h: Regenerated.
3026 * fr30-dis.c: Regenerated.
3027 * fr30-ibld.c: Regenerated.
3028 * fr30-opc.c: Regenerated.
3029 * fr30-opc.h: Regenerated.
3030 * m32r-asm.c: Regenerated.
3031 * m32r-desc.c: Regenerated.
3032 * m32r-desc.h: Regenerated.
3033 * m32r-dis.c: Regenerated.
3034 * m32r-ibld.c: Regenerated.
3035 * m32r-opc.c: Regenerated.
3039 * tic30-dis.c: Fix formatting.
3043 * sh-dis.c: Fix formatting.
3047 * ppc-opc.c (powerpc_opcodes): Add rfid, mtsrd, mtsrdin, mtmsrd.
3051 * z8k-dis.c: Fix formatting.
3055 * ia64-ic.tbl (pr-readers-nobr-nomovpr): Add addl, adds. Delete
3056 break, mov-immediate, nop.
3057 * ia64-opc-f.c: Delete fpsub instructions.
3058 * ia64-opc-m.c: Add POSTINC to all instructions with postincrement
3059 address operand. Rewrite using macros to avoid long lines.
3060 * ia64-opc.h (POSTINC): Define.
3061 * ia64-asmtab.c: Regenerate.
3065 * ia64-ic.tbl: Add missing entries.
3069 * i860-dis.c (print_br_address): Change third argument from int
3074 * ia64-dis.c (print_insn_ia64): Get byte skip count correct
3075 for MLI templates. Handle IA64_OPND_TGT64.
3079 * cgen-dis.in, cgen-asm.in, cgen-ibld.in: New files.
3080 * cgen.sh: Likewise.
3084 * ia64-dis.c (print_insn_ia64): Call ia64_free_opcode at end.
3088 * avr-dis.c (avr_operand): Use PARAMS macro in declaration.
3089 Change return type from void to int. Check the combination
3090 of operands, return 1 if valid. Fix to avoid BUF overflow.
3091 Report undefined combinations of operands in COMMENT.
3092 Report internal errors to stderr. Output the adiw/sbiw
3093 constant operand in both decimal and hex.
3094 (print_insn_avr): Disassemble ldd/std with displacement of 0
3095 as ld/st. Check avr_operand () return value, handle invalid
3096 combinations of operands like unknown opcodes.
3100 * Makefile.am (CGEN, CGENDEPS, CGENDIR, CGENFLAGS): New.
3101 (run-cgen, stamp-m32r, stamp-fr30): New targets.
3102 * Makefile.in: Regenerate.
3103 * configure.in: Add --enable-cgen-maint option.
3104 * configure: Regenerate.
3108 * cgen-opc.c (cgen_hw_lookup_by_name): 'i' is now unsigned.
3109 (cgen_hw_lookup_by_num): Ditto.
3110 (cgen_operand_lookup_by_name): Ditto.
3111 (print_address): Ditto.
3112 (print_keyword): Ditto.
3113 * cgen-dis.c (hash_insn_array): Mark unused parameters with
3115 * cgen-asm.c (hash_insn_array): Mark unused parameters with
3117 (cgen_parse_keyword): Ditto.
3121 * i860-dis.c: New file.
3122 (print_insn_i860): New function.
3123 (print_br_address): New function.
3124 (sign_extend): New function.
3125 (BITWISE_OP): New macro.
3126 (I860_REG_PREFIX): New macro.
3127 (grnames, frnames, crnames): New structures.
3129 * disassemble.c (ARCH_i860): Define.
3130 (disassembler): Add check for bfd_arch_i860 to set disassemble
3131 function to print_insn_i860.
3133 * Makefile.in (CFILES): Added i860-dis.c.
3134 (ALL_MACHINES): Added i860-dis.lo.
3135 (i860-dis.lo): New dependences.
3137 * configure.in: New bits for bfd_i860_arch.
3139 * configure: Regenerated.
3143 * Makefile.am (CFILES): Add cris-dis.c and cris-opc.c.
3144 (ALL_MACHINES): Add cris-dis.lo and cris-opc.lo.
3145 (cris-dis.lo, cris-opc.lo): New rules.
3146 * Makefile.in: Rebuild.
3147 * configure.in (bfd_cris_arch): New target.
3148 * configure: Rebuild.
3149 * disassemble.c (ARCH_cris): Define.
3150 (disassembler): Support ARCH_cris.
3151 * cris-dis.c, cris-opc.c: New files.
3152 * po/POTFILES.in, po/opcodes.pot: Regenerate.
3156 * sparc-opc.c (sparc_opcodes): popc has 0 in rs1, not rs2.
3161 * ppc-opc.c (powerpc_opcodes): Correct suffix for vslw.
3166 * hppa-dis.c (fput_reg, fput_fp_reg, fput_fp_reg_r, fput_creg,
3167 fput_const, extract_3, extract_5_load, extract_5_store,
3168 extract_5r_store, extract_5R_store, extract_10U_store,
3169 extract_5Q_store, extract_11, extract_14, extract_16, extract_21,
3170 extract_12, extract_17, extract_22): Prototype.
3171 (print_insn_hppa): Rename inner block opcode -> opc to avoid
3172 shadowing outer block.
3181 * arm-dis.c (print_insn_arm): Output combinations of PSR flags.
3185 * avr-dis.c (avr_operand): Change _ () to _() around all strings
3186 marked for translation (exception from the usual coding style).
3187 (print_insn_avr): Initialize insn2 to avoid warnings.
3191 * h8300-dis.c (bfd_h8_disassemble): Improve readability.
3192 * h8500-dis.c: Fix formatting.
3196 * Makefile.am (DEP): Fix 2000-06-22. grep after running dep.sed
3197 (CLEANFILES): Add DEPA.
3198 * Makefile.in: Regenerate.
3202 * arm-dis.c (regnames): Add an additional register set to match
3203 the set used by GCC. Make it the default.
3207 * Makefile.am (DEP): grep for leading `/' in DEP1, and fail if we
3209 * Makefile.in: Regenerate.
3213 * Makefile.am: Rebuild dependency.
3214 * Makefile.in: Rebuild.
3218 * Makefile.in, configure: regenerate
3219 * disassemble.c (disassembler): Recognize ARCH_m68hc12,
3221 * m68hc11-dis.c (read_memory, print_insn, print_insn_m68hc12):
3223 * configure.in: Recognize m68hc12 and m68hc11.
3224 * m68hc11-dis.c, m68hc11-opc.c: New files for support of m68hc1x
3225 * Makefile.am (CFILES, ALL_MACHINES): New files for disassembly
3226 and opcode generation for m68hc11 and m68hc12.
3230 * disassemble.c (disassembler): Refer to the PowerPC 620 using
3231 bfd_mach_ppc_620 instead of 620.
3235 * h8300-dis.c: Fix formatting.
3236 (bfd_h8_disassemble): Distinguish adds/subs, inc/dec.[wl]
3241 * avr-dis.c (avr_operand): Bugfix for jmp/call address.
3245 * avr-dis.c: completely rewritten.
3249 * h8300-dis.c: Follow the GNU coding style.
3250 (bfd_h8_disassemble) Fix a typo.
3254 * h8300-dis.c (bfd_h8_disassemble_init): Fix a typo.
3255 (bfd_h8_disassemble): Distinguish the operand size of inc/dev.[wl]
3256 correctly. Fix a typo.
3260 * opintl.h (_(String)): Explain why dgettext is used instead of
3265 * opintl.h (gettext, dgettext, dcgettext, textdomain,
3266 bindtextdomain): Replace defines with those from intl/libgettext.h
3267 to quieten gcc warnings.
3271 * Makefile.am: Update dependencies with "make dep-am"
3272 * Makefile.in: Regenerate.
3276 * m10300-dis.c (disassemble): Don't assume 32-bit longs when
3277 sign-extending operands.
3281 * d10v-opc.c (d10v_opcodes): add ALONE tag to all short branches
3286 * Makefile.am (LIBIBERTY): Define.
3290 * mips-dis.c (REGISTER_NAMES): Rename to STD_REGISTER_NAMES.
3291 (STD_REGISTER_NAMES): New name for REGISTER_NAMES.
3292 (reg_names): Rename to std_reg_names. Change it to a char **
3294 (std_reg_names): New name for reg_names.
3295 (set_mips_isa_type): Set reg_names to point to std_reg_names by
3300 * fr30-desc.h: Partially regenerated to account for changed
3301 CGEN_MAX_* -> CGEN_ACTUAL_MAX_* macros.
3302 * m32r-desc.h: Ditto.
3306 * arm-opc.h: Use upper case for flasg in MSR and MRS
3307 instructions. Allow any bit to be set in the field_mask of
3308 the MSR instruction.
3310 * arm-dis.c (print_insn_arm): Decode _x and _s bits of the
3311 field_mask of an MSR instruction.
3315 * arm-opc.h: Disassembly of thumb ldsb/ldsh
3316 instructions changed to ldrsb/ldrsh.
3320 * mips-dis.c (print_insn_arg): Don't mask top 32 bits of 64-bit
3321 target addresses for 'jal' and 'j'.
3325 * ppc-opc.c (powerpc_opcodes): Make the predicted-branch opcodes
3326 also available in common mode when powerpc syntax is being used.
3330 * m68k-dis.c (dummy_printer): Add ATTRIBUTE_UNUSED to args.
3331 (dummy_print_address): Ditto.
3335 * tic54x-opc.c: New.
3336 * tic54x-dis.c: New.
3337 * disassemble.c (disassembler): Add ARCH_tic54x.
3338 * configure.in: Added tic54x target.
3340 * Makefile.am: Add tic54x dependencies.
3341 * Makefile.in: Ditto.
3345 * ppc-opc.c (VA, VB, VC, VD, VS, SIMM, UIMM, SHB): New macros, for
3346 vector unit operands.
3347 (VX, VX_MASK, VXA, VXA_MASK, VXR, VXR_MASK): New macros, for vector
3348 unit instruction formats.
3349 (PPCVEC): New macro, mask for vector instructions.
3350 (powerpc_operands): Add table entries for above operand types.
3351 (powerpc_opcodes): Add table entries for vector instructions.
3353 * ppc-dis.c (print_insn_big_powerpc): Add PPC_OPCODE_ALTIVEC to mask.
3354 (print_insn_little_powerpc): Likewise.
3355 (print_insn_powerpc): Prepend 'v' when printing vector registers.
3359 * configure.in: Add bfd_powerpc_64_arch.
3360 * disassemble.c (disassembler): Use print_insn_big_powerpc for
3365 * fr30-desc.c (fr30_cgen_cpu_open): Initialise signed_overflow
3370 * avr-dis.c (reg_fmul_d): New. Extract destination register from
3372 (reg_fmul_r): New. Extract source register from FMUL instruction.
3373 (reg_muls_d): New. Extract destination register from MULS instruction.
3374 (reg_muls_r): New. Extract source register from MULS instruction.
3375 (reg_movw_d): New. Extract destination register from MOVW instruction.
3376 (reg_movw_r): New. Extract source register from MOVW instruction.
3377 (print_insn_avr): Handle MOVW, MULS, MULSU, FMUL, FMULS, FMULSU,
3378 EICALL, EIJMP, LPM r,Z, ELPM r,Z, SPM, ESPM instructions.
3382 * ia64-gen.c (general): Add an ordered table of primary
3383 opcode names, as well as priority fields to disassembly data
3384 structures to enforce a preferred disassembly format based on the
3385 ordering of the opcode tables.
3386 (load_insn_classes): Show a useful message if IC tables are missing.
3387 (load_depfile): Ditto.
3388 * ia64-asmtab.h (struct ia64_dis_names ): Add priority flag to
3389 distinguish preferred disassembly.
3390 * ia64-opc-f.c: Reorder some insn for preferred disassembly
3391 format. Fix incorrect flag on fma.s/fma.s.s0.
3392 * ia64-opc.c: Scan *all* disassembly matches and use the one with
3393 the highest priority.
3394 * ia64-opc-b.c: Use more abbreviations.
3395 * ia64-asmtab.c: Regenerate.
3399 * hppa-dis.c (extract_16): New function.
3400 (print_insn_hppa): Fix incorrect handling of 'fe'. Added handling of
3401 new operand types l,y,&,fe,fE,fx.
3409 * Makefile.am (HFILES): Add ia64-asmtab.h, ia64-opc.h.
3410 (CFILES): Add ia64-dis.c, ia64-opc-a.c, ia64-opc-b.c, ia64-opc-f.c,
3411 ia64-opc-i.c, ia64-opc-m.c, ia64-opc-d.c, ia64-opc.c, ia64-gen.c,
3413 (ALL_MACHINES): Add ia64-dis.lo, ia64-opc.lo.
3414 (ia64-ic.tbl, ia64-raw.tbl, ia64-waw.tbl, ia64-war.tbl, ia64-gen,
3415 ia64-gen.o, ia64-asmtab.c, ia64-dis.lo, ia64-opc.lo): New rules.
3416 * Makefile.in: Rebuild.
3417 * configure Rebuild.
3418 * configure.in (bfd_ia64_arch): New target.
3419 * disassemble.c (ARCH_ia64): Define.
3420 (disassembler): Support ARCH_ia64.
3421 * ia64-asmtab.c, ia64-asmtab.h, ia64-dis.c, ia64-gen.c ia64-ic.tbl,
3422 ia64-opc-a.c, ia64-opc-b.c, ia64-opc-d.c ia64-opc-f.c, ia64-opc-i.c,
3423 ia64-opc-m.c, ia64-opc-x.c, ia64-opc.c, ia64-opc.h, ia64-raw.tbl,
3424 ia64-war.tbl, ia64-waw.tbl: New files.
3428 * m10300-dis.c (HAVE_AM30, HAVE_AM33): Define.
3429 (disassemble): Use them.
3433 * sysdep.h: Include "ansidecl.h" not <ansidecl.h>
3434 * Makefile.am: Update dependencies.
3435 * Makefile.in: Regenerate.
3439 * a29k-dis.c, alpha-dis.c, alpha-opc.c, arc-dis.c, arc-opc.c,
3440 avr-dis.c, d10v-dis.c, d10v-opc.c, d30v-dis.c, d30v-opc.c,
3441 disassemble.c, h8300-dis.c, h8500-dis.c, hppa-dis.c, i370-dis.c,
3442 i370-opc.c, i960-dis.c, m10200-dis.c, m10200-opc.c, m10300-dis.c,
3443 m10300-opc.c, m68k-dis.c, m68k-opc.c, m88k-dis.c, mcore-dis.c,
3444 mips-dis.c, mips-opc.c, mips16-opc.c, pj-dis.c, pj-opc.c,
3445 ppc-dis.c, ppc-opc.c, sh-dis.c, sparc-dis.c, sparc-opc.c,
3446 tic80-dis.c, tic80-opc.c, v850-dis.c, v850-opc.c, vax-dis.c,
3447 w65-dis.c, z8k-dis.c, z8kgen.c: Include sysdep.h. Remove
3448 ansidecl.h as sysdep.h includes it.
3452 * configure.in (WARN_CFLAGS): Set to -W -Wall by default. Add
3453 --enable-build-warnings option.
3454 * Makefile.am (AM_CFLAGS, WARN_CFLAGS): Add definitions.
3455 * Makefile.in, configure: Re-generate.
3459 * sh-opc.h (sh_table): Use A_DISP_PC / PCRELIMM_8BY2 for ldre & ldrs.
3460 stc GBR,@-<REG_N> is available for arch_sh1_up.
3461 Group parallel processing insn with identical mnemonics together.
3462 Make three-operand psha / pshl come first.
3466 * sh-opc.h (sh_nibble_type): Remove DISP_8 and DISP_4.
3467 Split IMM_[48]{,BY[24]} into IMM[01]_[48]{,BY[24]}. Add REPEAT.
3468 (sh_arg_type): Add A_PC.
3469 (sh_table): Update entries using immediates. Add repeat.
3470 * sh-dis.c (print_insn_shx): Remove DISP_8 and DISP_4.
3471 Split IMM_[48]{,BY[24]} into IMM[01]_[48]{,BY[24]}. Add REPEAT.
3475 * po/opcodes.pot: Regenerate.
3477 * Makefile.am (MKDEP): Use gcc -MM rather than mkdep.
3478 (DEP): Quote when passing vars to sub-make. Add warning message
3480 (DEP1): Rewrite for "gcc -MM".
3481 (CLEANFILES): Add DEP2.
3482 Update dependencies.
3483 * Makefile.in: Regenerate.
3487 * avr-dis.c: Syntax cleanup.
3488 (add0fff): Print the pc relative address as a signed number.
3489 (add03f8): Likewise.
3493 * disassemble.c (disassembler_usage): Don't use a prototype. Mark
3494 the parameter ATTRIBUTE_UNUSED.
3495 * ppc-opc.c: Add ATTRIBUTE_UNUSED as needed.
3499 * m10300-opc.c: SP-based offsets are always unsigned.
3503 * arm-opc.h (thumb_opcodes): Disassemble 0xde.. to "bal"
3504 [branch always] instead of "undefined".
3508 * d30v-opc.c (d30v_format_table): Move SHORT_AR to end of list of
3509 short instructions, from end of list of long instructions.
3513 * Makefile.am (CFILES): Add avr-dis.c.
3514 (ALL_MACHINES): Add avr-dis.lo.
3518 * avr-dis.c (add0fff, add03f8): Don't use structure bitfields to
3520 (print_insn_avr): Call function via pointer in K&R compatible way.
3521 (dispLDD, regPP, reg50, reg104, reg40, reg20w, lit404, lit204,
3522 add0fff, add03f8): Convert to old style function declaration and
3524 (avrdis_opcode): Add prototype.
3528 * avr-dis.c: New file. AVR disassembler.
3529 * configure.in (bfd_avr_arch): New architecture support.
3530 * disassemble.c: Likewise.
3531 * configure: Regenerate.
3535 * sh-opc.h (sh_table): ldre and ldrs have a *signed* displacement.
3539 * d30v-dis.c (print_insn): Remove d*i hacks. Use per-operand
3540 flag to determine if operand is pc-relative.
3542 (d30v_format_table):
3543 (REL6S3): Renamed from IMM6S3.
3544 Added flag OPERAND_PCREL.
3545 (REL12S3, REL18S3, REL32): Split from IMM12S3, IMM18S3, REL32, with
3546 added flag OPERAND_PCREL.
3547 (IMM12S3U): Replaced with REL12S3.
3548 (SHORT_D2, LONG_D): Delay target is pc-relative.
3549 (SHORT_B2r, SHORT_B3r, SHORT_B3br, SHORT_D2r, LONG_Ur, LONG_2r):
3550 Split from SHORT_B2, SHORT_D2, SHORT_B3b, SHORT_D2, LONG_U, LONG_2r,
3551 using the REL* operands.
3552 (LONG_2br, LONG_Dr): Likewise, from LONG_2b, LONG_D.
3553 (SHORT_D1r, SHORT_D2Br, LONG_Dbr): Renamed from SHORT_D1, SHORT_D2B,
3554 LONG_Db, using REL* operands.
3555 (SHORT_U, SHORT_A5S): Removed stray alternatives.
3556 (d30v_opcode_table): Use new *r formats.
3560 * m32r-desc.c (m32r_cgen_cpu_open): Replace 'flags' with
3561 'signed_overflow_ok_p'.
3565 * Makefile.am (stamp-lib): Use $(LIBTOOL) --config to get the
3566 name of the libtool directory.
3567 * Makefile.in: Rebuild.
3571 * cgen-opc.c (cgen_set_signed_overflow_ok): New function.
3572 (cgen_clear_signed_overflow_ok): New function.
3573 (cgen_signed_overflow_ok_p): New function.
3577 * m32r-asm.c, m32r-desc.c, m32r-desc.h, m32r-dis.c,
3578 m32r-ibld.c, m32r-opc.h: Rebuild.
3582 * i370-dis.c, i370-opc.c: New.
3584 * disassemble.c (ARCH_i370): Define.
3585 (disassembler): Handle it.
3587 * Makefile.am: Add support for Linux/IBM 370.
3588 * configure.in: Likewise.
3590 * Makefile.in: Regenerate.
3591 * configure: Likewise.
3595 * d30v-opc.c (d30v_opcode_tab) : Added FLAG_NOT_WITH_ADDSUBppp to
3596 ST2H, STB, STH, STHH, STW and ST2H opcodes to prohibit parallel
3601 * mips-dis.c (_print_insn_mips): New arg for OPCODE_IS_MEMBER:
3603 * mips-opc.c (G6): New define.
3604 (mips_builtin_op): Add "move" definition for -gp32.
3609 * ppc-opc.c: Correct dcread--it takes 3 arguments, not 2.
3613 * dis-buf.c (buffer_read_memory): Change `length' param and all int
3618 * sh-dis.c (print_movxy, print_insn_ddt, print_dsp_reg): New functions.
3619 (print_insn_ppi): Likewise.
3620 (print_insn_shx): Use info->mach to select appropriate insn set.
3621 Add support for sh-dsp. Remove FD_REG_N support.
3622 * sh-opc.h (sh_nibble_type): Add new values for sh-dsp support.
3623 (sh_arg_type): Likewise. Remove FD_REG_N.
3624 (sh_dsp_reg_nums): New enum.
3625 (arch_sh1, arch_sh2, arch_sh3, arch_sh3e, arch_sh4): New macros.
3626 (arch_sh_dsp, arch_sh3_dsp, arch_sh1_up, arch_sh2_up): Likewise.
3627 (arch_sh3_up, arch_sh3e_up, arch_sh4_up, arch_sh_dsp_up): Likewise.
3628 (arch_sh3_dsp_up): Likewise.
3629 (sh_opcode_info): New field: arch.
3630 (sh_table): Split up insn with FD_REG_N into ones with F_REG_N and
3631 D_REG_N. Fill in arch field. Add sh-dsp insns.
3635 * arm-dis.c: Change flavor name from atpcs-special to
3636 special-atpcs to prevent name conflict in gdb.
3637 (get_arm_regname_num_options, set_arm_regname_option,
3638 get_arm_regnames): New functions. API to access the several
3639 flavor of register names. Note: Used by gdb.
3640 (print_insn_thumb): Use the register name entry from the currently
3641 selected flavor for LR and PC.
3645 * mcore-opc.h (enum mcore_opclass): Add MULSH and OPSR
3647 (mcore_table): Add "idly4", "psrclr", "psrset", "mulsh" and
3648 "mulsh.h" instructions.
3649 * mcore-dis.c (imsk array): Add masks for MULSH and OPSR
3651 (print_insn_mcore): Add support for little endian targets.
3652 Add support for MULSH and OPSR classes.
3656 * arm-dis.c (parse_arm_diassembler_option): Rename again.
3657 Previous delat did not take.
3661 * dis-buf.c (buffer_read_memory): Use octets_per_byte field
3662 to adjust target address bounds checking and calculate the
3663 appropriate octet offset into data.
3667 * arm-dis.c: (parse_disassembler_option): Rename to
3668 parse_arm_disassembler_option and allow to be exported.
3670 * disassemble.c (disassembler_usage): New function: Print out any
3671 target specific disassembler options.
3672 Call arm_disassembler_options() if the ARM architecture is being
3675 * arm-dis.c (NUM_ELEM): Define this macro if not already
3677 (arm_regname): New struct type for ARM register names.
3678 (arm_toggle_regnames): Delete.
3679 (parse_disassembler_option): Use register name structure.
3680 (print_insn): New function: Combines duplicate code found in
3681 print_insn_big_arm and print_insn_little_arm.
3682 (print_insn_big_arm): Call print_insn.
3683 (print_insn_little_arm): Call print_insn.
3684 (print_arm_disassembler_options): Display list of supported,
3685 ARM specific disassembler options.
3689 * arm-dis.c (printf_insn_big_arm): Treat ELF symbols with the
3690 ARM_STT_16BIT flag as Thumb code symbols.
3692 * arm-dis.c (printf_insn_little_arm): Ditto.
3696 * arm-dis.c (printf_insn_thumb): Prevent double dumping
3697 of raw thumb instructions.
3701 * mcore-opc.h (mcore_table): Add "add" as an alias for "addu".
3705 * arm-dis.c (streq): New macro.
3706 (strneq): New macro.
3707 (force_thumb): ew local variable.
3708 (parse_disassembler_option): New function: Parse a single, ARM
3709 specific disassembler command line switch.
3710 (parse_disassembler_option): Call parse_disassembler_option to
3711 parse individual command line switches.
3712 (print_insn_big_arm): Check force_thumb.
3713 (print_insn_little_arm): Check force_thumb.
3715 For older changes see ChangeLog-9899
3721 version-control: never