1 /* tc-sh.c -- Assemble code for the Hitachi Super-H
2 Copyright 1993, 1994, 1995, 1996, 1997, 1998, 1999, 2000, 2001, 2002
3 Free Software Foundation, Inc.
5 This file is part of GAS, the GNU Assembler.
7 GAS is free software; you can redistribute it and/or modify
8 it under the terms of the GNU General Public License as published by
9 the Free Software Foundation; either version 2, or (at your option)
12 GAS is distributed in the hope that it will be useful,
13 but WITHOUT ANY WARRANTY; without even the implied warranty of
14 MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 GNU General Public License for more details.
17 You should have received a copy of the GNU General Public License
18 along with GAS; see the file COPYING. If not, write to
19 the Free Software Foundation, 59 Temple Place - Suite 330,
20 Boston, MA 02111-1307, USA. */
29 #include "opcodes/sh-opc.h"
30 #include "safe-ctype.h"
31 #include "struc-symbol.h"
37 #include "dwarf2dbg.h"
43 expressionS immediate;
47 const char comment_chars[] = "!";
48 const char line_separator_chars[] = ";";
49 const char line_comment_chars[] = "!#";
51 static void s_uses PARAMS ((int));
53 static void sh_count_relocs PARAMS ((bfd *, segT, PTR));
54 static void sh_frob_section PARAMS ((bfd *, segT, PTR));
56 static void s_uacons PARAMS ((int));
57 static sh_opcode_info *find_cooked_opcode PARAMS ((char **));
58 static unsigned int assemble_ppi PARAMS ((char *, sh_opcode_info *));
59 static void little PARAMS ((int));
60 static void big PARAMS ((int));
61 static int parse_reg PARAMS ((char *, int *, int *));
62 static char *parse_exp PARAMS ((char *, sh_operand_info *));
63 static char *parse_at PARAMS ((char *, sh_operand_info *));
64 static void get_operand PARAMS ((char **, sh_operand_info *));
65 static char *get_operands
66 PARAMS ((sh_opcode_info *, char *, sh_operand_info *));
67 static sh_opcode_info *get_specific
68 PARAMS ((sh_opcode_info *, sh_operand_info *));
69 static void insert PARAMS ((char *, int, int, sh_operand_info *));
70 static void build_relax PARAMS ((sh_opcode_info *, sh_operand_info *));
71 static char *insert_loop_bounds PARAMS ((char *, sh_operand_info *));
72 static unsigned int build_Mytes
73 PARAMS ((sh_opcode_info *, sh_operand_info *));
76 static void sh_elf_cons PARAMS ((int));
78 inline static int sh_PIC_related_p PARAMS ((symbolS *));
79 static int sh_check_fixup PARAMS ((expressionS *, bfd_reloc_code_real_type *));
80 inline static char *sh_end_of_match PARAMS ((char *, char *));
82 symbolS *GOT_symbol; /* Pre-defined "_GLOBAL_OFFSET_TABLE_" */
87 int ignore ATTRIBUTE_UNUSED;
89 if (! target_big_endian)
90 as_bad (_("directive .big encountered when option -big required"));
92 /* Stop further messages. */
93 target_big_endian = 1;
98 int ignore ATTRIBUTE_UNUSED;
100 if (target_big_endian)
101 as_bad (_("directive .little encountered when option -little required"));
103 /* Stop further messages. */
104 target_big_endian = 0;
107 /* This table describes all the machine specific pseudo-ops the assembler
108 has to support. The fields are:
109 pseudo-op name without dot
110 function to call to execute this pseudo-op
111 Integer arg to pass to the function. */
113 const pseudo_typeS md_pseudo_table[] =
116 {"long", sh_elf_cons, 4},
117 {"int", sh_elf_cons, 4},
118 {"word", sh_elf_cons, 2},
119 {"short", sh_elf_cons, 2},
125 {"form", listing_psize, 0},
126 {"little", little, 0},
127 {"heading", listing_title, 0},
128 {"import", s_ignore, 0},
129 {"page", listing_eject, 0},
130 {"program", s_ignore, 0},
132 {"uaword", s_uacons, 2},
133 {"ualong", s_uacons, 4},
134 {"uaquad", s_uacons, 8},
135 {"2byte", s_uacons, 2},
136 {"4byte", s_uacons, 4},
137 {"8byte", s_uacons, 8},
139 {"file", dwarf2_directive_file, 0 },
140 {"loc", dwarf2_directive_loc, 0 },
143 {"mode", s_sh64_mode, 0 },
145 /* Have the old name too. */
146 {"isa", s_sh64_mode, 0 },
148 /* Assert that the right ABI is used. */
149 {"abi", s_sh64_abi, 0 },
151 { "vtable_inherit", sh64_vtable_inherit, 0 },
152 { "vtable_entry", sh64_vtable_entry, 0 },
153 #endif /* HAVE_SH64 */
157 /*int md_reloc_size; */
159 int sh_relax; /* set if -relax seen */
161 /* Whether -small was seen. */
165 /* Whether -dsp was seen. */
169 /* The bit mask of architectures that could
170 accomodate the insns seen so far. */
171 static int valid_arch;
173 const char EXP_CHARS[] = "eE";
175 /* Chars that mean this number is a floating point constant. */
178 const char FLT_CHARS[] = "rRsSfFdDxXpP";
180 #define C(a,b) ENCODE_RELAX(a,b)
182 #define ENCODE_RELAX(what,length) (((what) << 4) + (length))
183 #define GET_WHAT(x) ((x>>4))
185 /* These are the three types of relaxable instrction. */
186 /* These are the types of relaxable instructions; except for END which is
189 #define COND_JUMP_DELAY 2
190 #define UNCOND_JUMP 3
194 /* A 16-bit (times four) pc-relative operand, at most expanded to 32 bits. */
195 #define SH64PCREL16_32 4
196 /* A 16-bit (times four) pc-relative operand, at most expanded to 64 bits. */
197 #define SH64PCREL16_64 5
199 /* Variants of the above for adjusting the insn to PTA or PTB according to
201 #define SH64PCREL16PT_32 6
202 #define SH64PCREL16PT_64 7
204 /* A MOVI expansion, expanding to at most 32 or 64 bits. */
205 #define MOVI_IMM_32 8
206 #define MOVI_IMM_32_PCREL 9
207 #define MOVI_IMM_64 10
208 #define MOVI_IMM_64_PCREL 11
211 #else /* HAVE_SH64 */
215 #endif /* HAVE_SH64 */
221 #define UNDEF_WORD_DISP 4
227 #define UNDEF_SH64PCREL 0
228 #define SH64PCREL16 1
229 #define SH64PCREL32 2
230 #define SH64PCREL48 3
231 #define SH64PCREL64 4
232 #define SH64PCRELPLT 5
240 #define MOVI_GOTOFF 6
242 #endif /* HAVE_SH64 */
244 /* Branch displacements are from the address of the branch plus
245 four, thus all minimum and maximum values have 4 added to them. */
248 #define COND8_LENGTH 2
250 /* There is one extra instruction before the branch, so we must add
251 two more bytes to account for it. */
252 #define COND12_F 4100
253 #define COND12_M -4090
254 #define COND12_LENGTH 6
256 #define COND12_DELAY_LENGTH 4
258 /* ??? The minimum and maximum values are wrong, but this does not matter
259 since this relocation type is not supported yet. */
260 #define COND32_F (1<<30)
261 #define COND32_M -(1<<30)
262 #define COND32_LENGTH 14
264 #define UNCOND12_F 4098
265 #define UNCOND12_M -4092
266 #define UNCOND12_LENGTH 2
268 /* ??? The minimum and maximum values are wrong, but this does not matter
269 since this relocation type is not supported yet. */
270 #define UNCOND32_F (1<<30)
271 #define UNCOND32_M -(1<<30)
272 #define UNCOND32_LENGTH 14
275 /* The trivial expansion of a SH64PCREL16 relaxation is just a "PT label,
276 TRd" as is the current insn, so no extra length. Note that the "reach"
277 is calculated from the address *after* that insn, but the offset in the
278 insn is calculated from the beginning of the insn. We also need to
279 take into account the implicit 1 coded as the "A" in PTA when counting
280 forward. If PTB reaches an odd address, we trap that as an error
281 elsewhere, so we don't have to have different relaxation entries. We
282 don't add a one to the negative range, since PTB would then have the
283 farthest backward-reaching value skipped, not generated at relaxation. */
284 #define SH64PCREL16_F (32767 * 4 - 4 + 1)
285 #define SH64PCREL16_M (-32768 * 4 - 4)
286 #define SH64PCREL16_LENGTH 0
288 /* The next step is to change that PT insn into
289 MOVI ((label - datalabel Ln) >> 16) & 65535, R25
290 SHORI (label - datalabel Ln) & 65535, R25
293 which means two extra insns, 8 extra bytes. This is the limit for the
296 The expressions look a bit bad since we have to adjust this to avoid overflow on a
298 #define SH64PCREL32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
299 #define SH64PCREL32_LENGTH (2 * 4)
301 /* Similarly, we just change the MOVI and add a SHORI for the 48-bit
303 #if BFD_HOST_64BIT_LONG
304 /* The "reach" type is long, so we can only do this for a 64-bit-long
306 #define SH64PCREL32_M (((long) -1 << 30) * 2 - 4)
307 #define SH64PCREL48_F ((((long) 1 << 47) - 1) - 4)
308 #define SH64PCREL48_M (((long) -1 << 47) - 4)
309 #define SH64PCREL48_LENGTH (3 * 4)
311 /* If the host does not have 64-bit longs, just make this state identical
312 in reach to the 32-bit state. Note that we have a slightly incorrect
313 reach, but the correct one above will overflow a 32-bit number. */
314 #define SH64PCREL32_M (((long) -1 << 30) * 2)
315 #define SH64PCREL48_F SH64PCREL32_F
316 #define SH64PCREL48_M SH64PCREL32_M
317 #define SH64PCREL48_LENGTH (3 * 4)
318 #endif /* BFD_HOST_64BIT_LONG */
320 /* And similarly for the 64-bit expansion; a MOVI + SHORI + SHORI + SHORI
322 #define SH64PCREL64_LENGTH (4 * 4)
324 /* For MOVI, we make the MOVI + SHORI... expansion you can see in the
325 SH64PCREL expansions. The PCREL one is similar, but the other has no
326 pc-relative reach; it must be fully expanded in
327 shmedia_md_estimate_size_before_relax. */
328 #define MOVI_16_LENGTH 0
329 #define MOVI_16_F (32767 - 4)
330 #define MOVI_16_M (-32768 - 4)
331 #define MOVI_32_LENGTH 4
332 #define MOVI_32_F ((((long) 1 << 30) - 1) * 2 + 1 - 4)
333 #define MOVI_48_LENGTH 8
335 #if BFD_HOST_64BIT_LONG
336 /* The "reach" type is long, so we can only do this for a 64-bit-long
338 #define MOVI_32_M (((long) -1 << 30) * 2 - 4)
339 #define MOVI_48_F ((((long) 1 << 47) - 1) - 4)
340 #define MOVI_48_M (((long) -1 << 47) - 4)
342 /* If the host does not have 64-bit longs, just make this state identical
343 in reach to the 32-bit state. Note that we have a slightly incorrect
344 reach, but the correct one above will overflow a 32-bit number. */
345 #define MOVI_32_M (((long) -1 << 30) * 2)
346 #define MOVI_48_F MOVI_32_F
347 #define MOVI_48_M MOVI_32_M
348 #endif /* BFD_HOST_64BIT_LONG */
350 #define MOVI_64_LENGTH 12
351 #endif /* HAVE_SH64 */
353 #define EMPTY { 0, 0, 0, 0 }
355 const relax_typeS md_relax_table[C (END, 0)] = {
356 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
357 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
360 /* C (COND_JUMP, COND8) */
361 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP, COND12) },
362 /* C (COND_JUMP, COND12) */
363 { COND12_F, COND12_M, COND12_LENGTH, C (COND_JUMP, COND32), },
364 /* C (COND_JUMP, COND32) */
365 { COND32_F, COND32_M, COND32_LENGTH, 0, },
366 /* C (COND_JUMP, UNDEF_WORD_DISP) */
367 { 0, 0, COND32_LENGTH, 0, },
369 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
372 /* C (COND_JUMP_DELAY, COND8) */
373 { COND8_F, COND8_M, COND8_LENGTH, C (COND_JUMP_DELAY, COND12) },
374 /* C (COND_JUMP_DELAY, COND12) */
375 { COND12_F, COND12_M, COND12_DELAY_LENGTH, C (COND_JUMP_DELAY, COND32), },
376 /* C (COND_JUMP_DELAY, COND32) */
377 { COND32_F, COND32_M, COND32_LENGTH, 0, },
378 /* C (COND_JUMP_DELAY, UNDEF_WORD_DISP) */
379 { 0, 0, COND32_LENGTH, 0, },
381 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
384 /* C (UNCOND_JUMP, UNCOND12) */
385 { UNCOND12_F, UNCOND12_M, UNCOND12_LENGTH, C (UNCOND_JUMP, UNCOND32), },
386 /* C (UNCOND_JUMP, UNCOND32) */
387 { UNCOND32_F, UNCOND32_M, UNCOND32_LENGTH, 0, },
389 /* C (UNCOND_JUMP, UNDEF_WORD_DISP) */
390 { 0, 0, UNCOND32_LENGTH, 0, },
392 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
395 /* C (SH64PCREL16_32, SH64PCREL16) */
397 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_32, SH64PCREL32) },
398 /* C (SH64PCREL16_32, SH64PCREL32) */
399 { 0, 0, SH64PCREL32_LENGTH, 0 },
401 /* C (SH64PCREL16_32, SH64PCRELPLT) */
402 { 0, 0, SH64PCREL32_LENGTH, 0 },
404 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
406 /* C (SH64PCREL16_64, SH64PCREL16) */
408 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16_64, SH64PCREL32) },
409 /* C (SH64PCREL16_64, SH64PCREL32) */
410 { SH64PCREL32_F, SH64PCREL32_M, SH64PCREL32_LENGTH, C (SH64PCREL16_64, SH64PCREL48) },
411 /* C (SH64PCREL16_64, SH64PCREL48) */
412 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16_64, SH64PCREL64) },
413 /* C (SH64PCREL16_64, SH64PCREL64) */
414 { 0, 0, SH64PCREL64_LENGTH, 0 },
415 /* C (SH64PCREL16_64, SH64PCRELPLT) */
416 { 0, 0, SH64PCREL64_LENGTH, 0 },
418 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
420 /* C (SH64PCREL16PT_32, SH64PCREL16) */
422 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_32, SH64PCREL32) },
423 /* C (SH64PCREL16PT_32, SH64PCREL32) */
424 { 0, 0, SH64PCREL32_LENGTH, 0 },
426 /* C (SH64PCREL16PT_32, SH64PCRELPLT) */
427 { 0, 0, SH64PCREL32_LENGTH, 0 },
429 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
431 /* C (SH64PCREL16PT_64, SH64PCREL16) */
433 { SH64PCREL16_F, SH64PCREL16_M, SH64PCREL16_LENGTH, C (SH64PCREL16PT_64, SH64PCREL32) },
434 /* C (SH64PCREL16PT_64, SH64PCREL32) */
438 C (SH64PCREL16PT_64, SH64PCREL48) },
439 /* C (SH64PCREL16PT_64, SH64PCREL48) */
440 { SH64PCREL48_F, SH64PCREL48_M, SH64PCREL48_LENGTH, C (SH64PCREL16PT_64, SH64PCREL64) },
441 /* C (SH64PCREL16PT_64, SH64PCREL64) */
442 { 0, 0, SH64PCREL64_LENGTH, 0 },
443 /* C (SH64PCREL16PT_64, SH64PCRELPLT) */
444 { 0, 0, SH64PCREL64_LENGTH, 0},
446 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
448 /* C (MOVI_IMM_32, UNDEF_MOVI) */
449 { 0, 0, MOVI_32_LENGTH, 0 },
450 /* C (MOVI_IMM_32, MOVI_16) */
451 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32, MOVI_32) },
452 /* C (MOVI_IMM_32, MOVI_32) */
453 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, 0 },
455 /* C (MOVI_IMM_32, MOVI_GOTOFF) */
456 { 0, 0, MOVI_32_LENGTH, 0 },
457 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
459 /* C (MOVI_IMM_32_PCREL, MOVI_16) */
461 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_32_PCREL, MOVI_32) },
462 /* C (MOVI_IMM_32_PCREL, MOVI_32) */
463 { 0, 0, MOVI_32_LENGTH, 0 },
465 /* C (MOVI_IMM_32_PCREL, MOVI_PLT) */
466 { 0, 0, MOVI_32_LENGTH, 0 },
468 /* C (MOVI_IMM_32_PCREL, MOVI_GOTPC) */
469 { 0, 0, MOVI_32_LENGTH, 0 },
470 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
472 /* C (MOVI_IMM_64, UNDEF_MOVI) */
473 { 0, 0, MOVI_64_LENGTH, 0 },
474 /* C (MOVI_IMM_64, MOVI_16) */
475 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64, MOVI_32) },
476 /* C (MOVI_IMM_64, MOVI_32) */
477 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64, MOVI_48) },
478 /* C (MOVI_IMM_64, MOVI_48) */
479 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64, MOVI_64) },
480 /* C (MOVI_IMM_64, MOVI_64) */
481 { 0, 0, MOVI_64_LENGTH, 0 },
483 /* C (MOVI_IMM_64, MOVI_GOTOFF) */
484 { 0, 0, MOVI_64_LENGTH, 0 },
485 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
487 /* C (MOVI_IMM_64_PCREL, MOVI_16) */
489 { MOVI_16_F, MOVI_16_M, MOVI_16_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_32) },
490 /* C (MOVI_IMM_64_PCREL, MOVI_32) */
491 { MOVI_32_F, MOVI_32_M, MOVI_32_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_48) },
492 /* C (MOVI_IMM_64_PCREL, MOVI_48) */
493 { MOVI_48_F, MOVI_48_M, MOVI_48_LENGTH, C (MOVI_IMM_64_PCREL, MOVI_64) },
494 /* C (MOVI_IMM_64_PCREL, MOVI_64) */
495 { 0, 0, MOVI_64_LENGTH, 0 },
496 /* C (MOVI_IMM_64_PCREL, MOVI_PLT) */
497 { 0, 0, MOVI_64_LENGTH, 0 },
499 /* C (MOVI_IMM_64_PCREL, MOVI_GOTPC) */
500 { 0, 0, MOVI_64_LENGTH, 0 },
501 EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY, EMPTY,
503 #endif /* HAVE_SH64 */
509 static struct hash_control *opcode_hash_control; /* Opcode mnemonics */
513 /* Determinet whether the symbol needs any kind of PIC relocation. */
516 sh_PIC_related_p (sym)
524 if (sym == GOT_symbol)
528 if (sh_PIC_related_p (*symbol_get_tc (sym)))
532 exp = symbol_get_value_expression (sym);
534 return (exp->X_op == O_PIC_reloc
535 || sh_PIC_related_p (exp->X_add_symbol)
536 || sh_PIC_related_p (exp->X_op_symbol));
539 /* Determine the relocation type to be used to represent the
540 expression, that may be rearranged. */
543 sh_check_fixup (main_exp, r_type_p)
544 expressionS *main_exp;
545 bfd_reloc_code_real_type *r_type_p;
547 expressionS *exp = main_exp;
549 /* This is here for backward-compatibility only. GCC used to generated:
551 f@PLT + . - (.LPCS# + 2)
553 but we'd rather be able to handle this as a PIC-related reference
554 plus/minus a symbol. However, gas' parser gives us:
556 O_subtract (O_add (f@PLT, .), .LPCS#+2)
558 so we attempt to transform this into:
560 O_subtract (f@PLT, O_subtract (.LPCS#+2, .))
562 which we can handle simply below. */
563 if (exp->X_op == O_subtract)
565 if (sh_PIC_related_p (exp->X_op_symbol))
568 exp = symbol_get_value_expression (exp->X_add_symbol);
570 if (exp && sh_PIC_related_p (exp->X_op_symbol))
573 if (exp && exp->X_op == O_add
574 && sh_PIC_related_p (exp->X_add_symbol))
576 symbolS *sym = exp->X_add_symbol;
578 exp->X_op = O_subtract;
579 exp->X_add_symbol = main_exp->X_op_symbol;
581 main_exp->X_op_symbol = main_exp->X_add_symbol;
582 main_exp->X_add_symbol = sym;
584 main_exp->X_add_number += exp->X_add_number;
585 exp->X_add_number = 0;
590 else if (exp->X_op == O_add && sh_PIC_related_p (exp->X_op_symbol))
593 if (exp->X_op == O_symbol || exp->X_op == O_add || exp->X_op == O_subtract)
596 if (exp->X_add_symbol
597 && (exp->X_add_symbol == GOT_symbol
599 && *symbol_get_tc (exp->X_add_symbol) == GOT_symbol)))
603 case BFD_RELOC_SH_IMM_LOW16:
604 *r_type_p = BFD_RELOC_SH_GOTPC_LOW16;
607 case BFD_RELOC_SH_IMM_MEDLOW16:
608 *r_type_p = BFD_RELOC_SH_GOTPC_MEDLOW16;
611 case BFD_RELOC_SH_IMM_MEDHI16:
612 *r_type_p = BFD_RELOC_SH_GOTPC_MEDHI16;
615 case BFD_RELOC_SH_IMM_HI16:
616 *r_type_p = BFD_RELOC_SH_GOTPC_HI16;
620 case BFD_RELOC_UNUSED:
621 *r_type_p = BFD_RELOC_SH_GOTPC;
630 if (exp->X_add_symbol && exp->X_add_symbol == GOT_symbol)
632 *r_type_p = BFD_RELOC_SH_GOTPC;
636 exp = symbol_get_value_expression (exp->X_add_symbol);
641 if (exp->X_op == O_PIC_reloc)
647 case BFD_RELOC_UNUSED:
648 *r_type_p = exp->X_md;
651 case BFD_RELOC_SH_IMM_LOW16:
654 case BFD_RELOC_32_GOTOFF:
655 *r_type_p = BFD_RELOC_SH_GOTOFF_LOW16;
658 case BFD_RELOC_SH_GOTPLT32:
659 *r_type_p = BFD_RELOC_SH_GOTPLT_LOW16;
662 case BFD_RELOC_32_GOT_PCREL:
663 *r_type_p = BFD_RELOC_SH_GOT_LOW16;
666 case BFD_RELOC_32_PLT_PCREL:
667 *r_type_p = BFD_RELOC_SH_PLT_LOW16;
675 case BFD_RELOC_SH_IMM_MEDLOW16:
678 case BFD_RELOC_32_GOTOFF:
679 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDLOW16;
682 case BFD_RELOC_SH_GOTPLT32:
683 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDLOW16;
686 case BFD_RELOC_32_GOT_PCREL:
687 *r_type_p = BFD_RELOC_SH_GOT_MEDLOW16;
690 case BFD_RELOC_32_PLT_PCREL:
691 *r_type_p = BFD_RELOC_SH_PLT_MEDLOW16;
699 case BFD_RELOC_SH_IMM_MEDHI16:
702 case BFD_RELOC_32_GOTOFF:
703 *r_type_p = BFD_RELOC_SH_GOTOFF_MEDHI16;
706 case BFD_RELOC_SH_GOTPLT32:
707 *r_type_p = BFD_RELOC_SH_GOTPLT_MEDHI16;
710 case BFD_RELOC_32_GOT_PCREL:
711 *r_type_p = BFD_RELOC_SH_GOT_MEDHI16;
714 case BFD_RELOC_32_PLT_PCREL:
715 *r_type_p = BFD_RELOC_SH_PLT_MEDHI16;
723 case BFD_RELOC_SH_IMM_HI16:
726 case BFD_RELOC_32_GOTOFF:
727 *r_type_p = BFD_RELOC_SH_GOTOFF_HI16;
730 case BFD_RELOC_SH_GOTPLT32:
731 *r_type_p = BFD_RELOC_SH_GOTPLT_HI16;
734 case BFD_RELOC_32_GOT_PCREL:
735 *r_type_p = BFD_RELOC_SH_GOT_HI16;
738 case BFD_RELOC_32_PLT_PCREL:
739 *r_type_p = BFD_RELOC_SH_PLT_HI16;
751 *r_type_p = exp->X_md;
754 exp->X_op = O_symbol;
757 main_exp->X_add_symbol = exp->X_add_symbol;
758 main_exp->X_add_number += exp->X_add_number;
762 return (sh_PIC_related_p (exp->X_add_symbol)
763 || sh_PIC_related_p (exp->X_op_symbol));
768 /* Add expression EXP of SIZE bytes to offset OFF of fragment FRAG. */
771 sh_cons_fix_new (frag, off, size, exp)
776 bfd_reloc_code_real_type r_type = BFD_RELOC_UNUSED;
778 if (sh_check_fixup (exp, &r_type))
779 as_bad (_("Invalid PIC expression."));
781 if (r_type == BFD_RELOC_UNUSED)
785 r_type = BFD_RELOC_8;
789 r_type = BFD_RELOC_16;
793 r_type = BFD_RELOC_32;
798 r_type = BFD_RELOC_64;
808 as_bad (_("unsupported BFD relocation size %u"), size);
809 r_type = BFD_RELOC_UNUSED;
812 fix_new_exp (frag, off, size, exp, 0, r_type);
815 /* The regular cons() function, that reads constants, doesn't support
816 suffixes such as @GOT, @GOTOFF and @PLT, that generate
817 machine-specific relocation types. So we must define it here. */
818 /* Clobbers input_line_pointer, checks end-of-line. */
821 register int nbytes; /* 1=.byte, 2=.word, 4=.long */
827 /* Update existing range to include a previous insn, if there was one. */
828 sh64_update_contents_mark (true);
830 /* We need to make sure the contents type is set to data. */
833 #endif /* HAVE_SH64 */
835 if (is_it_end_of_statement ())
837 demand_empty_rest_of_line ();
844 emit_expr (&exp, (unsigned int) nbytes);
846 while (*input_line_pointer++ == ',');
848 input_line_pointer--; /* Put terminator back into stream. */
849 if (*input_line_pointer == '#' || *input_line_pointer == '!')
851 while (! is_end_of_line[(unsigned char) *input_line_pointer++]);
854 demand_empty_rest_of_line ();
859 /* This function is called once, at assembler startup time. This should
860 set up all the tables, etc that the MD part of the assembler needs. */
865 sh_opcode_info *opcode;
866 char *prev_name = "";
869 target_arch = arch_sh1_up & ~(sh_dsp ? arch_sh3e_up : arch_sh_dsp_up);
870 valid_arch = target_arch;
876 opcode_hash_control = hash_new ();
878 /* Insert unique names into hash table. */
879 for (opcode = sh_table; opcode->name; opcode++)
881 if (strcmp (prev_name, opcode->name))
883 if (! (opcode->arch & target_arch))
885 prev_name = opcode->name;
886 hash_insert (opcode_hash_control, opcode->name, (char *) opcode);
890 /* Make all the opcodes with the same name point to the same
892 opcode->name = prev_name;
899 static int reg_x, reg_y;
903 #define IDENT_CHAR(c) (ISALNUM (c) || (c) == '_')
905 /* Try to parse a reg name. Return the number of chars consumed. */
908 parse_reg (src, mode, reg)
913 char l0 = TOLOWER (src[0]);
914 char l1 = l0 ? TOLOWER (src[1]) : 0;
916 /* We use ! IDENT_CHAR for the next character after the register name, to
917 make sure that we won't accidentally recognize a symbol name such as
918 'sram' or sr_ram as being a reference to the register 'sr'. */
924 if (src[2] >= '0' && src[2] <= '5'
925 && ! IDENT_CHAR ((unsigned char) src[3]))
928 *reg = 10 + src[2] - '0';
932 if (l1 >= '0' && l1 <= '9'
933 && ! IDENT_CHAR ((unsigned char) src[2]))
939 if (l1 >= '0' && l1 <= '7' && strncasecmp (&src[2], "_bank", 5) == 0
940 && ! IDENT_CHAR ((unsigned char) src[7]))
947 if (l1 == 'e' && ! IDENT_CHAR ((unsigned char) src[2]))
952 if (l1 == 's' && ! IDENT_CHAR ((unsigned char) src[2]))
963 if (! IDENT_CHAR ((unsigned char) src[2]))
969 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
978 if (! IDENT_CHAR ((unsigned char) src[2]))
984 if (TOLOWER (src[2]) == 'g' && ! IDENT_CHAR ((unsigned char) src[3]))
992 if (l1 == 'x' && src[2] >= '0' && src[2] <= '1'
993 && ! IDENT_CHAR ((unsigned char) src[3]))
996 *reg = 4 + (l1 - '0');
999 if (l1 == 'y' && src[2] >= '0' && src[2] <= '1'
1000 && ! IDENT_CHAR ((unsigned char) src[3]))
1003 *reg = 6 + (l1 - '0');
1006 if (l1 == 's' && src[2] >= '0' && src[2] <= '3'
1007 && ! IDENT_CHAR ((unsigned char) src[3]))
1012 *reg = n | ((~n & 2) << 1);
1017 if (l0 == 'i' && l1 && ! IDENT_CHAR ((unsigned char) src[2]))
1039 if (l0 == 'x' && l1 >= '0' && l1 <= '1'
1040 && ! IDENT_CHAR ((unsigned char) src[2]))
1043 *reg = A_X0_NUM + l1 - '0';
1047 if (l0 == 'y' && l1 >= '0' && l1 <= '1'
1048 && ! IDENT_CHAR ((unsigned char) src[2]))
1051 *reg = A_Y0_NUM + l1 - '0';
1055 if (l0 == 'm' && l1 >= '0' && l1 <= '1'
1056 && ! IDENT_CHAR ((unsigned char) src[2]))
1059 *reg = l1 == '0' ? A_M0_NUM : A_M1_NUM;
1065 && TOLOWER (src[2]) == 'r' && ! IDENT_CHAR ((unsigned char) src[3]))
1071 if (l0 == 's' && l1 == 'p' && TOLOWER (src[2]) == 'c'
1072 && ! IDENT_CHAR ((unsigned char) src[3]))
1078 if (l0 == 's' && l1 == 'g' && TOLOWER (src[2]) == 'r'
1079 && ! IDENT_CHAR ((unsigned char) src[3]))
1085 if (l0 == 'd' && l1 == 's' && TOLOWER (src[2]) == 'r'
1086 && ! IDENT_CHAR ((unsigned char) src[3]))
1092 if (l0 == 'd' && l1 == 'b' && TOLOWER (src[2]) == 'r'
1093 && ! IDENT_CHAR ((unsigned char) src[3]))
1099 if (l0 == 's' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
1105 if (l0 == 's' && l1 == 'p' && ! IDENT_CHAR ((unsigned char) src[2]))
1112 if (l0 == 'p' && l1 == 'r' && ! IDENT_CHAR ((unsigned char) src[2]))
1117 if (l0 == 'p' && l1 == 'c' && ! IDENT_CHAR ((unsigned char) src[2]))
1119 /* Don't use A_DISP_PC here - that would accept stuff like 'mova pc,r0'
1120 and use an uninitialized immediate. */
1124 if (l0 == 'g' && l1 == 'b' && TOLOWER (src[2]) == 'r'
1125 && ! IDENT_CHAR ((unsigned char) src[3]))
1130 if (l0 == 'v' && l1 == 'b' && TOLOWER (src[2]) == 'r'
1131 && ! IDENT_CHAR ((unsigned char) src[3]))
1137 if (l0 == 'm' && l1 == 'a' && TOLOWER (src[2]) == 'c'
1138 && ! IDENT_CHAR ((unsigned char) src[4]))
1140 if (TOLOWER (src[3]) == 'l')
1145 if (TOLOWER (src[3]) == 'h')
1151 if (l0 == 'm' && l1 == 'o' && TOLOWER (src[2]) == 'd'
1152 && ! IDENT_CHAR ((unsigned char) src[3]))
1157 if (l0 == 'f' && l1 == 'r')
1161 if (src[3] >= '0' && src[3] <= '5'
1162 && ! IDENT_CHAR ((unsigned char) src[4]))
1165 *reg = 10 + src[3] - '0';
1169 if (src[2] >= '0' && src[2] <= '9'
1170 && ! IDENT_CHAR ((unsigned char) src[3]))
1173 *reg = (src[2] - '0');
1177 if (l0 == 'd' && l1 == 'r')
1181 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
1182 && ! IDENT_CHAR ((unsigned char) src[4]))
1185 *reg = 10 + src[3] - '0';
1189 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
1190 && ! IDENT_CHAR ((unsigned char) src[3]))
1193 *reg = (src[2] - '0');
1197 if (l0 == 'x' && l1 == 'd')
1201 if (src[3] >= '0' && src[3] <= '4' && ! ((src[3] - '0') & 1)
1202 && ! IDENT_CHAR ((unsigned char) src[4]))
1205 *reg = 11 + src[3] - '0';
1209 if (src[2] >= '0' && src[2] <= '8' && ! ((src[2] - '0') & 1)
1210 && ! IDENT_CHAR ((unsigned char) src[3]))
1213 *reg = (src[2] - '0') + 1;
1217 if (l0 == 'f' && l1 == 'v')
1219 if (src[2] == '1'&& src[3] == '2' && ! IDENT_CHAR ((unsigned char) src[4]))
1225 if ((src[2] == '0' || src[2] == '4' || src[2] == '8')
1226 && ! IDENT_CHAR ((unsigned char) src[3]))
1229 *reg = (src[2] - '0');
1233 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 'u'
1234 && TOLOWER (src[3]) == 'l'
1235 && ! IDENT_CHAR ((unsigned char) src[4]))
1241 if (l0 == 'f' && l1 == 'p' && TOLOWER (src[2]) == 's'
1242 && TOLOWER (src[3]) == 'c'
1243 && TOLOWER (src[4]) == 'r' && ! IDENT_CHAR ((unsigned char) src[5]))
1249 if (l0 == 'x' && l1 == 'm' && TOLOWER (src[2]) == 't'
1250 && TOLOWER (src[3]) == 'r'
1251 && TOLOWER (src[4]) == 'x' && ! IDENT_CHAR ((unsigned char) src[5]))
1263 sh_operand_info *op;
1268 save = input_line_pointer;
1269 input_line_pointer = s;
1270 expression (&op->immediate);
1271 if (op->immediate.X_op == O_absent)
1272 as_bad (_("missing operand"));
1274 else if (op->immediate.X_op == O_PIC_reloc
1275 || sh_PIC_related_p (op->immediate.X_add_symbol)
1276 || sh_PIC_related_p (op->immediate.X_op_symbol))
1277 as_bad (_("misplaced PIC operand"));
1279 new = input_line_pointer;
1280 input_line_pointer = save;
1284 /* The many forms of operand:
1287 @Rn Register indirect
1300 pr, gbr, vbr, macl, mach
1306 sh_operand_info *op;
1313 /* Must be predecrement. */
1316 len = parse_reg (src, &mode, &(op->reg));
1317 if (mode != A_REG_N)
1318 as_bad (_("illegal register after @-"));
1323 else if (src[0] == '(')
1325 /* Could be @(disp, rn), @(disp, gbr), @(disp, pc), @(r0, gbr) or
1328 len = parse_reg (src, &mode, &(op->reg));
1329 if (len && mode == A_REG_N)
1334 as_bad (_("must be @(r0,...)"));
1339 /* Now can be rn or gbr. */
1340 len = parse_reg (src, &mode, &(op->reg));
1350 op->type = A_R0_GBR;
1352 else if (mode == A_REG_N)
1354 op->type = A_IND_R0_REG_N;
1358 as_bad (_("syntax error in @(r0,...)"));
1363 as_bad (_("syntax error in @(r0...)"));
1368 /* Must be an @(disp,.. thing). */
1369 src = parse_exp (src, op);
1372 /* Now can be rn, gbr or pc. */
1373 len = parse_reg (src, &mode, &op->reg);
1376 if (mode == A_REG_N)
1378 op->type = A_DISP_REG_N;
1380 else if (mode == A_GBR)
1382 op->type = A_DISP_GBR;
1384 else if (mode == A_PC)
1386 op->type = A_DISP_PC_ABS;
1387 /* Such operands don't get corrected for PC==.+4, so
1388 make the correction here. */
1389 op->immediate.X_add_number -= 4;
1393 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1398 as_bad (_("syntax error in @(disp,[Rn, gbr, pc])"));
1403 as_bad (_("expecting )"));
1409 src += parse_reg (src, &mode, &(op->reg));
1410 if (mode != A_REG_N)
1411 as_bad (_("illegal register after @"));
1418 l0 = TOLOWER (src[0]);
1419 l1 = TOLOWER (src[1]);
1421 if ((l0 == 'r' && l1 == '8')
1422 || (l0 == 'i' && (l1 == 'x' || l1 == 's')))
1425 op->type = A_PMOD_N;
1427 else if ( (l0 == 'r' && l1 == '9')
1428 || (l0 == 'i' && l1 == 'y'))
1431 op->type = A_PMODY_N;
1443 get_operand (ptr, op)
1445 sh_operand_info *op;
1454 *ptr = parse_exp (src, op);
1459 else if (src[0] == '@')
1461 *ptr = parse_at (src, op);
1464 len = parse_reg (src, &mode, &(op->reg));
1473 /* Not a reg, the only thing left is a displacement. */
1474 *ptr = parse_exp (src, op);
1475 op->type = A_DISP_PC;
1481 get_operands (info, args, operand)
1482 sh_opcode_info *info;
1484 sh_operand_info *operand;
1489 /* The pre-processor will eliminate whitespace in front of '@'
1490 after the first argument; we may be called multiple times
1491 from assemble_ppi, so don't insist on finding whitespace here. */
1495 get_operand (&ptr, operand + 0);
1502 get_operand (&ptr, operand + 1);
1503 /* ??? Hack: psha/pshl have a varying operand number depending on
1504 the type of the first operand. We handle this by having the
1505 three-operand version first and reducing the number of operands
1506 parsed to two if we see that the first operand is an immediate.
1507 This works because no insn with three operands has an immediate
1508 as first operand. */
1509 if (info->arg[2] && operand[0].type != A_IMM)
1515 get_operand (&ptr, operand + 2);
1519 operand[2].type = 0;
1524 operand[1].type = 0;
1525 operand[2].type = 0;
1530 operand[0].type = 0;
1531 operand[1].type = 0;
1532 operand[2].type = 0;
1537 /* Passed a pointer to a list of opcodes which use different
1538 addressing modes, return the opcode which matches the opcodes
1541 static sh_opcode_info *
1542 get_specific (opcode, operands)
1543 sh_opcode_info *opcode;
1544 sh_operand_info *operands;
1546 sh_opcode_info *this_try = opcode;
1547 char *name = opcode->name;
1550 while (opcode->name)
1552 this_try = opcode++;
1553 if (this_try->name != name)
1555 /* We've looked so far down the table that we've run out of
1556 opcodes with the same name. */
1560 /* Look at both operands needed by the opcodes and provided by
1561 the user - since an arg test will often fail on the same arg
1562 again and again, we'll try and test the last failing arg the
1563 first on each opcode try. */
1564 for (n = 0; this_try->arg[n]; n++)
1566 sh_operand_info *user = operands + n;
1567 sh_arg_type arg = this_try->arg[n];
1572 if (user->type == A_DISP_PC_ABS)
1582 if (user->type != arg)
1586 /* opcode needs r0 */
1587 if (user->type != A_REG_N || user->reg != 0)
1591 if (user->type != A_R0_GBR || user->reg != 0)
1595 if (user->type != F_REG_N || user->reg != 0)
1603 case A_IND_R0_REG_N:
1614 /* Opcode needs rn */
1615 if (user->type != arg)
1620 if (user->type != D_REG_N && user->type != X_REG_N)
1635 if (user->type != arg)
1640 if (user->type != arg)
1649 case A_IND_R0_REG_M:
1652 /* Opcode needs rn */
1653 if (user->type != arg - A_REG_M + A_REG_N)
1659 if (user->type != DSP_REG_N)
1681 if (user->type != DSP_REG_N)
1703 if (user->type != DSP_REG_N)
1725 if (user->type != DSP_REG_N)
1747 if (user->type != DSP_REG_N)
1769 if (user->type != DSP_REG_N || user->reg != A_A0_NUM)
1773 if (user->type != DSP_REG_N || user->reg != A_X0_NUM)
1777 if (user->type != DSP_REG_N || user->reg != A_X1_NUM)
1781 if (user->type != DSP_REG_N || user->reg != A_Y0_NUM)
1785 if (user->type != DSP_REG_N || user->reg != A_Y1_NUM)
1795 /* Opcode needs rn */
1796 if (user->type != arg - F_REG_M + F_REG_N)
1801 if (user->type != D_REG_N && user->type != X_REG_N)
1806 if (user->type != XMTRX_M4)
1812 printf (_("unhandled %d\n"), arg);
1816 if ( !(valid_arch & this_try->arch))
1818 valid_arch &= this_try->arch;
1828 insert (where, how, pcrel, op)
1832 sh_operand_info *op;
1834 fix_new_exp (frag_now,
1835 where - frag_now->fr_literal,
1843 build_relax (opcode, op)
1844 sh_opcode_info *opcode;
1845 sh_operand_info *op;
1847 int high_byte = target_big_endian ? 0 : 1;
1850 if (opcode->arg[0] == A_BDISP8)
1852 int what = (opcode->nibbles[1] & 4) ? COND_JUMP_DELAY : COND_JUMP;
1853 p = frag_var (rs_machine_dependent,
1854 md_relax_table[C (what, COND32)].rlx_length,
1855 md_relax_table[C (what, COND8)].rlx_length,
1857 op->immediate.X_add_symbol,
1858 op->immediate.X_add_number,
1860 p[high_byte] = (opcode->nibbles[0] << 4) | (opcode->nibbles[1]);
1862 else if (opcode->arg[0] == A_BDISP12)
1864 p = frag_var (rs_machine_dependent,
1865 md_relax_table[C (UNCOND_JUMP, UNCOND32)].rlx_length,
1866 md_relax_table[C (UNCOND_JUMP, UNCOND12)].rlx_length,
1868 op->immediate.X_add_symbol,
1869 op->immediate.X_add_number,
1871 p[high_byte] = (opcode->nibbles[0] << 4);
1876 /* Insert ldrs & ldre with fancy relocations that relaxation can recognize. */
1879 insert_loop_bounds (output, operand)
1881 sh_operand_info *operand;
1886 /* Since the low byte of the opcode will be overwritten by the reloc, we
1887 can just stash the high byte into both bytes and ignore endianness. */
1890 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1891 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1895 static int count = 0;
1897 /* If the last loop insn is a two-byte-insn, it is in danger of being
1898 swapped with the insn after it. To prevent this, create a new
1899 symbol - complete with SH_LABEL reloc - after the last loop insn.
1900 If the last loop insn is four bytes long, the symbol will be
1901 right in the middle, but four byte insns are not swapped anyways. */
1902 /* A REPEAT takes 6 bytes. The SH has a 32 bit address space.
1903 Hence a 9 digit number should be enough to count all REPEATs. */
1905 sprintf (name, "_R%x", count++ & 0x3fffffff);
1906 end_sym = symbol_new (name, undefined_section, 0, &zero_address_frag);
1907 /* Make this a local symbol. */
1909 SF_SET_LOCAL (end_sym);
1910 #endif /* OBJ_COFF */
1911 symbol_table_insert (end_sym);
1912 end_sym->sy_value = operand[1].immediate;
1913 end_sym->sy_value.X_add_number += 2;
1914 fix_new (frag_now, frag_now_fix (), 2, end_sym, 0, 1, BFD_RELOC_SH_LABEL);
1917 output = frag_more (2);
1920 insert (output, BFD_RELOC_SH_LOOP_START, 1, operand);
1921 insert (output, BFD_RELOC_SH_LOOP_END, 1, operand + 1);
1923 return frag_more (2);
1926 /* Now we know what sort of opcodes it is, let's build the bytes. */
1929 build_Mytes (opcode, operand)
1930 sh_opcode_info *opcode;
1931 sh_operand_info *operand;
1935 char *output = frag_more (2);
1936 unsigned int size = 2;
1937 int low_byte = target_big_endian ? 1 : 0;
1943 for (index = 0; index < 4; index++)
1945 sh_nibble_type i = opcode->nibbles[index];
1955 nbuf[index] = reg_n;
1958 nbuf[index] = reg_m;
1961 if (reg_n < 2 || reg_n > 5)
1962 as_bad (_("Invalid register: 'r%d'"), reg_n);
1963 nbuf[index] = (reg_n & 3) | 4;
1966 nbuf[index] = reg_n | (reg_m >> 2);
1969 nbuf[index] = reg_b | 0x08;
1972 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand);
1975 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand);
1978 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand);
1981 insert (output + low_byte, BFD_RELOC_SH_IMM4BY4, 0, operand + 1);
1984 insert (output + low_byte, BFD_RELOC_SH_IMM4BY2, 0, operand + 1);
1987 insert (output + low_byte, BFD_RELOC_SH_IMM4, 0, operand + 1);
1990 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand);
1993 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand);
1996 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand);
1999 insert (output + low_byte, BFD_RELOC_SH_IMM8BY4, 0, operand + 1);
2002 insert (output + low_byte, BFD_RELOC_SH_IMM8BY2, 0, operand + 1);
2005 insert (output + low_byte, BFD_RELOC_SH_IMM8, 0, operand + 1);
2008 insert (output, BFD_RELOC_SH_PCRELIMM8BY4,
2009 operand->type != A_DISP_PC_ABS, operand);
2012 insert (output, BFD_RELOC_SH_PCRELIMM8BY2,
2013 operand->type != A_DISP_PC_ABS, operand);
2016 output = insert_loop_bounds (output, operand);
2017 nbuf[index] = opcode->nibbles[3];
2021 printf (_("failed for %d\n"), i);
2025 if (!target_big_endian)
2027 output[1] = (nbuf[0] << 4) | (nbuf[1]);
2028 output[0] = (nbuf[2] << 4) | (nbuf[3]);
2032 output[0] = (nbuf[0] << 4) | (nbuf[1]);
2033 output[1] = (nbuf[2] << 4) | (nbuf[3]);
2038 /* Find an opcode at the start of *STR_P in the hash table, and set
2039 *STR_P to the first character after the last one read. */
2041 static sh_opcode_info *
2042 find_cooked_opcode (str_p)
2046 unsigned char *op_start;
2047 unsigned char *op_end;
2051 /* Drop leading whitespace. */
2055 /* Find the op code end.
2056 The pre-processor will eliminate whitespace in front of
2057 any '@' after the first argument; we may be called from
2058 assemble_ppi, so the opcode might be terminated by an '@'. */
2059 for (op_start = op_end = (unsigned char *) (str);
2062 && !is_end_of_line[*op_end] && *op_end != ' ' && *op_end != '@';
2065 unsigned char c = op_start[nlen];
2067 /* The machine independent code will convert CMP/EQ into cmp/EQ
2068 because it thinks the '/' is the end of the symbol. Moreover,
2069 all but the first sub-insn is a parallel processing insn won't
2070 be capitalized. Instead of hacking up the machine independent
2071 code, we just deal with it here. */
2081 as_bad (_("can't find opcode "));
2083 return (sh_opcode_info *) hash_find (opcode_hash_control, name);
2086 /* Assemble a parallel processing insn. */
2087 #define DDT_BASE 0xf000 /* Base value for double data transfer insns */
2090 assemble_ppi (op_end, opcode)
2092 sh_opcode_info *opcode;
2102 /* Some insn ignore one or more register fields, e.g. psts machl,a0.
2103 Make sure we encode a defined insn pattern. */
2109 sh_operand_info operand[3];
2111 if (opcode->arg[0] != A_END)
2112 op_end = get_operands (opcode, op_end, operand);
2113 opcode = get_specific (opcode, operand);
2116 /* Couldn't find an opcode which matched the operands. */
2117 char *where = frag_more (2);
2122 as_bad (_("invalid operands for opcode"));
2126 if (opcode->nibbles[0] != PPI)
2127 as_bad (_("insn can't be combined with parallel processing insn"));
2129 switch (opcode->nibbles[1])
2134 as_bad (_("multiple movx specifications"));
2139 as_bad (_("multiple movy specifications"));
2145 as_bad (_("multiple movx specifications"));
2146 if (reg_n < 4 || reg_n > 5)
2147 as_bad (_("invalid movx address register"));
2148 if (opcode->nibbles[2] & 8)
2150 if (reg_m == A_A1_NUM)
2152 else if (reg_m != A_A0_NUM)
2153 as_bad (_("invalid movx dsp register"));
2158 as_bad (_("invalid movx dsp register"));
2161 movx += ((reg_n - 4) << 9) + (opcode->nibbles[2] << 2) + DDT_BASE;
2166 as_bad (_("multiple movy specifications"));
2167 if (opcode->nibbles[2] & 8)
2169 /* Bit 3 in nibbles[2] is intended for bit 4 of the opcode,
2172 if (reg_m == A_A1_NUM)
2174 else if (reg_m != A_A0_NUM)
2175 as_bad (_("invalid movy dsp register"));
2180 as_bad (_("invalid movy dsp register"));
2183 if (reg_n < 6 || reg_n > 7)
2184 as_bad (_("invalid movy address register"));
2185 movy += ((reg_n - 6) << 8) + opcode->nibbles[2] + DDT_BASE;
2189 if (operand[0].immediate.X_op != O_constant)
2190 as_bad (_("dsp immediate shift value not constant"));
2191 field_b = ((opcode->nibbles[2] << 12)
2192 | (operand[0].immediate.X_add_number & 127) << 4
2197 as_bad (_("multiple parallel processing specifications"));
2198 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2199 + (reg_x << 6) + (reg_y << 4) + reg_n);
2203 as_bad (_("multiple condition specifications"));
2204 cond = opcode->nibbles[2] << 8;
2206 goto skip_cond_check;
2210 as_bad (_("multiple parallel processing specifications"));
2211 field_b = ((opcode->nibbles[2] << 12) + (opcode->nibbles[3] << 8)
2212 + cond + (reg_x << 6) + (reg_y << 4) + reg_n);
2218 if ((field_b & 0xef00) != 0xa100)
2219 as_bad (_("insn cannot be combined with pmuls"));
2221 switch (field_b & 0xf)
2224 field_b += 0 - A_X0_NUM;
2227 field_b += 1 - A_Y0_NUM;
2230 field_b += 2 - A_A0_NUM;
2233 field_b += 3 - A_A1_NUM;
2236 as_bad (_("bad padd / psub pmuls output operand"));
2239 field_b += 0x4000 + reg_efg;
2246 as_bad (_("condition not followed by conditionalizable insn"));
2252 opcode = find_cooked_opcode (&op_end);
2256 (_("unrecognized characters at end of parallel processing insn")));
2261 move_code = movx | movy;
2264 /* Parallel processing insn. */
2265 unsigned long ppi_code = (movx | movy | 0xf800) << 16 | field_b;
2267 output = frag_more (4);
2269 if (! target_big_endian)
2271 output[3] = ppi_code >> 8;
2272 output[2] = ppi_code;
2276 output[2] = ppi_code >> 8;
2277 output[3] = ppi_code;
2279 move_code |= 0xf800;
2283 /* Just a double data transfer. */
2284 output = frag_more (2);
2287 if (! target_big_endian)
2289 output[1] = move_code >> 8;
2290 output[0] = move_code;
2294 output[0] = move_code >> 8;
2295 output[1] = move_code;
2300 /* This is the guts of the machine-dependent assembler. STR points to a
2301 machine dependent instruction. This function is supposed to emit
2302 the frags/bytes it assembles to. */
2308 unsigned char *op_end;
2309 sh_operand_info operand[3];
2310 sh_opcode_info *opcode;
2311 unsigned int size = 0;
2314 if (sh64_isa_mode == sh64_isa_shmedia)
2316 shmedia_md_assemble (str);
2321 /* If we've seen pseudo-directives, make sure any emitted data or
2322 frags are marked as data. */
2323 if (seen_insn == false)
2325 sh64_update_contents_mark (true);
2326 sh64_set_contents_type (CRT_SH5_ISA16);
2331 #endif /* HAVE_SH64 */
2333 opcode = find_cooked_opcode (&str);
2338 as_bad (_("unknown opcode"));
2343 && ! seg_info (now_seg)->tc_segment_info_data.in_code)
2345 /* Output a CODE reloc to tell the linker that the following
2346 bytes are instructions, not data. */
2347 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2349 seg_info (now_seg)->tc_segment_info_data.in_code = 1;
2352 if (opcode->nibbles[0] == PPI)
2354 size = assemble_ppi (op_end, opcode);
2358 if (opcode->arg[0] == A_BDISP12
2359 || opcode->arg[0] == A_BDISP8)
2361 parse_exp (op_end + 1, &operand[0]);
2362 build_relax (opcode, &operand[0]);
2366 if (opcode->arg[0] == A_END)
2368 /* Ignore trailing whitespace. If there is any, it has already
2369 been compressed to a single space. */
2375 op_end = get_operands (opcode, op_end, operand);
2377 opcode = get_specific (opcode, operand);
2381 /* Couldn't find an opcode which matched the operands. */
2382 char *where = frag_more (2);
2387 as_bad (_("invalid operands for opcode"));
2392 as_bad (_("excess operands: '%s'"), op_end);
2394 size = build_Mytes (opcode, operand);
2399 #ifdef BFD_ASSEMBLER
2400 dwarf2_emit_insn (size);
2404 /* This routine is called each time a label definition is seen. It
2405 emits a BFD_RELOC_SH_LABEL reloc if necessary. */
2410 static fragS *last_label_frag;
2411 static int last_label_offset;
2414 && seg_info (now_seg)->tc_segment_info_data.in_code)
2418 offset = frag_now_fix ();
2419 if (frag_now != last_label_frag
2420 || offset != last_label_offset)
2422 fix_new (frag_now, offset, 2, &abs_symbol, 0, 0, BFD_RELOC_SH_LABEL);
2423 last_label_frag = frag_now;
2424 last_label_offset = offset;
2429 /* This routine is called when the assembler is about to output some
2430 data. It emits a BFD_RELOC_SH_DATA reloc if necessary. */
2433 sh_flush_pending_output ()
2436 && seg_info (now_seg)->tc_segment_info_data.in_code)
2438 fix_new (frag_now, frag_now_fix (), 2, &abs_symbol, 0, 0,
2440 seg_info (now_seg)->tc_segment_info_data.in_code = 0;
2445 md_undefined_symbol (name)
2446 char *name ATTRIBUTE_UNUSED;
2452 #ifndef BFD_ASSEMBLER
2455 tc_crawl_symbol_chain (headers)
2456 object_headers *headers;
2458 printf (_("call to tc_crawl_symbol_chain \n"));
2462 tc_headers_hook (headers)
2463 object_headers *headers;
2465 printf (_("call to tc_headers_hook \n"));
2471 /* Various routines to kill one day. */
2472 /* Equal to MAX_PRECISION in atof-ieee.c. */
2473 #define MAX_LITTLENUMS 6
2475 /* Turn a string in input_line_pointer into a floating point constant
2476 of type TYPE, and store the appropriate bytes in *LITP. The number
2477 of LITTLENUMS emitted is stored in *SIZEP . An error message is
2478 returned, or NULL on OK. */
2481 md_atof (type, litP, sizeP)
2487 LITTLENUM_TYPE words[4];
2503 return _("bad call to md_atof");
2506 t = atof_ieee (input_line_pointer, type, words);
2508 input_line_pointer = t;
2512 if (! target_big_endian)
2514 for (i = prec - 1; i >= 0; i--)
2516 md_number_to_chars (litP, (valueT) words[i], 2);
2522 for (i = 0; i < prec; i++)
2524 md_number_to_chars (litP, (valueT) words[i], 2);
2532 /* Handle the .uses pseudo-op. This pseudo-op is used just before a
2533 call instruction. It refers to a label of the instruction which
2534 loads the register which the call uses. We use it to generate a
2535 special reloc for the linker. */
2539 int ignore ATTRIBUTE_UNUSED;
2544 as_warn (_(".uses pseudo-op seen when not relaxing"));
2548 if (ex.X_op != O_symbol || ex.X_add_number != 0)
2550 as_bad (_("bad .uses format"));
2551 ignore_rest_of_line ();
2555 fix_new_exp (frag_now, frag_now_fix (), 2, &ex, 1, BFD_RELOC_SH_USES);
2557 demand_empty_rest_of_line ();
2560 CONST char *md_shortopts = "";
2561 struct option md_longopts[] =
2563 #define OPTION_RELAX (OPTION_MD_BASE)
2564 #define OPTION_BIG (OPTION_MD_BASE + 1)
2565 #define OPTION_LITTLE (OPTION_BIG + 1)
2566 #define OPTION_SMALL (OPTION_LITTLE + 1)
2567 #define OPTION_DSP (OPTION_SMALL + 1)
2569 {"relax", no_argument, NULL, OPTION_RELAX},
2570 {"big", no_argument, NULL, OPTION_BIG},
2571 {"little", no_argument, NULL, OPTION_LITTLE},
2572 {"small", no_argument, NULL, OPTION_SMALL},
2573 {"dsp", no_argument, NULL, OPTION_DSP},
2575 #define OPTION_ISA (OPTION_DSP + 1)
2576 #define OPTION_ABI (OPTION_ISA + 1)
2577 #define OPTION_NO_MIX (OPTION_ABI + 1)
2578 #define OPTION_SHCOMPACT_CONST_CRANGE (OPTION_NO_MIX + 1)
2579 #define OPTION_NO_EXPAND (OPTION_SHCOMPACT_CONST_CRANGE + 1)
2580 #define OPTION_PT32 (OPTION_NO_EXPAND + 1)
2581 {"isa", required_argument, NULL, OPTION_ISA},
2582 {"abi", required_argument, NULL, OPTION_ABI},
2583 {"no-mix", no_argument, NULL, OPTION_NO_MIX},
2584 {"shcompact-const-crange", no_argument, NULL, OPTION_SHCOMPACT_CONST_CRANGE},
2585 {"no-expand", no_argument, NULL, OPTION_NO_EXPAND},
2586 {"expand-pt32", no_argument, NULL, OPTION_PT32},
2587 #endif /* HAVE_SH64 */
2589 {NULL, no_argument, NULL, 0}
2591 size_t md_longopts_size = sizeof (md_longopts);
2594 md_parse_option (c, arg)
2596 char *arg ATTRIBUTE_UNUSED;
2605 target_big_endian = 1;
2609 target_big_endian = 0;
2622 if (strcasecmp (arg, "shmedia") == 0)
2624 if (sh64_isa_mode == sh64_isa_shcompact)
2625 as_bad (_("Invalid combination: --isa=SHcompact with --isa=SHmedia"));
2626 sh64_isa_mode = sh64_isa_shmedia;
2628 else if (strcasecmp (arg, "shcompact") == 0)
2630 if (sh64_isa_mode == sh64_isa_shmedia)
2631 as_bad (_("Invalid combination: --isa=SHmedia with --isa=SHcompact"));
2632 if (sh64_abi == sh64_abi_64)
2633 as_bad (_("Invalid combination: --abi=64 with --isa=SHcompact"));
2634 sh64_isa_mode = sh64_isa_shcompact;
2637 as_bad ("Invalid argument to --isa option: %s", arg);
2641 if (strcmp (arg, "32") == 0)
2643 if (sh64_abi == sh64_abi_64)
2644 as_bad (_("Invalid combination: --abi=32 with --abi=64"));
2645 sh64_abi = sh64_abi_32;
2647 else if (strcmp (arg, "64") == 0)
2649 if (sh64_abi == sh64_abi_32)
2650 as_bad (_("Invalid combination: --abi=64 with --abi=32"));
2651 if (sh64_isa_mode == sh64_isa_shcompact)
2652 as_bad (_("Invalid combination: --isa=SHcompact with --abi=64"));
2653 sh64_abi = sh64_abi_64;
2656 as_bad ("Invalid argument to --abi option: %s", arg);
2663 case OPTION_SHCOMPACT_CONST_CRANGE:
2664 sh64_shcompact_const_crange = true;
2667 case OPTION_NO_EXPAND:
2668 sh64_expand = false;
2674 #endif /* HAVE_SH64 */
2684 md_show_usage (stream)
2687 fprintf (stream, _("\
2689 -little generate little endian code\n\
2690 -big generate big endian code\n\
2691 -relax alter jump instructions for long displacements\n\
2692 -small align sections to 4 byte boundaries, not 16\n\
2693 -dsp enable sh-dsp insns, and disable sh3e / sh4 insns.\n"));
2695 fprintf (stream, _("\
2696 -isa=[shmedia set default instruction set for SH64\n\
2700 -abi=[32|64] set size of expanded SHmedia operands and object\n\
2702 -shcompact-const-crange emit code-range descriptors for constants in\n\
2703 SHcompact code sections\n\
2704 -no-mix disallow SHmedia code in the same section as\n\
2705 constants and SHcompact code\n\
2706 -no-expand do not expand MOVI, PT, PTA or PTB instructions\n\
2707 -expand-pt32 with -abi=64, expand PT, PTA and PTB instructions\n\
2709 #endif /* HAVE_SH64 */
2712 /* This struct is used to pass arguments to sh_count_relocs through
2713 bfd_map_over_sections. */
2715 struct sh_count_relocs
2717 /* Symbol we are looking for. */
2719 /* Count of relocs found. */
2723 /* Count the number of fixups in a section which refer to a particular
2724 symbol. When using BFD_ASSEMBLER, this is called via
2725 bfd_map_over_sections. */
2728 sh_count_relocs (abfd, sec, data)
2729 bfd *abfd ATTRIBUTE_UNUSED;
2733 struct sh_count_relocs *info = (struct sh_count_relocs *) data;
2734 segment_info_type *seginfo;
2738 seginfo = seg_info (sec);
2739 if (seginfo == NULL)
2743 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2745 if (fix->fx_addsy == sym)
2753 /* Handle the count relocs for a particular section. When using
2754 BFD_ASSEMBLER, this is called via bfd_map_over_sections. */
2757 sh_frob_section (abfd, sec, ignore)
2758 bfd *abfd ATTRIBUTE_UNUSED;
2760 PTR ignore ATTRIBUTE_UNUSED;
2762 segment_info_type *seginfo;
2765 seginfo = seg_info (sec);
2766 if (seginfo == NULL)
2769 for (fix = seginfo->fix_root; fix != NULL; fix = fix->fx_next)
2774 struct sh_count_relocs info;
2776 if (fix->fx_r_type != BFD_RELOC_SH_USES)
2779 /* The BFD_RELOC_SH_USES reloc should refer to a defined local
2780 symbol in the same section. */
2781 sym = fix->fx_addsy;
2783 || fix->fx_subsy != NULL
2784 || fix->fx_addnumber != 0
2785 || S_GET_SEGMENT (sym) != sec
2786 #if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2787 || S_GET_STORAGE_CLASS (sym) == C_EXT
2789 || S_IS_EXTERNAL (sym))
2791 as_warn_where (fix->fx_file, fix->fx_line,
2792 _(".uses does not refer to a local symbol in the same section"));
2796 /* Look through the fixups again, this time looking for one
2797 at the same location as sym. */
2798 val = S_GET_VALUE (sym);
2799 for (fscan = seginfo->fix_root;
2801 fscan = fscan->fx_next)
2802 if (val == fscan->fx_frag->fr_address + fscan->fx_where
2803 && fscan->fx_r_type != BFD_RELOC_SH_ALIGN
2804 && fscan->fx_r_type != BFD_RELOC_SH_CODE
2805 && fscan->fx_r_type != BFD_RELOC_SH_DATA
2806 && fscan->fx_r_type != BFD_RELOC_SH_LABEL)
2810 as_warn_where (fix->fx_file, fix->fx_line,
2811 _("can't find fixup pointed to by .uses"));
2815 if (fscan->fx_tcbit)
2817 /* We've already done this one. */
2821 /* The variable fscan should also be a fixup to a local symbol
2822 in the same section. */
2823 sym = fscan->fx_addsy;
2825 || fscan->fx_subsy != NULL
2826 || fscan->fx_addnumber != 0
2827 || S_GET_SEGMENT (sym) != sec
2828 #if ! defined (BFD_ASSEMBLER) && defined (OBJ_COFF)
2829 || S_GET_STORAGE_CLASS (sym) == C_EXT
2831 || S_IS_EXTERNAL (sym))
2833 as_warn_where (fix->fx_file, fix->fx_line,
2834 _(".uses target does not refer to a local symbol in the same section"));
2838 /* Now we look through all the fixups of all the sections,
2839 counting the number of times we find a reference to sym. */
2842 #ifdef BFD_ASSEMBLER
2843 bfd_map_over_sections (stdoutput, sh_count_relocs, (PTR) &info);
2848 for (iscan = SEG_E0; iscan < SEG_UNKNOWN; iscan++)
2849 sh_count_relocs ((bfd *) NULL, iscan, (PTR) &info);
2856 /* Generate a BFD_RELOC_SH_COUNT fixup at the location of sym.
2857 We have already adjusted the value of sym to include the
2858 fragment address, so we undo that adjustment here. */
2859 subseg_change (sec, 0);
2860 fix_new (fscan->fx_frag,
2861 S_GET_VALUE (sym) - fscan->fx_frag->fr_address,
2862 4, &abs_symbol, info.count, 0, BFD_RELOC_SH_COUNT);
2866 /* This function is called after the symbol table has been completed,
2867 but before the relocs or section contents have been written out.
2868 If we have seen any .uses pseudo-ops, they point to an instruction
2869 which loads a register with the address of a function. We look
2870 through the fixups to find where the function address is being
2871 loaded from. We then generate a COUNT reloc giving the number of
2872 times that function address is referred to. The linker uses this
2873 information when doing relaxing, to decide when it can eliminate
2874 the stored function address entirely. */
2880 shmedia_frob_file_before_adjust ();
2886 #ifdef BFD_ASSEMBLER
2887 bfd_map_over_sections (stdoutput, sh_frob_section, (PTR) NULL);
2892 for (iseg = SEG_E0; iseg < SEG_UNKNOWN; iseg++)
2893 sh_frob_section ((bfd *) NULL, iseg, (PTR) NULL);
2898 /* Called after relaxing. Set the correct sizes of the fragments, and
2899 create relocs so that md_apply_fix3 will fill in the correct values. */
2902 md_convert_frag (headers, seg, fragP)
2903 #ifdef BFD_ASSEMBLER
2904 bfd *headers ATTRIBUTE_UNUSED;
2906 object_headers *headers;
2913 switch (fragP->fr_subtype)
2915 case C (COND_JUMP, COND8):
2916 case C (COND_JUMP_DELAY, COND8):
2917 subseg_change (seg, 0);
2918 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2919 1, BFD_RELOC_SH_PCDISP8BY2);
2924 case C (UNCOND_JUMP, UNCOND12):
2925 subseg_change (seg, 0);
2926 fix_new (fragP, fragP->fr_fix, 2, fragP->fr_symbol, fragP->fr_offset,
2927 1, BFD_RELOC_SH_PCDISP12BY2);
2932 case C (UNCOND_JUMP, UNCOND32):
2933 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
2934 if (fragP->fr_symbol == NULL)
2935 as_bad_where (fragP->fr_file, fragP->fr_line,
2936 _("displacement overflows 12-bit field"));
2937 else if (S_IS_DEFINED (fragP->fr_symbol))
2938 as_bad_where (fragP->fr_file, fragP->fr_line,
2939 _("displacement to defined symbol %s overflows 12-bit field"),
2940 S_GET_NAME (fragP->fr_symbol));
2942 as_bad_where (fragP->fr_file, fragP->fr_line,
2943 _("displacement to undefined symbol %s overflows 12-bit field"),
2944 S_GET_NAME (fragP->fr_symbol));
2945 /* Stabilize this frag, so we don't trip an assert. */
2946 fragP->fr_fix += fragP->fr_var;
2950 case C (COND_JUMP, COND12):
2951 case C (COND_JUMP_DELAY, COND12):
2952 /* A bcond won't fit, so turn it into a b!cond; bra disp; nop. */
2953 /* I found that a relax failure for gcc.c-torture/execute/930628-1.c
2954 was due to gas incorrectly relaxing an out-of-range conditional
2955 branch with delay slot. It turned:
2956 bf.s L6 (slot mov.l r12,@(44,r0))
2959 2c: 8f 01 a0 8b bf.s 32 <_main+32> (slot bra L6)
2961 32: 10 cb mov.l r12,@(44,r0)
2962 Therefore, branches with delay slots have to be handled
2963 differently from ones without delay slots. */
2965 unsigned char *buffer =
2966 (unsigned char *) (fragP->fr_fix + fragP->fr_literal);
2967 int highbyte = target_big_endian ? 0 : 1;
2968 int lowbyte = target_big_endian ? 1 : 0;
2969 int delay = fragP->fr_subtype == C (COND_JUMP_DELAY, COND12);
2971 /* Toggle the true/false bit of the bcond. */
2972 buffer[highbyte] ^= 0x2;
2974 /* If this is a delayed branch, we may not put the bra in the
2975 slot. So we change it to a non-delayed branch, like that:
2976 b! cond slot_label; bra disp; slot_label: slot_insn
2977 ??? We should try if swapping the conditional branch and
2978 its delay-slot insn already makes the branch reach. */
2980 /* Build a relocation to six / four bytes farther on. */
2981 subseg_change (seg, 0);
2982 fix_new (fragP, fragP->fr_fix, 2,
2983 #ifdef BFD_ASSEMBLER
2984 section_symbol (seg),
2986 seg_info (seg)->dot,
2988 fragP->fr_address + fragP->fr_fix + (delay ? 4 : 6),
2989 1, BFD_RELOC_SH_PCDISP8BY2);
2991 /* Set up a jump instruction. */
2992 buffer[highbyte + 2] = 0xa0;
2993 buffer[lowbyte + 2] = 0;
2994 fix_new (fragP, fragP->fr_fix + 2, 2, fragP->fr_symbol,
2995 fragP->fr_offset, 1, BFD_RELOC_SH_PCDISP12BY2);
2999 buffer[highbyte] &= ~0x4; /* Removes delay slot from branch. */
3004 /* Fill in a NOP instruction. */
3005 buffer[highbyte + 4] = 0x0;
3006 buffer[lowbyte + 4] = 0x9;
3015 case C (COND_JUMP, COND32):
3016 case C (COND_JUMP_DELAY, COND32):
3017 case C (COND_JUMP, UNDEF_WORD_DISP):
3018 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3019 if (fragP->fr_symbol == NULL)
3020 as_bad_where (fragP->fr_file, fragP->fr_line,
3021 _("displacement overflows 8-bit field"));
3022 else if (S_IS_DEFINED (fragP->fr_symbol))
3023 as_bad_where (fragP->fr_file, fragP->fr_line,
3024 _("displacement to defined symbol %s overflows 8-bit field"),
3025 S_GET_NAME (fragP->fr_symbol));
3027 as_bad_where (fragP->fr_file, fragP->fr_line,
3028 _("displacement to undefined symbol %s overflows 8-bit field "),
3029 S_GET_NAME (fragP->fr_symbol));
3030 /* Stabilize this frag, so we don't trip an assert. */
3031 fragP->fr_fix += fragP->fr_var;
3037 shmedia_md_convert_frag (headers, seg, fragP, true);
3043 if (donerelax && !sh_relax)
3044 as_warn_where (fragP->fr_file, fragP->fr_line,
3045 _("overflow in branch to %s; converted into longer instruction sequence"),
3046 (fragP->fr_symbol != NULL
3047 ? S_GET_NAME (fragP->fr_symbol)
3052 md_section_align (seg, size)
3053 segT seg ATTRIBUTE_UNUSED;
3056 #ifdef BFD_ASSEMBLER
3059 #else /* ! OBJ_ELF */
3060 return ((size + (1 << bfd_get_section_alignment (stdoutput, seg)) - 1)
3061 & (-1 << bfd_get_section_alignment (stdoutput, seg)));
3062 #endif /* ! OBJ_ELF */
3063 #else /* ! BFD_ASSEMBLER */
3064 return ((size + (1 << section_alignment[(int) seg]) - 1)
3065 & (-1 << section_alignment[(int) seg]));
3066 #endif /* ! BFD_ASSEMBLER */
3069 /* This static variable is set by s_uacons to tell sh_cons_align that
3070 the expession does not need to be aligned. */
3072 static int sh_no_align_cons = 0;
3074 /* This handles the unaligned space allocation pseudo-ops, such as
3075 .uaword. .uaword is just like .word, but the value does not need
3082 /* Tell sh_cons_align not to align this value. */
3083 sh_no_align_cons = 1;
3087 /* If a .word, et. al., pseud-op is seen, warn if the value is not
3088 aligned correctly. Note that this can cause warnings to be issued
3089 when assembling initialized structured which were declared with the
3090 packed attribute. FIXME: Perhaps we should require an option to
3091 enable this warning? */
3094 sh_cons_align (nbytes)
3100 if (sh_no_align_cons)
3102 /* This is an unaligned pseudo-op. */
3103 sh_no_align_cons = 0;
3108 while ((nbytes & 1) == 0)
3117 if (now_seg == absolute_section)
3119 if ((abs_section_offset & ((1 << nalign) - 1)) != 0)
3120 as_warn (_("misaligned data"));
3124 p = frag_var (rs_align_test, 1, 1, (relax_substateT) 0,
3125 (symbolS *) NULL, (offsetT) nalign, (char *) NULL);
3127 record_alignment (now_seg, nalign);
3130 /* When relaxing, we need to output a reloc for any .align directive
3131 that requests alignment to a four byte boundary or larger. This is
3132 also where we check for misaligned data. */
3135 sh_handle_align (frag)
3138 int bytes = frag->fr_next->fr_address - frag->fr_address - frag->fr_fix;
3140 if (frag->fr_type == rs_align_code)
3142 static const unsigned char big_nop_pattern[] = { 0x00, 0x09 };
3143 static const unsigned char little_nop_pattern[] = { 0x09, 0x00 };
3145 char *p = frag->fr_literal + frag->fr_fix;
3154 if (target_big_endian)
3156 memcpy (p, big_nop_pattern, sizeof big_nop_pattern);
3157 frag->fr_var = sizeof big_nop_pattern;
3161 memcpy (p, little_nop_pattern, sizeof little_nop_pattern);
3162 frag->fr_var = sizeof little_nop_pattern;
3165 else if (frag->fr_type == rs_align_test)
3168 as_warn_where (frag->fr_file, frag->fr_line, _("misaligned data"));
3172 && (frag->fr_type == rs_align
3173 || frag->fr_type == rs_align_code)
3174 && frag->fr_address + frag->fr_fix > 0
3175 && frag->fr_offset > 1
3176 && now_seg != bss_section)
3177 fix_new (frag, frag->fr_fix, 2, &abs_symbol, frag->fr_offset, 0,
3178 BFD_RELOC_SH_ALIGN);
3181 /* This macro decides whether a particular reloc is an entry in a
3182 switch table. It is used when relaxing, because the linker needs
3183 to know about all such entries so that it can adjust them if
3186 #ifdef BFD_ASSEMBLER
3187 #define SWITCH_TABLE_CONS(fix) (0)
3189 #define SWITCH_TABLE_CONS(fix) \
3190 ((fix)->fx_r_type == 0 \
3191 && ((fix)->fx_size == 2 \
3192 || (fix)->fx_size == 1 \
3193 || (fix)->fx_size == 4))
3196 #define SWITCH_TABLE(fix) \
3197 ((fix)->fx_addsy != NULL \
3198 && (fix)->fx_subsy != NULL \
3199 && S_GET_SEGMENT ((fix)->fx_addsy) == text_section \
3200 && S_GET_SEGMENT ((fix)->fx_subsy) == text_section \
3201 && ((fix)->fx_r_type == BFD_RELOC_32 \
3202 || (fix)->fx_r_type == BFD_RELOC_16 \
3203 || (fix)->fx_r_type == BFD_RELOC_8 \
3204 || SWITCH_TABLE_CONS (fix)))
3206 /* See whether we need to force a relocation into the output file.
3207 This is used to force out switch and PC relative relocations when
3211 sh_force_relocation (fix)
3215 if (fix->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3216 || fix->fx_r_type == BFD_RELOC_VTABLE_ENTRY
3217 || fix->fx_r_type == BFD_RELOC_SH_LOOP_START
3218 || fix->fx_r_type == BFD_RELOC_SH_LOOP_END)
3224 return (fix->fx_pcrel
3225 || SWITCH_TABLE (fix)
3226 || fix->fx_r_type == BFD_RELOC_SH_COUNT
3227 || fix->fx_r_type == BFD_RELOC_SH_ALIGN
3228 || fix->fx_r_type == BFD_RELOC_SH_CODE
3229 || fix->fx_r_type == BFD_RELOC_SH_DATA
3231 || fix->fx_r_type == BFD_RELOC_SH_SHMEDIA_CODE
3233 || fix->fx_r_type == BFD_RELOC_SH_LABEL);
3238 sh_fix_adjustable (fixP)
3242 if (fixP->fx_addsy == NULL)
3245 if (fixP->fx_r_type == BFD_RELOC_SH_PCDISP8BY2
3246 || fixP->fx_r_type == BFD_RELOC_SH_PCDISP12BY2
3247 || fixP->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY2
3248 || fixP->fx_r_type == BFD_RELOC_SH_PCRELIMM8BY4
3249 || fixP->fx_r_type == BFD_RELOC_8_PCREL
3250 || fixP->fx_r_type == BFD_RELOC_SH_SWITCH16
3251 || fixP->fx_r_type == BFD_RELOC_SH_SWITCH32)
3254 if (! TC_RELOC_RTSYM_LOC_FIXUP (fixP)
3255 || fixP->fx_r_type == BFD_RELOC_RVA)
3258 /* We need the symbol name for the VTABLE entries */
3259 if (fixP->fx_r_type == BFD_RELOC_VTABLE_INHERIT
3260 || fixP->fx_r_type == BFD_RELOC_VTABLE_ENTRY)
3267 sh_elf_final_processing ()
3271 /* Set file-specific flags to indicate if this code needs
3272 a processor with the sh-dsp / sh3e ISA to execute. */
3274 /* SH5 and above don't know about the valid_arch arch_sh* bits defined
3275 in sh-opc.h, so check SH64 mode before checking valid_arch. */
3276 if (sh64_isa_mode != sh64_isa_unspecified)
3279 #endif /* HAVE_SH64 */
3280 if (valid_arch & arch_sh1)
3282 else if (valid_arch & arch_sh2)
3284 else if (valid_arch & arch_sh_dsp)
3286 else if (valid_arch & arch_sh3)
3288 else if (valid_arch & arch_sh3_dsp)
3290 else if (valid_arch & arch_sh3e)
3292 else if (valid_arch & arch_sh4)
3297 elf_elfheader (stdoutput)->e_flags &= ~EF_SH_MACH_MASK;
3298 elf_elfheader (stdoutput)->e_flags |= val;
3302 /* Apply a fixup to the object file. */
3305 md_apply_fix3 (fixP, valP, seg)
3308 segT seg ATTRIBUTE_UNUSED;
3310 char *buf = fixP->fx_where + fixP->fx_frag->fr_literal;
3311 int lowbyte = target_big_endian ? 1 : 0;
3312 int highbyte = target_big_endian ? 0 : 1;
3313 long val = * (long *) valP;
3317 #ifdef BFD_ASSEMBLER
3318 /* A difference between two symbols, the second of which is in the
3319 current section, is transformed in a PC-relative relocation to
3320 the other symbol. We have to adjust the relocation type here. */
3323 switch (fixP->fx_r_type)
3329 fixP->fx_r_type = BFD_RELOC_32_PCREL;
3332 /* Currently, we only support 32-bit PCREL relocations.
3333 We'd need a new reloc type to handle 16_PCREL, and
3334 8_PCREL is already taken for R_SH_SWITCH8, which
3335 apparently does something completely different than what
3338 bfd_set_error (bfd_error_bad_value);
3342 bfd_set_error (bfd_error_bad_value);
3347 /* The function adjust_reloc_syms won't convert a reloc against a weak
3348 symbol into a reloc against a section, but bfd_install_relocation
3349 will screw up if the symbol is defined, so we have to adjust val here
3350 to avoid the screw up later.
3352 For ordinary relocs, this does not happen for ELF, since for ELF,
3353 bfd_install_relocation uses the "special function" field of the
3354 howto, and does not execute the code that needs to be undone, as long
3355 as the special function does not return bfd_reloc_continue.
3356 It can happen for GOT- and PLT-type relocs the way they are
3357 described in elf32-sh.c as they use bfd_elf_generic_reloc, but it
3358 doesn't matter here since those relocs don't use VAL; see below. */
3359 if (OUTPUT_FLAVOR != bfd_target_elf_flavour
3360 && fixP->fx_addsy != NULL
3361 && S_IS_WEAK (fixP->fx_addsy))
3362 val -= S_GET_VALUE (fixP->fx_addsy);
3365 #ifndef BFD_ASSEMBLER
3366 if (fixP->fx_r_type == 0)
3368 if (fixP->fx_size == 2)
3369 fixP->fx_r_type = BFD_RELOC_16;
3370 else if (fixP->fx_size == 4)
3371 fixP->fx_r_type = BFD_RELOC_32;
3372 else if (fixP->fx_size == 1)
3373 fixP->fx_r_type = BFD_RELOC_8;
3381 switch (fixP->fx_r_type)
3383 case BFD_RELOC_SH_IMM4:
3385 *buf = (*buf & 0xf0) | (val & 0xf);
3388 case BFD_RELOC_SH_IMM4BY2:
3391 *buf = (*buf & 0xf0) | ((val >> 1) & 0xf);
3394 case BFD_RELOC_SH_IMM4BY4:
3397 *buf = (*buf & 0xf0) | ((val >> 2) & 0xf);
3400 case BFD_RELOC_SH_IMM8BY2:
3406 case BFD_RELOC_SH_IMM8BY4:
3413 case BFD_RELOC_SH_IMM8:
3414 /* Sometimes the 8 bit value is sign extended (e.g., add) and
3415 sometimes it is not (e.g., and). We permit any 8 bit value.
3416 Note that adding further restrictions may invalidate
3417 reasonable looking assembly code, such as ``and -0x1,r0''. */
3423 case BFD_RELOC_SH_PCRELIMM8BY4:
3424 /* The lower two bits of the PC are cleared before the
3425 displacement is added in. We can assume that the destination
3426 is on a 4 byte bounday. If this instruction is also on a 4
3427 byte boundary, then we want
3429 and target - here is a multiple of 4.
3430 Otherwise, we are on a 2 byte boundary, and we want
3431 (target - (here - 2)) / 4
3432 and target - here is not a multiple of 4. Computing
3433 (target - (here - 2)) / 4 == (target - here + 2) / 4
3434 works for both cases, since in the first case the addition of
3435 2 will be removed by the division. target - here is in the
3437 val = (val + 2) / 4;
3439 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3443 case BFD_RELOC_SH_PCRELIMM8BY2:
3446 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3450 case BFD_RELOC_SH_PCDISP8BY2:
3452 if (val < -0x80 || val > 0x7f)
3453 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3457 case BFD_RELOC_SH_PCDISP12BY2:
3459 if (val < -0x800 || val > 0x7ff)
3460 as_bad_where (fixP->fx_file, fixP->fx_line, _("pcrel too far"));
3461 buf[lowbyte] = val & 0xff;
3462 buf[highbyte] |= (val >> 8) & 0xf;
3466 case BFD_RELOC_32_PCREL:
3467 md_number_to_chars (buf, val, 4);
3471 md_number_to_chars (buf, val, 2);
3474 case BFD_RELOC_SH_USES:
3475 /* Pass the value into sh_coff_reloc_mangle. */
3476 fixP->fx_addnumber = val;
3479 case BFD_RELOC_SH_COUNT:
3480 case BFD_RELOC_SH_ALIGN:
3481 case BFD_RELOC_SH_CODE:
3482 case BFD_RELOC_SH_DATA:
3483 case BFD_RELOC_SH_LABEL:
3484 /* Nothing to do here. */
3487 case BFD_RELOC_SH_LOOP_START:
3488 case BFD_RELOC_SH_LOOP_END:
3490 case BFD_RELOC_VTABLE_INHERIT:
3491 case BFD_RELOC_VTABLE_ENTRY:
3496 case BFD_RELOC_32_PLT_PCREL:
3497 /* Make the jump instruction point to the address of the operand. At
3498 runtime we merely add the offset to the actual PLT entry. */
3499 * valP = 0xfffffffc;
3500 val = fixP->fx_addnumber;
3502 val -= S_GET_VALUE (fixP->fx_subsy);
3503 md_number_to_chars (buf, val, 4);
3506 case BFD_RELOC_SH_GOTPC:
3507 /* This is tough to explain. We end up with this one if we have
3508 operands that look like "_GLOBAL_OFFSET_TABLE_+[.-.L284]".
3509 The goal here is to obtain the absolute address of the GOT,
3510 and it is strongly preferable from a performance point of
3511 view to avoid using a runtime relocation for this. There are
3512 cases where you have something like:
3514 .long _GLOBAL_OFFSET_TABLE_+[.-.L66]
3516 and here no correction would be required. Internally in the
3517 assembler we treat operands of this form as not being pcrel
3518 since the '.' is explicitly mentioned, and I wonder whether
3519 it would simplify matters to do it this way. Who knows. In
3520 earlier versions of the PIC patches, the pcrel_adjust field
3521 was used to store the correction, but since the expression is
3522 not pcrel, I felt it would be confusing to do it this way. */
3524 md_number_to_chars (buf, val, 4);
3527 case BFD_RELOC_32_GOT_PCREL:
3528 case BFD_RELOC_SH_GOTPLT32:
3529 * valP = 0; /* Fully resolved at runtime. No addend. */
3530 md_number_to_chars (buf, 0, 4);
3533 case BFD_RELOC_32_GOTOFF:
3534 md_number_to_chars (buf, val, 4);
3540 shmedia_md_apply_fix3 (fixP, valP);
3549 if ((val & ((1 << shift) - 1)) != 0)
3550 as_bad_where (fixP->fx_file, fixP->fx_line, _("misaligned offset"));
3554 val = ((val >> shift)
3555 | ((long) -1 & ~ ((long) -1 >> shift)));
3557 if (max != 0 && (val < min || val > max))
3558 as_bad_where (fixP->fx_file, fixP->fx_line, _("offset out of range"));
3560 if (fixP->fx_addsy == NULL && fixP->fx_pcrel == 0)
3564 /* Called just before address relaxation. Return the length
3565 by which a fragment must grow to reach it's destination. */
3568 md_estimate_size_before_relax (fragP, segment_type)
3569 register fragS *fragP;
3570 register segT segment_type;
3574 switch (fragP->fr_subtype)
3578 return shmedia_md_estimate_size_before_relax (fragP, segment_type);
3584 case C (UNCOND_JUMP, UNDEF_DISP):
3585 /* Used to be a branch to somewhere which was unknown. */
3586 if (!fragP->fr_symbol)
3588 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
3590 else if (S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3592 fragP->fr_subtype = C (UNCOND_JUMP, UNCOND12);
3596 fragP->fr_subtype = C (UNCOND_JUMP, UNDEF_WORD_DISP);
3600 case C (COND_JUMP, UNDEF_DISP):
3601 case C (COND_JUMP_DELAY, UNDEF_DISP):
3602 what = GET_WHAT (fragP->fr_subtype);
3603 /* Used to be a branch to somewhere which was unknown. */
3604 if (fragP->fr_symbol
3605 && S_GET_SEGMENT (fragP->fr_symbol) == segment_type)
3607 /* Got a symbol and it's defined in this segment, become byte
3608 sized - maybe it will fix up. */
3609 fragP->fr_subtype = C (what, COND8);
3611 else if (fragP->fr_symbol)
3613 /* Its got a segment, but its not ours, so it will always be long. */
3614 fragP->fr_subtype = C (what, UNDEF_WORD_DISP);
3618 /* We know the abs value. */
3619 fragP->fr_subtype = C (what, COND8);
3623 case C (UNCOND_JUMP, UNCOND12):
3624 case C (UNCOND_JUMP, UNCOND32):
3625 case C (UNCOND_JUMP, UNDEF_WORD_DISP):
3626 case C (COND_JUMP, COND8):
3627 case C (COND_JUMP, COND12):
3628 case C (COND_JUMP, COND32):
3629 case C (COND_JUMP, UNDEF_WORD_DISP):
3630 case C (COND_JUMP_DELAY, COND8):
3631 case C (COND_JUMP_DELAY, COND12):
3632 case C (COND_JUMP_DELAY, COND32):
3633 case C (COND_JUMP_DELAY, UNDEF_WORD_DISP):
3634 /* When relaxing a section for the second time, we don't need to
3635 do anything besides return the current size. */
3639 fragP->fr_var = md_relax_table[fragP->fr_subtype].rlx_length;
3640 return fragP->fr_var;
3643 /* Put number into target byte order. */
3646 md_number_to_chars (ptr, use, nbytes)
3652 /* We might need to set the contents type to data. */
3653 sh64_flag_output ();
3656 if (! target_big_endian)
3657 number_to_chars_littleendian (ptr, use, nbytes);
3659 number_to_chars_bigendian (ptr, use, nbytes);
3663 md_pcrel_from_section (fixP, sec)
3667 if (fixP->fx_addsy != (symbolS *) NULL
3668 && (! S_IS_DEFINED (fixP->fx_addsy)
3669 || S_IS_EXTERN (fixP->fx_addsy)
3670 || S_IS_WEAK (fixP->fx_addsy)
3671 || S_GET_SEGMENT (fixP->fx_addsy) != sec))
3673 /* The symbol is undefined (or is defined but not in this section,
3674 or we're not sure about it being the final definition). Let the
3675 linker figure it out. We need to adjust the subtraction of a
3676 symbol to the position of the relocated data, though. */
3677 return fixP->fx_subsy ? fixP->fx_where + fixP->fx_frag->fr_address : 0;
3680 return fixP->fx_size + fixP->fx_where + fixP->fx_frag->fr_address + 2;
3686 tc_coff_sizemachdep (frag)
3689 return md_relax_table[frag->fr_subtype].rlx_length;
3692 #endif /* OBJ_COFF */
3694 #ifndef BFD_ASSEMBLER
3697 /* Map BFD relocs to SH COFF relocs. */
3701 bfd_reloc_code_real_type bfd_reloc;
3705 static const struct reloc_map coff_reloc_map[] =
3707 { BFD_RELOC_32, R_SH_IMM32 },
3708 { BFD_RELOC_16, R_SH_IMM16 },
3709 { BFD_RELOC_8, R_SH_IMM8 },
3710 { BFD_RELOC_SH_PCDISP8BY2, R_SH_PCDISP8BY2 },
3711 { BFD_RELOC_SH_PCDISP12BY2, R_SH_PCDISP },
3712 { BFD_RELOC_SH_IMM4, R_SH_IMM4 },
3713 { BFD_RELOC_SH_IMM4BY2, R_SH_IMM4BY2 },
3714 { BFD_RELOC_SH_IMM4BY4, R_SH_IMM4BY4 },
3715 { BFD_RELOC_SH_IMM8, R_SH_IMM8 },
3716 { BFD_RELOC_SH_IMM8BY2, R_SH_IMM8BY2 },
3717 { BFD_RELOC_SH_IMM8BY4, R_SH_IMM8BY4 },
3718 { BFD_RELOC_SH_PCRELIMM8BY2, R_SH_PCRELIMM8BY2 },
3719 { BFD_RELOC_SH_PCRELIMM8BY4, R_SH_PCRELIMM8BY4 },
3720 { BFD_RELOC_8_PCREL, R_SH_SWITCH8 },
3721 { BFD_RELOC_SH_SWITCH16, R_SH_SWITCH16 },
3722 { BFD_RELOC_SH_SWITCH32, R_SH_SWITCH32 },
3723 { BFD_RELOC_SH_USES, R_SH_USES },
3724 { BFD_RELOC_SH_COUNT, R_SH_COUNT },
3725 { BFD_RELOC_SH_ALIGN, R_SH_ALIGN },
3726 { BFD_RELOC_SH_CODE, R_SH_CODE },
3727 { BFD_RELOC_SH_DATA, R_SH_DATA },
3728 { BFD_RELOC_SH_LABEL, R_SH_LABEL },
3729 { BFD_RELOC_UNUSED, 0 }
3732 /* Adjust a reloc for the SH. This is similar to the generic code,
3733 but does some minor tweaking. */
3736 sh_coff_reloc_mangle (seg, fix, intr, paddr)
3737 segment_info_type *seg;
3739 struct internal_reloc *intr;
3742 symbolS *symbol_ptr = fix->fx_addsy;
3745 intr->r_vaddr = paddr + fix->fx_frag->fr_address + fix->fx_where;
3747 if (! SWITCH_TABLE (fix))
3749 const struct reloc_map *rm;
3751 for (rm = coff_reloc_map; rm->bfd_reloc != BFD_RELOC_UNUSED; rm++)
3752 if (rm->bfd_reloc == (bfd_reloc_code_real_type) fix->fx_r_type)
3754 if (rm->bfd_reloc == BFD_RELOC_UNUSED)
3755 as_bad_where (fix->fx_file, fix->fx_line,
3756 _("Can not represent %s relocation in this object file format"),
3757 bfd_get_reloc_code_name (fix->fx_r_type));
3758 intr->r_type = rm->sh_reloc;
3765 if (fix->fx_r_type == BFD_RELOC_16)
3766 intr->r_type = R_SH_SWITCH16;
3767 else if (fix->fx_r_type == BFD_RELOC_8)
3768 intr->r_type = R_SH_SWITCH8;
3769 else if (fix->fx_r_type == BFD_RELOC_32)
3770 intr->r_type = R_SH_SWITCH32;
3774 /* For a switch reloc, we set r_offset to the difference between
3775 the reloc address and the subtrahend. When the linker is
3776 doing relaxing, it can use the determine the starting and
3777 ending points of the switch difference expression. */
3778 intr->r_offset = intr->r_vaddr - S_GET_VALUE (fix->fx_subsy);
3781 /* PC relative relocs are always against the current section. */
3782 if (symbol_ptr == NULL)
3784 switch (fix->fx_r_type)
3786 case BFD_RELOC_SH_PCRELIMM8BY2:
3787 case BFD_RELOC_SH_PCRELIMM8BY4:
3788 case BFD_RELOC_SH_PCDISP8BY2:
3789 case BFD_RELOC_SH_PCDISP12BY2:
3790 case BFD_RELOC_SH_USES:
3791 symbol_ptr = seg->dot;
3798 if (fix->fx_r_type == BFD_RELOC_SH_USES)
3800 /* We can't store the offset in the object file, since this
3801 reloc does not take up any space, so we store it in r_offset.
3802 The fx_addnumber field was set in md_apply_fix3. */
3803 intr->r_offset = fix->fx_addnumber;
3805 else if (fix->fx_r_type == BFD_RELOC_SH_COUNT)
3807 /* We can't store the count in the object file, since this reloc
3808 does not take up any space, so we store it in r_offset. The
3809 fx_offset field was set when the fixup was created in
3810 sh_coff_frob_file. */
3811 intr->r_offset = fix->fx_offset;
3812 /* This reloc is always absolute. */
3815 else if (fix->fx_r_type == BFD_RELOC_SH_ALIGN)
3817 /* Store the alignment in the r_offset field. */
3818 intr->r_offset = fix->fx_offset;
3819 /* This reloc is always absolute. */
3822 else if (fix->fx_r_type == BFD_RELOC_SH_CODE
3823 || fix->fx_r_type == BFD_RELOC_SH_DATA
3824 || fix->fx_r_type == BFD_RELOC_SH_LABEL)
3826 /* These relocs are always absolute. */
3830 /* Turn the segment of the symbol into an offset. */
3831 if (symbol_ptr != NULL)
3833 dot = segment_info[S_GET_SEGMENT (symbol_ptr)].dot;
3835 intr->r_symndx = dot->sy_number;
3837 intr->r_symndx = symbol_ptr->sy_number;
3840 intr->r_symndx = -1;
3843 #endif /* OBJ_COFF */
3844 #endif /* ! BFD_ASSEMBLER */
3846 #ifdef BFD_ASSEMBLER
3848 /* Create a reloc. */
3851 tc_gen_reloc (section, fixp)
3852 asection *section ATTRIBUTE_UNUSED;
3856 bfd_reloc_code_real_type r_type;
3858 rel = (arelent *) xmalloc (sizeof (arelent));
3859 rel->sym_ptr_ptr = (asymbol **) xmalloc (sizeof (asymbol *));
3860 *rel->sym_ptr_ptr = symbol_get_bfdsym (fixp->fx_addsy);
3861 rel->address = fixp->fx_frag->fr_address + fixp->fx_where;
3864 && S_GET_SEGMENT (fixp->fx_subsy) == absolute_section)
3866 fixp->fx_addnumber -= S_GET_VALUE (fixp->fx_subsy);
3870 r_type = fixp->fx_r_type;
3872 if (SWITCH_TABLE (fixp))
3874 rel->addend = rel->address - S_GET_VALUE (fixp->fx_subsy);
3875 if (r_type == BFD_RELOC_16)
3876 r_type = BFD_RELOC_SH_SWITCH16;
3877 else if (r_type == BFD_RELOC_8)
3878 r_type = BFD_RELOC_8_PCREL;
3879 else if (r_type == BFD_RELOC_32)
3880 r_type = BFD_RELOC_SH_SWITCH32;
3884 else if (r_type == BFD_RELOC_SH_USES)
3885 rel->addend = fixp->fx_addnumber;
3886 else if (r_type == BFD_RELOC_SH_COUNT)
3887 rel->addend = fixp->fx_offset;
3888 else if (r_type == BFD_RELOC_SH_ALIGN)
3889 rel->addend = fixp->fx_offset;
3890 else if (r_type == BFD_RELOC_VTABLE_INHERIT
3891 || r_type == BFD_RELOC_VTABLE_ENTRY)
3892 rel->addend = fixp->fx_offset;
3893 else if (r_type == BFD_RELOC_SH_LOOP_START
3894 || r_type == BFD_RELOC_SH_LOOP_END)
3895 rel->addend = fixp->fx_offset;
3896 else if (r_type == BFD_RELOC_SH_LABEL && fixp->fx_pcrel)
3899 rel->address = rel->addend = fixp->fx_offset;
3902 else if (shmedia_init_reloc (rel, fixp))
3905 else if (fixp->fx_pcrel)
3906 rel->addend = fixp->fx_addnumber;
3907 else if (r_type == BFD_RELOC_32 || r_type == BFD_RELOC_32_GOTOFF)
3908 rel->addend = fixp->fx_addnumber;
3912 rel->howto = bfd_reloc_type_lookup (stdoutput, r_type);
3913 if (rel->howto == NULL || fixp->fx_subsy)
3915 as_bad_where (fixp->fx_file, fixp->fx_line,
3916 _("Cannot represent relocation type %s"),
3917 bfd_get_reloc_code_name (r_type));
3918 /* Set howto to a garbage value so that we can keep going. */
3919 rel->howto = bfd_reloc_type_lookup (stdoutput, BFD_RELOC_32);
3920 assert (rel->howto != NULL);
3927 inline static char *
3928 sh_end_of_match (cont, what)
3931 int len = strlen (what);
3933 if (strncasecmp (cont, what, strlen (what)) == 0
3934 && ! is_part_of_name (cont[len]))
3941 sh_parse_name (name, exprP, nextcharP)
3946 char *next = input_line_pointer;
3951 exprP->X_op_symbol = NULL;
3953 if (strcmp (name, GLOBAL_OFFSET_TABLE_NAME) == 0)
3956 GOT_symbol = symbol_find_or_make (name);
3958 exprP->X_add_symbol = GOT_symbol;
3960 /* If we have an absolute symbol or a reg, then we know its
3962 segment = S_GET_SEGMENT (exprP->X_add_symbol);
3963 if (segment == absolute_section)
3965 exprP->X_op = O_constant;
3966 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3967 exprP->X_add_symbol = NULL;
3969 else if (segment == reg_section)
3971 exprP->X_op = O_register;
3972 exprP->X_add_number = S_GET_VALUE (exprP->X_add_symbol);
3973 exprP->X_add_symbol = NULL;
3977 exprP->X_op = O_symbol;
3978 exprP->X_add_number = 0;
3984 exprP->X_add_symbol = symbol_find_or_make (name);
3986 if (*nextcharP != '@')
3988 else if ((next_end = sh_end_of_match (next + 1, "GOTOFF")))
3989 reloc_type = BFD_RELOC_32_GOTOFF;
3990 else if ((next_end = sh_end_of_match (next + 1, "GOTPLT")))
3991 reloc_type = BFD_RELOC_SH_GOTPLT32;
3992 else if ((next_end = sh_end_of_match (next + 1, "GOT")))
3993 reloc_type = BFD_RELOC_32_GOT_PCREL;
3994 else if ((next_end = sh_end_of_match (next + 1, "PLT")))
3995 reloc_type = BFD_RELOC_32_PLT_PCREL;
3999 *input_line_pointer = *nextcharP;
4000 input_line_pointer = next_end;
4001 *nextcharP = *input_line_pointer;
4002 *input_line_pointer = '\0';
4004 exprP->X_op = O_PIC_reloc;
4005 exprP->X_add_number = 0;
4006 exprP->X_md = reloc_type;
4011 #endif /* BFD_ASSEMBLER */