1 #define WITH_MODULO_MEMORY 1
2 #define WITH_WATCHPOINTS 1
3 #define WITH_TARGET_WORD_MSB 31
5 #include "sim-basics.h"
7 typedef address_word sim_cia;
9 /* This simulator doesn't cache state */
10 #define SIM_ENGINE_HALT_HOOK(sd,last_cpu,cia) while (0)
11 #define SIM_ENGINE_RESTART_HOOK(sd,last_cpu,cia) while (0)
16 typedef unsigned8 uint8;
17 typedef signed16 int16;
18 typedef unsigned16 uint16;
19 typedef signed32 int32;
20 typedef unsigned32 uint32;
21 typedef unsigned32 reg_t;
24 /* The current state of the processor; registers, memory, etc. */
26 typedef struct _v850_regs {
27 reg_t regs[32]; /* general-purpose registers */
28 reg_t sregs[32]; /* system registers, including psw */
30 int dummy_mem; /* where invalid accesses go */
36 /* ... simulator specific members ... */
38 /* ... base type ... */
42 #define CPU_CIA(CPU) ((CPU)->reg.pc)
45 sim_cpu cpu[MAX_NR_PROCESSORS];
47 #define STATE_CPU(sd,n) (&(sd)->cpu[n])
49 #define STATE_CPU(sd,n) (&(sd)->cpu[0])
61 /* For compatibility, until all functions converted to passing
62 SIM_DESC as an argument */
63 extern SIM_DESC simulator;
66 #define V850_ROM_SIZE 0x8000
67 #define V850_LOW_END 0x200000
68 #define V850_HIGH_START 0xffe000
71 #define SIG_V850_EXIT -1 /* indication of a normal exit */
75 /* Because we are still using the old semantic table, provide compat
76 macro's that store the instruction where the old simops expects
81 OP[1] = (inst >> 11) & 0x1f;
82 OP[2] = (inst >> 16) & 0xffff;
86 #define COMPAT_1(CALL) \
88 OP[0] = instruction_0 & 0x1f; \
89 OP[1] = (instruction_0 >> 11) & 0x1f; \
91 OP[3] = instruction_0 ; \
95 #define COMPAT_2(CALL) \
97 OP[0] = instruction_0 & 0x1f; \
98 OP[1] = (instruction_0 >> 11) & 0x1f; \
99 OP[2] = instruction_1; \
100 OP[3] = (instruction_1 << 16) | instruction_0; \
106 extern struct simops Simops[];
109 #define State (STATE_CPU (simulator, 0)->reg)
110 #define PC (State.pc)
111 #define SP (State.regs[3])
112 #define EP (State.regs[30])
114 #define EIPC (State.sregs[0])
115 #define EIPSW (State.sregs[1])
116 #define FEPC (State.sregs[2])
117 #define FEPSW (State.sregs[3])
118 #define ECR (State.sregs[4])
119 #define PSW (State.sregs[5])
120 /* start-sanitize-v850e */
121 #define CTPC (State.sregs[16])
122 #define CTPSW (State.sregs[17])
123 /* end-sanitize-v850e */
124 #define DBPC (State.sregs[18])
125 #define DBPSW (State.sregs[19])
126 /* start-sanitize-v850e */
127 #define CTBP (State.sregs[20])
128 /* end-sanitize-v850e */
139 #define SEXT3(x) ((((x)&0x7)^(~0x3))+0x4)
141 /* sign-extend a 4-bit number */
142 #define SEXT4(x) ((((x)&0xf)^(~0x7))+0x8)
144 /* sign-extend a 5-bit number */
145 #define SEXT5(x) ((((x)&0x1f)^(~0xf))+0x10)
147 /* sign-extend a 9-bit number */
148 #define SEXT9(x) ((((x)&0x1ff)^(~0xff))+0x100)
150 /* sign-extend a 22-bit number */
151 #define SEXT22(x) ((((x)&0x3fffff)^(~0x1fffff))+0x200000)
153 /* sign extend a 40 bit number */
154 #define SEXT40(x) ((((x) & UNSIGNED64 (0xffffffffff)) \
155 ^ (~UNSIGNED64 (0x7fffffffff))) \
156 + UNSIGNED64 (0x8000000000))
158 /* sign extend a 44 bit number */
159 #define SEXT44(x) ((((x) & UNSIGNED64 (0xfffffffffff)) \
160 ^ (~ UNSIGNED64 (0x7ffffffffff))) \
161 + UNSIGNED64 (0x80000000000))
163 /* sign extend a 60 bit number */
164 #define SEXT60(x) ((((x) & UNSIGNED64 (0xfffffffffffffff)) \
165 ^ (~ UNSIGNED64 (0x7ffffffffffffff))) \
166 + UNSIGNED64 (0x800000000000000))
168 /* No sign extension */
171 #define INC_ADDR(x,i) x = ((State.MD && x == MOD_E) ? MOD_S : (x)+(i))
173 #define RLW(x) load_mem (x, 4)
184 /* Function declarations. */
187 sim_core_read_aligned_2 (STATE_CPU (sd, 0), \
188 PC, sim_core_execute_map, (EA))
190 #define IMEM_IMMED(EA,N) \
191 sim_core_read_aligned_2 (STATE_CPU (sd, 0), \
192 PC, sim_core_execute_map, (EA) + (N) * 2)
194 #define load_mem(ADDR,LEN) \
195 sim_core_read_unaligned_##LEN (STATE_CPU (simulator, 0), \
196 PC, sim_core_read_map, (ADDR))
198 #define store_mem(ADDR,LEN,DATA) \
199 sim_core_write_unaligned_##LEN (STATE_CPU (simulator, 0), \
200 PC, sim_core_write_map, (ADDR), (DATA))