3 * avr-dis.c: Include libiberty.h (for xmalloc).
4 (struct avr_opcodes_s): Remove 'bin_mask' field (it's
5 automatically computed in the init routine).
6 (AVR_INSN): No longer provide bin_mask field in initializer.
7 (avr_opcodes_s): Declare as const.
8 (print_insn_avr): Store the bin_mask field in a separate table
9 (allocated with xmalloc); iterate through it at the same time as
10 we iterate through the opcodes.
14 * h8300-dis.c: Include libiberty.h (for xmalloc).
15 (struct h8_instruction): New type, used to wrap h8_opcodes with a
16 length field (computed at run-time).
17 (h8_instructions): New variable.
18 (bfd_h8_disassemble_init): Allocate the storage for
19 h8_instructions. Fill h8_instructions with pointers to the
20 appropriate opcode and the correct value for the length field.
21 (bfd_h8_disassemble): Iterate through h8_instructions instead of
26 * arc-opc.c (arc_ext_opcodes): Define.
27 (arc_ext_operands): Define.
28 * i386-dis.c (Suffix3DNow): Declare as const.
29 * arm-opc.h (arm_opcodes): Declare as const.
30 (thumb_opcodes): Declare as const.
31 * h8500-opc.h (h8500_table): Declare as const.
32 (h8500_table): Use a NULL for the opcode in the terminator, so
33 that code testing (opcode->name) behaves correctly.
34 * mcore-opc.h (mcore_table): Declare as const.
35 * sh-opc.h (sh_table): Declare as const.
36 * w65-opc.h (optable): Declare as const.
37 * z8k-opc.h (z8k_table): Declare as const.
41 * tic4x-dis.c: Added support for enhanced and special insn.
42 (c4x_print_op): Added insn class 'i' and 'j'
43 (c4x_hash_opcode_special): Add to support special insn
44 (c4x_hash_opcode): Update to support the new opcode-list
45 format. Add support for the new special insns.
46 (c4x_disassemble): New opcode-list support.
50 * m88k-dis.c: Include libiberty.h (for xmalloc).
51 (HASHTAB): New type, used to build instruction hash tables.
52 Contains a pointer to an INSTAB and a pointer to the next hash
54 (instructions): Move definition from m88k.h; remove initialization
56 (hashtable): Now an aray of pointer-to-HASHTAB, not INSTAB.
57 (printop): Mark pointer to OPSPEC as const.
58 (install): Remove; fold into init_disasm.
59 (m88kdis): Update to ihashtab_initialized to 1 after calling
60 init_disasm. entry_ptr now iterates through HASHTABs, not
62 (init_disasm): Iterate through the instructions and add to
67 * tic4x-dis.c: (c4x_print_op): Add support for the new argument
68 format. Fix bug in 'N' register printer.
72 * ppc-dis.c (print_insn_powerpc): Correct condition register display.
76 * ppc-opc.c (EVUIMM_4): Change bit size to 32.
82 * Makefile.am (ia64-asmtab.c): Update to use the new '--srcdir'
84 Regenerate dependencies for ia64-len.lo.
85 * Makefile.in: Regenerate.
86 * ia64-gen.c: Convert to use getopt(). Add the standard GNU
87 options, as well as '--srcdir', which controls the directory in
88 which ia64-gen looks for the sources it uses to generate the
89 output table. Add a 'const' to the declaration of the final
90 output table. Call xmalloc_set_program_name to set the program
92 * ia64-asmtab.c: Regenerate.
96 * ia64-gen.c: Fix comment formatting and compile time warnings.
97 * ia64-opc-a.c: Fix compile time warnings.
98 * ia64-opc-b.c: Likewise.
99 * ia64-opc-d.c: Likewise.
100 * ia64-opc-f.c: Likewise.
101 * ia64-opc-i.c: Likewise.
102 * ia64-opc-m.c: Likewise.
103 * ia64-opc-x.c: Likewise.
107 * opcodes/ppc-opc.c: Change RD to RS for evmerge*.
111 * sparc-opc.c (sparc_opcodes) <fb, fba, fbe, fbz, fbg, fbge,
112 fbl, fble, fblg, fbn, fbne, fbnz, fbo, fbu, fbue, fbug, fbuge,
113 fbul, fbule>: Add conditional/unconditional branch
118 * m68hc11-dis.c (print_insn): Treat bitmask and branch operands
127 * mips-dis.c (print_insn_arg): Handle '[', ']', 'e' and '%'.
128 (mips_isa_type): Handle bfd_mach_mips4120, bfd_mach_mips5400
129 and bfd_mach_mips5500.
130 * mips-opc.c (V1): Include INSN_4111 and INSN_4120.
131 (N411, N412, N5, N54, N55): New convenience defines.
132 (mips_builtin_opcodes): Add vr4120, vr5400 and vr5500 opcodes.
133 Change dmadd16 and madd16 from V1 to N411.
137 * mips-dis.c (print_insn_mips): Always allow disassembly of
142 * po/de.po: Updated German translation.
146 * Makefile.am: Run "make dep-am".
147 * Makefile.in: Regenerate.
148 * po/POTFILES.in: Regenerate.
152 * ppc-opc.c (CRFD, CRFS): Add PPC_OPERAND_CR flag so that cr
153 register names are accepted.
157 * tic4x-dis.c: Add function declarations and ATTRIBUTE_UNUSED.
158 Convert functions to K&R format.
162 * ppc-opc.c (MFDEC2): Include Book-E.
163 (PPCCHLK64): New opcode mask.
164 (evsubw, evsubiw, evmr, evnot, isellt, iselgt, iseleq, mfpid,
165 mfcsrr0, mfcsrr1, mfdear, mfesr, mfivpr, mfusprg0, mftbl,
166 mftbu, mfpir, mfdbsr, mfdbcr0, mfdbcr1, mfdbcr2, mfiac1,
167 mfiac2, mfiac3, mfiac4, mfdac1, mfdac2, mfdvc1, mfdvc2, mftsr,
168 mftcr, mfivor0, mfivor1, mfivor2, mfivor3, mfivor4, mfivor5,
169 mfivor6, mfivor7, mfivor8, mfivor9, mfivor10, mfivor11,
170 mfivor12, mfivor13, mfivor14, mfivor15, mfbbear, mfmcsrr0,
171 mfmcsrr1, mfmcsr, mtpid, mtdecar, mtcsrr0, mtcsrr1, mtdear,
172 mtesr, mtivpr, mtusprg0, mtsprg4, mtsprg5, mtsprg6, mtsprg7,
173 mtdbsr, mtdbcr0, mtdbcr1, mtdbcr2, mtiac1, mtiac2, mtiac3,
174 mtiac4, mtdac1, mtdac2, mtdvc1, mtdvc2, mttsr, mttcr, mtivor0,
175 mtivor1, mtivor2, mtivor3, mtivor4, mtivor5, mtivor6, mtivor7,
176 mtivor8, mtivor9, mtivor10, mtivor11, mtivor12, mtivor13,
177 mtivor14, mtivor15, mtbbear, mtmcsrr0, mtmcsrr1, mtmcsr): New
179 (evfsneg): Fix opcode value.
180 (dcbtstlse, dcbtlse, icblce, dcblce, icbtsle): Use PPCCHLK64
182 (mcrxr64, tlbivaxe, tlbsxe, tlbsxe.): Restrict to 64-bit
184 (extsw): Restrict to 64-bit PPC instruction sets.
185 (extsw.): Does not exist in 64-bit Book-E.
186 (powerpc_macro): Remove mftbl, mftbu and mftb Book-E macros as
187 they are no longer needed.
191 * ppc-dis.c (powerpc_dialect): Add missing PPC_OPCODE_CLASSIC.
195 * po/da.po: Updated Danish translation file.
199 * ppc-opc.c (extsw, extsw.): Do not allow for the BookE32.
203 * disassemble.c (disassembler_usage): Add invocation of
204 print_ppc_disassembler_options.
205 * ppc-dis.c (print_ppc_disassembler_options): New function.
209 * ppc-opc.c: The BookE implementations of the TLBWE and TLBRE
210 instructions do not take any arguments.
214 * v850-opc.c: Remove redundant references to V850EA architecture.
218 * arc-opc.c: Include bfd.h.
219 (arc_get_opcode_mach): Subtract off base bfd_mach value.
223 * v850-dis.c (disassemble): Remove bfd_mach_v850ea case.
225 * mips-dis.c (_print_insn_mips): Don't use hard-coded mach constants.
229 * configure.in: Added bfd_tic4x_arch.
230 * configure: Regenerate.
231 * Makefile.am: Added tic4x-dis.o target.
232 * Makefile.in: Regenerate.
236 * disassemble.c: Added tic4x target and c4x
237 disassembler routine.
238 * tic4x-dis.c: New file.
242 * z8k-dis.c (unparse_instr): case CLASS_BA: Designate hex
244 * z8kgen.c (opt): Fix definition of "in rd,imm16" opcode.
245 * z8k-opc.h: Regenerated with new z8kgen.c.
251 * ppc-dis.c (powerpc_dialect): Support `-m500', `-m500x2' and
252 `-mefs'. Turn off AltiVec for E500 and efs.
253 (print_insn_powerpc): Don't print an AltiVec instruction if the
256 * ppc-opc.c (insert_pmrn, extract_pmrn, insert_ev2, extract_ev2,
257 insert_ev4, extract_ev4, insert_ev8, extract_ev8): New functions
258 for extracting pmrn/evld/evstd/etc operands.
259 (CRB, CRFD, CRFS, DC, RD): New instruction fields.
260 (CT): Make this equal to RD + 1.
263 (EVUIMM, EVUIMM_2, EVUIMM_4, EVUIMM_8): New operands.
265 (EVSEL, EVSEL_MASK): New instruction form and mask for EVSEL.
266 (ISEL, ISEL_MASK): New instruction form and mask for ISEL.
267 (XISEL, XISEL_MASK): New instruction form and mask for ISEL.
268 (CTX, CTX_MASK): New instruction form and mask for context cache
270 (UCTX, UCTX_MASK): New instruction form and mask for user context
272 (XC, XC_MASK, XUC, XUC_MASK): New instruction forms.
273 (CLASSIC): New define.
274 (PPCESPE): New define.
275 (PPCISEL, , PPCBRLK, PPCPMR, PPCCHLK, PPCRFMI): New
276 defines for integer select, cache control, branch
277 locking, power management, cache locking and machine check
278 APU instructions, respectively.
279 (efsabs, efsnabs, efsneg, efsadd, efssub, efsmul,
280 efsdiv, efscmpgt, efscmplt, efscmpeq, efststgt, efststlt,
281 efststeq, efscfui, efsctuiz, efscfsi, efscfuf, efscfsf,
282 efsctui, efsctsi, efsctsiz, efsctuf, efsctsf,
283 evaddw, evaddiw, evsubfw, evsubifw, evabs, evneg, evextsb,
284 evextsh, evrndw, evcntlzw, evcntlsw, brinc, evand, evandc, evor,
285 evorc, evxor, eveqv, evnand, evnor, evrlw, evrlwi, evslw, evslwi,
286 evsrws, evsrwu, evsrwis, evsrwiu, evsplati, evsplatfi, evmergehi,
287 evmergelo, evmergehilo, evmergelohi, evcmpgts, evcmpgtu, evcmplts,
288 evcmpltu, evcmpeq, evsel, evldd, evlddx, evldw, evldwx, evldh,
289 evldhx, evlwhe, evlwhex, evlwhou, evlwhoux, evlwhos, evlwhosx,
290 evlwwsplat, evlwwsplatx, evlwhsplat, evlwhsplatx, evlhhesplat,
291 evlhhesplatx, evlhousplat, evlhousplatx, evlhossplat, evlhossplatx,
292 evstdd, evstddx, evstdw, evstdwx, evstdh, evstdhx, evstwwe,
293 evstwwex, evstwwo, evstwwox, evstwhe, evstwhex, evstwho, evstwhox,
294 evfsabs, evfsnabs, evfsneg, evfsadd, evfssub, evfsmul, evfsdiv,
295 evfscmpgt, evfscmplt, evfscmpeq, evfststgt, evfststlt, evfststeq,
296 evfscfui, evfsctuiz, evfscfsi, evfscfuf, evfscfsf, evfsctui,
297 evfsctsi, evfsctsiz, evfsctuf, evfsctsf, evsabs, evsnabs, evsneg,
298 evsadd, evssub, evsmul, evsdiv, evscmpgt, evsgmplt, evsgmpeq,
299 evststgt, evststlt, evststeq, evscfui, evscfsi, evscfuf, evscfsf,
300 evsctui, evsctuiz, evsctsi, evsctsiz, evsctuf, evsctsf, evmhossf,
301 evmhossfa, evmhosmf, evmhosmfa, evmhosmi, evmhosmia, evmhoumi,
302 evmhoumia, evmhessf, evmhessfa, evmhesmf, evmhesmfa, evmhesmi,
303 evmhesmia, evmheumi, evmheumia, evmhossfaaw, evmhossiaaw,
304 evmhosmfaaw, evmhosmiaaw, evmhousiaaw, evmhoumiaaw, evmhessfaaw,
305 evmhessiaaw, evmhesmfaaw, evmhesmiaaw, evmheusiaaw, evmheumiaaw,
306 evmhossfanw, evmhossianw, evmhosmfanw, evmhosmianw, evmhousianw,
307 evmhoumianw, evmhessfanw, evmhessianw, evmhesmfanw, evmhesmianw,
308 evmheusianw, evmheumianw, evmhogsmfaa, evmhogsmiaa, evmhogumiaa,
309 evmhegsmfaa, evmhegsmiaa, evmhegumiaa, evmhogsmfan, evmhogsmian,
310 evmhogumian, evmhegsmfan, evmhegsmian, evmhegumian, evmwhssf,
311 evmwhssfa, evmwhssfaa, evmwhssmaa, evmwhsmfaa, evmwhsmiaa,
312 evmwhusiaa, evmwhumiaa, evmwhssfan, evmwhssian, evmwhsmfan,
313 evmwhsmian, evmwhusian, evmwhumian, evmwhgssfaa, evmwhgsmfaa,
314 evmwhgsmiaa, evmwhgumiaa, evmwhgssfan, evmwhgsmfan, evmwhgsmian,
315 evmwhgumian, evmwhsmf, evmwhsmfa, evmshsmi, evmshsmia, evmshumi,
316 evmshumia, evmmlssf, evmmlssfa, evmwlsmf, evmwlsmfa, evmwlumi,
317 evmwlumia, evmwlssfaaw, evmwlssiaaw, evmwlsmfaaw, evmwlsmiaaw,
318 evmwlusiaaw, evmwlumiaaw, evmwissfanw, evmwissianw, evmwlsmfanw,
319 evmwlsmianw, evmwlusianw, evmwlumianw, evmwssf, evmwssfa,
320 evmwsmf, evmwsmfa, evmwsmi, evmwsmia, evmwumi, evmwumia,
321 evmwssfaa, evmwsmfaa, evmwsmiaa, evmwumiaa, evmwssfan, evmwsmfan,
322 evmwsmian, evmwumian, evaddssiaaw, evaddsmiaaw, evaddusiaaw,
323 evaddumiaaw, evsubfssiaaw, evsubfsmiaaw, evsubfusiaaw,
324 evsubfumiaaw, evmra, evdivws, evdivws): New e500x2 Core Complex
326 (rfmci): New machine check APU instruction.
327 (isel): New integer select APU instructino.
328 (icbtls, icbtlse, icblc, icblce, dcbtls, dcbtlse, dcbtstls,
329 dcbtstlse, dcblc, dcblce): New cache control APU instructions.
330 (mtspefscr, mfspefscr): New instructions.
331 (mfpmr, mtpmr): New performance monitor APU instructions.
332 (savecontext): New context cache APU instructions.
333 (bblels, bbelr): New branch locking APU instructions.
334 (bblels, bbelr): New instructions.
335 (mftbl, mftbu, mftb): Set as CLASSIC instructions. Add BOOKE alias.
339 * m68hc11-opc.c: Update call operand to accept the page definition.
340 Identify instructions that are branches and calls to generate a
345 * m68hc11-dis.c (print_insn): Take into account 68HC12 memory
346 banks and fix disassembling of call instruction.
347 (print_indexed_operand): New param to tell whether
348 it was an indirect addressing operand (for disassembling call).
352 * po/sv.po: Updated Swedish translation.
356 * mips-opc.c (mips_builtin_opcodes): Remove "dla" and "la" as
357 aliases to "daddiu" and "addiu".
361 * po/sv.po: Updated Swedish translation.
365 * po/sv.po: Updated Swedish translation.
366 * po/es.po: Updated Spanish translation.
367 * po/pr_BR.po: Updated Brazilian Portuguese translation.
368 * po/tr.po: Updated Turkish translation.
369 * po/fr.po: Updated French translation.
373 * po/sv.po: Updated Swedish translation.
374 * po/es.po: Updated Spanish translation.
375 * po/pr_BR.po: Updated Brazilian Portuguese translation.
379 * Makefile.am: Run "make dep-am".
380 * Makefile.in: Regenerate.
381 * po/POTFILES.in: Regenerate.
385 * po/fr.po: Updated French translation.
386 * po/pr_BR.po: New Brazilian Portuguese translation.
387 * po/id.po: Updated Indonesian translation.
388 * configure.in (LINGUAS): Add pr_BR.
389 * configure: Regenerate.
396 * configure.in: Add support for ip2k.
397 * configure: Regenerate.
398 * Makefile.am: Add support for ip2k.
399 * Makefile.in: Regenerate.
400 * disassemble.c: Add support for ip2k.
401 * ip2k-asm.c: New generated file.
402 * ip2k-desc.c: New generated file.
403 * ip2k-desc.h: New generated file.
404 * ip2k-dis.c: New generated file.
405 * ip2k-ibld.c: New generated file.
406 * ip2k-opc.c: New generated file.
407 * ip2k-opc.h: New generated file.
411 * ia64-opc-b.c (bWhc): New macro.
414 (ia64_opcodes_b): Correct patterns for indirect call
415 instructions to use 3-bit "wh" field.
416 * ia64-asmtab.c: Regnerate.
420 * mips-dis.c (mips_isa_type): Add MIPS16 insn handling.
421 * mips-opc.c (I16): New define.
422 (mips_builtin_opcodes): Make jalx an I16 insn.
426 * po/POTFILES.in: Add frv-*.[ch].
427 * disassemble.c (ARCH_frv): New macro.
428 (disassembler): Handle bfd_arch_frv.
429 * configure.in: Support frv_bfd_arch.
430 * Makefile.am (HFILES): Add frv-*.h.
431 (CFILES): Add frv-*.c
432 (ALL_MACHINES): Add frv-*.lo.
433 (CLEANFILES): Add stamp-frv.
434 (FRV_DEPS): New variable.
435 (stamp-frv): New target.
436 (frv-asm.lo): New target.
437 (frv-desc.lo): New target.
438 (frv-dis.lo): New target.
439 (frv-ibld.lo): New target.
440 (frv-opc.lo): New target.
441 (frv-*.[ch]): New files.
445 * Makefile.am (CGENDEPS): Remove unnecessary stamp-cgen.
446 * Makefile.in: Regenerate.
450 * a29k-dis.c: Replace CONST with const.
451 * h8300-dis.c: Likewise.
452 * m68k-dis.c: Likewise.
453 * or32-dis.c: Likewise.
454 * sparc-dis.c: Likewise.
458 * configure.in: Add "sh5*-*" to list of targets which include
460 * configure: Regenerate.
464 * mips-opc.c: Clean up a few whitespace issues, and sort a
465 few entries understanding that 'x' follows 'w' in the alphabet.
470 * mips-opc.c: Add support for SB-1 MDMX subset and extensions.
474 * Makefile.am: Run "make dep-am".
475 * Makefile.in: Regenerate.
476 * po/POTFILES.in: Regenerate.
481 * mips-dis.c (print_insn_arg): Add support for 'O', 'Q', 'X', 'Y',
482 and 'Z' formats, for MDMX.
483 (mips_isa_type): Add MDMX instructions to the ISA
484 bit mask for bfd_mach_mipsisa64.
485 * mips-opc.c: Add support for MDMX instructions.
486 (MX): New definition.
488 * mips-dis.c: Update copyright years to include 2002.
492 * d10v-opc.c (d10v_opcodes): `btsti' does not modify its
497 * configure.in: Add DLX configuraton support.
498 * configure: Regenerate.
499 * Makefile.am: Add DLX configuraton support.
500 * Makefile.in: Regenerate.
501 * disassemble.c: Add DLX support.
502 * dlx-dis.c: New file.
506 * Makefile.am (sh-dis.lo): Don't put make commands in deps.
507 * Makefile.in: Regenerate.
508 * arc-dis.c: Use #include "" instead of <> for local header files.
509 * m68k-dis.c: Likewise.
513 * Makefile.am (sh-dis.lo): Compile with @archdefs@.
514 * Makefile.in: regenerate.
516 * sh-dis.c (print_insn_sh): If coff and bfd_mach_sh, use arch_sh4
521 * mips-opc.c (mips_builtin_opcodes): Add drol, dror macros.
525 * disassemble.c (disassembler): Just use print_insn_sh for bfd_arch_sh.
526 * sh-dis.c (LITTLE_BIT): Delete.
527 (print_insn_sh, print_insn_shl): Deleted.
528 (print_insn_shx): Renamed to
529 (print_insn_sh). No longer static. Handle SHmedia instructions.
530 Use info->endian to determine endianness.
531 * sh64-dis.c (print_insn_sh64, print_insn_sh64l): Delete.
532 (print_insn_sh64x): No longer static. Renamed to
533 (print_insn_sh64). Removed pfun_compact and endian arguments.
534 If we got an uneven address to indicate SHmedia, adjust it.
535 Return -2 for SHcompact instructions.
539 * acinclude.m4 (AM_INSTALL_LIBBFD): Fake to fool autotools.
540 * configure.in: Invoke AM_INSTALL_LIBBFD.
541 * Makefile.am (install-data-local): Move to..
542 (install_libopcodes): .. New target.
543 (uninstall_libopcodes): Likewise.
544 (install-bfdlibLTLIBRARIES): Likewise.
545 (uninstall-bfdlibLTLIBRARIES): Likewise.
547 (bfdincludedir): New.
548 (lib_LTLIBRARIES): Rename to bfdlib_LTLIBRARIES.
549 * aclocal.m4: Regenerate.
550 * configure: Regenerate.
551 * Makefile.in: Regenerate.
555 * fr30-asm.c: Regenerate.
556 * fr30-desc.c: Regenerate.
557 * fr30-dis.c: Regenerate.
558 * m32r-asm.c: Regenerate.
559 * m32r-desc.c: Regenerate.
560 * m32r-dis.c: Regenerate.
561 * openrisc-asm.c: Regenerate.
562 * openrisc-desc.c: Regenerate.
563 * openrisc-dis.c: Regenerate.
564 * xstormy16-asm.c: Regenerate.
565 * xstormy16-desc.c: Regenerate.
566 * xstormy16-dis.c: Regenerate.
570 * mips-dis.c (is_newabi): EABI is not a NewABI.
574 * configure.in (shle-*-*elf*): Include sh64 support.
575 * configure: Regenerate.
579 * vax-dis.c (print_insn_arg): Pass the insn info to print_insn_mode.
580 (print_insn_mode): Print some basic info about floating point values.
584 * ppc-opc.c: Add "tlbiel" for POWER4.
588 * cgen-dis.in: (print_insn_@arch@): Cache list of opened CPUs rather
589 than just most-recently-opened.
593 * ppc-opc.c: Add "tlbsx." and "tlbsxe." for booke.
597 * z8k-dis.c (print_insn_z8k): Set disassemble_info to 2
598 bytes_per_chunk, 6 bytes_per_line for nicer display of the hex
600 (z8k_lookup_instr): CLASS_IGNORE case added.
601 (output_instr): Don't print hex codes, they are already
603 (unpack_instr): ARG_NIM4 case added. ARG_NIM8 case
604 fixed. Support CLASS_BIT_1OR2 and CLASS_IGNORE cases.
605 (unparse_instr): Fix base and indexed addressing disassembly:
606 The index is inside the brackets.
607 * z8kgen.c (gas): Add ARG_NIM4 and CLASS_IGNORE defines.
608 (opt): Fix shift left/right arithmetic/logical byte defines:
609 The high byte of the immediate word is ignored by the
611 Fix n parameter of ldm opcodes: The opcode contains (n-1).
612 (args): Fix "n" entry.
613 (toks): Add "nim4" and "iiii" entries.
614 * z8k-opc.h: Regenerated with new z8kgen.c.
618 * po/id.po: New Indonesian translation.
619 * configure.in (ALL_LIGUAS): Add id.po
620 * configure: Regenerate.
624 * ppc-opc.c (powerpc_opcode): Fix dssall operand list.
628 * dep-in.sed: Cope with absolute paths.
629 * Makefile.am (dep.sed): Subst TOPDIR.
631 * Makefile.in: Regenerate.
632 * ppc-opc.c: Whitespace.
633 * s390-dis.c: Fix copyright date.
637 * ppc-opc.c (vmaddfp): Fix operand order.
641 * Makefile.am: Run "make dep-am".
642 * Makefile.in: Regenerate.
646 * ppc-opc.c: Add optional field to mtmsrd.
647 (MTMSRD_L, XRLARB_MASK): Define.
651 * i386-dis.c (prefix_name): Fix handling of 32bit address prefix
653 (print_insn) Likewise.
654 (putop): Fix handling of 'E'
655 (OP_E, OP_OFF): handle 32bit addressing mode in 64bit.
660 * po/fr.po: Updated version.
664 * mips-opc.c (M3D): Tweak comment.
665 (mips_builtin_op): Add comment indicating that opcodes of the
666 same name must be placed together in the table, and sort
667 the "recip.fmt", "recip1.fmt", "recip2.fmt", "rsqrt.fmt",
668 "rsqrt1.fmt", and "rsqrt2.fmt" opcodes by name.
672 * Makefile.am: Tidy up sh64 rules.
673 * Makefile.in: Regenerate.
677 * mips-dis.c: Update copyright years.
681 * mips-dis.c (mips_isa_type): Add MIPS3D instructions to the ISA
682 bit masks for bfd_mach_mips_sb1 and bfd_mach_mipsisa64. Add
683 comments for bfd_mach_mipsisa32 and bfd_mach_mipsisa64 that
684 indicate that they should dissassemble all applicable
686 * mips-opc.c: Add support for MIPS-3D instructions.
687 (M3D): New definition.
689 * mips-opc.c: Update copyright years.
693 * mips-opc.c (mips_builtin_opcodes): Sort bc<N> opcodes by name.
697 * mips-dis.c (is_newabi): Fix ABI decoding.
701 * mips-dis.c (mips_isa_type): Fix formatting of bfd_mach_mipsisa32
702 and bfd_mach_mipsisa64 cases to match the rest.
706 * po/fr.po: Updated version.
710 * ppc-opc.c: Add optional `L' field to tlbie.
711 (XRTLRA_MASK): Define.
715 * mips-opc.c (mips_builtin_opcodes): Mark "pref" as being
718 * mips-opc.c (mips_builtin_opcodes): Add "movn.ps" and "movz.ps".
722 * pdp11-opc.c: Fix "mark" operand type. Fix operand types
723 for float opcodes that take float operands. Add alternate
724 names (xxxD vs. xxxF) for float opcodes.
725 * pdp11-dis.c (print_operand): Clean up formatting for mode 67.
726 (print_foperand): New function to handle float opcode operands.
727 (print_insn_pdp11): Use print_foperand to disassemble float ops.
735 * Makefile.am (install-data-local): Install dis-asm.h.
739 * configure.in (LINGUAS): Add de.po.
740 * configure: Regenerate.
741 * po/de.po: New file.
745 * ppc-dis.c (powerpc_dialect): Handle power4 option.
746 * ppc-opc.c (insert_bdm): Correct description of "at" branch
747 hints. Test PPC_OPCODE_POWER4 to determine branch hint flavour.
748 (extract_bdm, insert_bdp, extract_bdp, valid_bo): Likewise.
749 (BOFM64, BOFP64, BOTM64, BOFP64): Rename to BOFM4, BOFP4 etc.
750 (BODNZM64, BODNZP64, BODZM64, BODZP64): Likewise.
751 (PPCCOM32, PPCCOM64): Delete.
752 (NOPOWER4, POWER4): Define.
753 (powerpc_opcodes): Replace occurences of PPCCOM32 with NOPOWER4,
754 and PPCCOM4 with POWER4 so that "at" style branch hint opcodes
755 are enabled for power4 rather than ppc64.
759 * ppc-opc.c (powerpc_operands): Add WS field. Use for tlbre, tlbwe.
763 * s390-dis.c (init_disasm): Use renamed architecture defines.
767 * ppc-opc.c (powerpc_dialect): Fix comment; BookE is not Motorola
772 * po/tr.po: Updated translation.
776 * alpha-opc.c (alpha_opcodes): Fix thinko in ret pseudo
781 * alpha-opc.c (alpha_opcodes): Add simple pseudos for
786 * po/da.po: Updated translation.
790 * cgen-asm.in (parse_insn_normal): Change call from
791 @arch@_cgen_parse_operand to cd->parse_operand, to
792 facilitate CGEN_ASM_INIT_HOOK doing useful work.
796 * sparc-dis.c (print_insn_sparc): Make sure 0xFFFFFFFF is not
801 * Makefile.am: "make dep-am".
802 * Makefile.in: Regenerate.
803 * aclocal.m4: Regenerate.
804 * config.in: Regenerate.
805 * configure: Regenerate.
809 * configure.in <bfd_sh_arc>: For sh-* and shl-*, enable sh64
810 support only for sh-*-*elf*, shl-*-*elf*, sh-*-linux* and
812 * configure: Regenerate.
816 * cgen-dis.c: Add prototypes for count_decodable_bits
817 and add_insn_to_hash_chain.
821 * configure.in <bfd_sh_arc>: Enable sh64 support on sh-*.
822 * configure: Rebuilt.
826 * or32-opc.c: Fix compile time warning messages.
827 * or32-dis.c: Fix compile time warning messages.
833 * sh64-opc.c: Regenerate.
835 * sh64-opc.h: Rename A_RESV_Fx to A_REUSE_PREV so that its
836 purpose is more obvious.
837 * sh64-opc.c (shmedia_table): Ditto.
838 * sh64-dis.c (initialize_shmedia_opcode_mask_table): Ditto.
839 (print_insn_shmedia): Ditto.
841 * sh64-opc.c: Adjust comments to reflect reality: replace bits
842 3:0 with zeros (not "reserved"), replace "rrrrrr" with
843 "gggggg" for two-operand floating point opcodes. Remove
846 * sh64-dis.c (print_insn_shmedia) <failing read_memory_func>:
847 Correct printing of .byte:s. Return number of printed bytes or
849 (print_insn_sh64x) <not CRT_SH5_ISA16>: Ditto. Print as .byte:s
850 to next four-byte-alignment if insn or data is not aligned.
852 * sh64-dis.c: Update comments and fix comment formatting.
853 (initialize_shmedia_opcode_mask_table) <case A_IMMM>:
854 Abort instead of setting length to 0.
855 (crange_qsort_cmpb, crange_qsort_cmpl, crange_bsearch_cmpb,
856 crange_bsearch_cmpl, sh64_get_contents_type,
857 sh64_address_in_cranges): Move to bfd/elf32-sh64.c.
859 * sh64-opc.c: Remove #if 0:d entries for instructions not found in
860 SH-5/ST50-023-04: fcosa.s, fsrra.s and prefo.
862 * sh64-dis.c (print_insn_shmedia): Display MOVI/SHORI-formed
863 address with same prefix as SHcompact.
864 In the disassembler, use a .cranges section for linked executables.
865 * sh64-dis.c (SAVED_MOVI_R, SAVED_MOVI_IMM): Move to head of file
866 and update for using structure in info->private_data.
867 (struct sh64_disassemble_info): New.
868 (is_shmedia_p): Delete.
869 (crange_qsort_cmpb): New function.
870 (crange_qsort_cmpl, crange_bsearch_cmpb): New functions.
871 (crange_bsearch_cmpl, sh64_address_in_cranges): New functions.
872 (init_sh64_disasm_info, sh64_get_contents_type_disasm): New functions.
873 (sh64_get_contents_type, sh64_address_is_shmedia): New functions.
874 (print_insn_shmedia): Correct displaying of address after MOVI/SHORI
875 pair. Display addresses for linked executables only.
876 (print_insn_sh64x_media): Initialize info->private_data by calling
877 init_sh64_disasm_info.
878 (print_insn_sh64x): Ditto. Find out type of contents by calling
879 sh64_contents_type_disasm. Display data regions using ".long" and
880 ".byte" similar to unrecognized opcodes.
882 * sh64-dis.c (is_shmedia_p): Check info->section and look for ISA
883 information in section flags before considering symbols. Don't
884 assume an info->mach setting of bfd_mach_sh5 means SHmedia code.
885 * configure.in (bfd_sh_arch): Check presence of sh64 insns by
886 matching $target $canon_targets instead of looking at the
887 now-removed -DINCLUDE_SHMEDIA in $targ_cflags.
888 * configure: Regenerate.
890 * sh64-opc.c (shmedia_creg_table): New.
891 * sh64-opc.h (shmedia_creg_info): New type.
892 (shmedia_creg_table): Declare.
893 * sh64-dis.c (creg_name): New function.
894 (print_insn_shmedia): Use it.
895 * disassemble.c (disassembler) [ARCH_sh, INCLUDE_SHMEDIA]: Map
896 bfd_mach_sh5 to print_insn_sh64 if big-endian and to
897 print_insn_sh64l if little-endian.
898 * sh64-dis.c (print_insn_shmedia): Make r unsigned.
899 (print_insn_sh64l): New.
900 (print_insn_sh64x): New.
901 (print_insn_sh64x_media): New.
902 (print_insn_sh64): Break out code to print_insn_sh64x and
903 print_insn_sh64x_media.
905 * sh64-opc.h: New file
906 * sh64-opc.c: New file
907 * sh64-dis.c: New file
908 * Makefile.am: Add sh64 targets.
909 (HFILES): Add sh64-opc.h.
910 (CFILES): Add sh64-opc.c and sh64-dis.c.
911 (ALL_MACHINES): Add sh64 files.
912 * Makefile.in: Regenerate.
913 * configure.in: Add support for sh64 to bfd_sh_arch.
914 * configure: Regenerate.
915 * disassemble.c [ARCH_all] (INCLUDE_SHMEDIA): Define.
916 (disassembler) [ARCH_sh, INCLUDE_SHMEDIA]: Map bfd_mach_sh5 to
918 * sh-dis.c (print_insn_shx): Handle bfd_mach_sh5 as arch_sh4.
919 * po/POTFILES.in: Regenerate.
920 * po/opcodes.pot: Regenerate.
924 * cgen-dis.in (print_insn_@arch@): Support disassemble_info.insn_sets.
928 * sh-opc.h (sh_arg_type): Added A_DISP_PC_ABS.
932 * Makefile.am: Run "make dep-am"
933 * Makefile.in: Regenerate.
937 * or32-dis.c: New file.
938 * or32-opc.c: New file.
939 * configure.in: Add support for or32.
940 * configure: Regenerate.
941 * Makefile.am: Add support for or32.
942 * Makefile.in: Regenerate.
943 * disassemble.c: Add support for or32.
944 * po/POTFILES.in: Regenerate.
945 * po/opcodes.pot: Regenerate.
949 * configure: Regenerated.
953 * po/fr.po: Updated version.
957 * po/es.po: Updated version.
961 * po/da.po: New version.
965 * po/da.po: New file: Spanish translation.
966 * configure.in (ALL_LINGUAS): Add da.
967 * configure: Regenerate.
971 * fr30-asm.c: Regenerate.
972 * fr30-desc.c: Likewise.
973 * fr30-desc.h: Likewise.
974 * fr30-dis.c: Likewise.
975 * fr30-ibld.c: Likewise.
976 * fr30-opc.c: Likewise.
977 * fr30-opc.h: Likewise.
978 * m32r-asm.c: Likewise.
979 * m32r-desc.c: Likewise.
980 * m32r-desc.h: Likewise.
981 * m32r-dis.c: Likewise.
982 * m32r-ibld.c: Likewise.
983 * m32r-opc.c: Likewise.
984 * m32r-opc.h: Likewise.
985 * m32r-opinst.c: Likewise.
986 * openrisc-asm.c: Likewise.
987 * openrisc-desc.c: Likewise.
988 * openrisc-desc.h: Likewise.
989 * openrisc-dis.c: Likewise.
990 * openrisc-ibld.c: Likewise.
991 * openrisc-opc.c: Likewise.
992 * openrisc-opc.h: Likewise.
993 * xstormy16-desc.c: Likewise.
997 * alpha-dis.c (print_insn_alpha): Also mask the base opcode for
1002 * Makefile.am: Run "make dep-am".
1003 * Makefile.in: Regenerate.
1004 * opcodes/po/POTFILES.in: Regenerate.
1008 * arm-opc.h (arm_opcodes): Use generic rule %5?hb instead of %h.
1009 * arm-dis.c (print_insn_arm): Don't handle 'h' case.
1013 * arm-opc.h (arm_opcodes): Add bxj instruction.
1017 * po/opcodes.pot: Regenerate.
1018 * po/fr.po: Regenerate.
1019 * po/sv.po: Regenerate.
1020 * po/tr.po: Regenerate.
1024 * po/tr.po: Import new version.
1028 * arm-opc.h (arm_opcodes): Add patterns for VFP instructions.
1029 * arm-dis.c (print_insn_arm): Support new disassembly qualifiers for
1034 * xstormy16-asm.c: Regenerate.
1035 * xstormy16-desc.c: Likewise.
1036 * xstormy16-desc.h: Likewise.
1037 * xstormy16-dis.c: Likewise.
1038 * xstormy16-opc.c: Likewise.
1039 * xstormy16-opc.h: Likewise.
1043 * po/es.po: New file: Spanish translation.
1044 * configure.in (ALL_LINGUAS): Add es.
1045 * configure: Regenerate.
1049 * hppa-dis.c (print_insn_hppa): Handle new 'c' mode completers,
1050 'X', 'M', and 'A'. No longer emit a space after 'x' or 's'.
1051 Always emit a space after 'H'.
1055 * ppc-opc.c (PPCVEC): Include PPC_OPCODE_ANY.
1059 * alpha-opc.c (unop): Encode with RB as $sp.
1063 * Makefile.am: Add support for xstormy16.
1064 * Makefile.in: Regenerate.
1065 * configure.in: Add support for xstormy16.
1066 * configure: Regenerate.
1067 * disassemble.c: Add support for xstormy16.
1068 * xstormy16-asm.c: New generated file.
1069 * xstormy16-desc.c: New generated file.
1070 * xstormy16-desc.h: New generated file.
1071 * xstormy16-dis.c: New generated file.
1072 * xstormy16-ibld.c: New generated file.
1073 * xstormy16-opc.c: New generated file.
1074 * xstormy16-opc.h: New generated file.
1078 * alpha-opc.c (alpha_opcodes): Add wh64en.
1082 * d10v-opc.c (d10v_predefined_registers): Remove warnings
1083 introduced in Nov 29's patch.
1085 * d10v-dis.c (print_operand): Apply REGISTER_MASK to `num' of
1088 * d10v-dis.c (print_operand): Disregard OPERAND_SP in register
1091 * d10v-opc.c (RSRC_NOSP): New macro.
1092 (d10v_operands): Add it.
1093 (d10v_opcodes): Use RSRC_NOSP in post-decrement "st" and "st2w".
1097 * d10v-opc.c (d10v_predefined_registers): Mark `sp' as OPERAND_SP.
1098 (RSRC_SP): New macro.
1099 (d10v_operands): Add it.
1100 (d10v_opcodes): Adjust "st" and "st2w" to use RSRC_SP.
1104 * pdp11-dis.c (print_insn_pdp11): Handle illegal instructions.
1105 Also, break out of the loop as soon as an instruction has been
1110 * ppc-opc.c (mfvrsave, mtvrsave): New instructions.
1114 * po/POTFILES.in: Regenerate.
1116 * ppc-opc.c (PPC64): Revert 2001-10-12. Do include PPC_OPCODE_PPC.
1117 (insert_bat, extract_bat, insert_bba, extract_bba,
1118 insert_bd, extract_bd, insert_bdm, extract_bdm,
1119 insert_bdp, extract_bdp, valid_bo,
1120 insert_bo, extract_bo, insert_boe, extract_boe,
1121 insert_ds, extract_ds, insert_de, extract_de,
1122 insert_des, extract_des, insert_li, extract_li,
1123 insert_mbe, extract_mbe, insert_mb6, extract_mb6,
1124 insert_nb, extract_nb, insert_nsi, extract_nsi,
1125 insert_ral, insert_ram, insert_ras,
1126 insert_rbs, extract_rbs, insert_sh6, extract_sh6,
1127 insert_spr, extract_spr, insert_tbr, extract_tbr): Add dialect param.
1128 (extract_bd, extract_bdm, extract_bdp,
1129 extract_ds, extract_des,
1130 extract_li, extract_nsi): Implement sign extension without conditional.
1131 (insert_bdm, extract_bdm,
1132 insert_bdp, extract_bdp, valid_bo): Handle 64 bit branch hints.
1133 (extract_bdm, extract_bdp): Correct 32 bit validation.
1134 (AT1_MASK, AT2_MASK): Define.
1135 (BBOAT_MASK): Define.
1136 (BBOATCB_MASK, BBOAT2CB_MASK, BBOATBI_MASK): Define.
1137 (BOFM64, BOFP64, BOTM64, BOTP64): Define.
1138 (BODNZM64, BODNZP64, BODZM64, BODZP64): Define.
1139 (PPCCOM32, PPCCOM64): Define.
1140 (powerpc_opcodes): Modify existing 32 bit insns with branch hints
1141 and add new patterns to implement 64 bit branches with hints. Move
1142 booke instructions so they match before ppc64.
1144 * ppc-dis.c (powerpc_dialect): Set PPC_OPCODE_64 in dialect for
1145 64 bit default targets, and parse "32" and "64" in options.
1147 (print_insn_powerpc): Pass dialect to operand->extract.
1151 * cgen-dis.c (count_decodable_bits): New function.
1152 (add_insn_to_hash_chain): New function.
1153 (hash_insn_array): Call add_insn_to_hash_chain.
1154 (hash_insn_list): Call add_insn_to_hash_chain.
1155 * m32r-dis.c: Regenerated.
1156 * fr30-dis.c: Regenerated.
1160 * i386-dis.c (print_insn): Use x86-64 as option.
1164 * disassemble.c (disassembler): Call print_insn_i386.
1165 * i386-dis.c (SUFFIX_ALWAYS): Define.
1166 (struct dis_private): Add orig_sizeflag.
1167 (print_insn_i386): Make it a wrapper, calling..
1168 (print_insn): ..The old body of print_insn_i386. Avoid longjmp
1169 warning without using volatile by moving orig_sizeflag to priv,
1170 and removing inbuf. Parse disassembler_options.
1171 (print_insn_i386_att, print_insn_i386_intel): Move initialisation
1173 (putop): Remove #ifdef SUFFIX_ALWAYS.
1177 * tic54x-dis.c: Use revised opcode structure. Export opcode
1179 (has_lkaddr): Don't forget about Lmem insns.
1180 * tic54x-opc.c: Add emulation trap. Parallel table now uses
1181 standard opcode templates.
1185 * i386-dis.c (grps): Change "sldt", "str", and "smsw" entries
1186 to "sldtQ", "strQ", "smswQ" respectively; all with Ev operand
1187 category instead of Ew.
1191 * m68k-opc.c: Fix definitions of wddata[bwl].
1195 * cgen-asm.c (cgen_parse_keyword): If the keyword is too big to
1196 fit in the buffer, try to match the empty keyword.
1200 * cgen-ibld.in (extract_1): Fix badly placed #if 0.
1201 * fr30-ibld.c: Regenerate.
1202 * m32r-ibld.c: Regenerate.
1203 * openrisc-ibld.c: Regenerate.
1207 * mips-dis.c (print_insn_mips): Remove spaces at end of line.
1211 * configure.in (ALL_LINGUAS): Add "fr", "sv" and "tr".
1212 * configure: Regernate.
1213 * po/fr.po: New file.
1214 * po/sv.po: New file.
1215 * po/tr.po: New file.
1219 * m68hc11-dis.c (print_insn): Fix disassembly of movb with a
1224 * Makefile.am (CFILES): Add mmix-dis.c and mmix-opc.c. Regenerate
1226 * Makefile.in: Regenerate.
1227 * mmix-dis.c, mmix-opc.c: New files.
1231 * d30v-dis.c: Fix a comment typo.
1235 * mips-opc.c (mips_builtin_opcodes): Mark "bgezall" and
1236 "bltzall" as writing GPR 31 (since they do).
1238 * mips-dis.c (print_insn_arg): Calculate info->target
1240 (print_insn_mips): Fill in instruction info.
1241 (print_mips16_insn_arg): Remove unneded variable 'val'.
1242 Removed duplicated instruction target calculations,
1243 calculate once and print that result. Use same idiom for
1244 masking the jump segment bits as is used in print_insn_arg.
1248 * ppc-opc.c (CT): Make it an optional operand.
1252 * mips-dis.c (mips_isa_type): Make the ISA used to disassemble
1253 SB-1 binaries include instructions specific to the SB-1.
1254 * mips-opc.c (SB1): New definition.
1255 (mips_builtin_opcodes): Add SB-1 extension opcodes "div.ps",
1256 "recip.ps", "rsqrt.ps", and "sqrt.ps".
1260 * ppc-opc.c (STRM): New AltiVec operand.
1261 (XDSS): New AltiVec instruction form.
1262 (mtvscr): Correct operand list.
1263 (dst, dstt, dstst, dststt, dss, dssall): AltiVec instructions.
1267 * po/POTFILES.in: Regenerate.
1271 * ppc-opc.c (MO): New macro for MO field of mbar instruction.
1272 (powerpc_opcodes): Add rfci, wrtee, wrteei, mfdcrx, mfdcr,
1273 mtdcrx, mtdcr, msync, dcba and mbar as BookE instructions.
1277 * cgen-ibld.in: Include safe-ctype.h in preference to
1279 * cgen-asm.in: Include safe-ctype.h in preference to
1280 ctype.h. Fix formatting. Use ISSPACE instead of isspace and
1281 TOLOWER instead of tolower.
1282 (@arch@_cgen_build_insn_regex): Remove duplication of syntax
1283 string elements in constructed regular expression.
1284 * fr30-asm.c: Regenerate.
1285 * fr30-desc.c: Regenerate.
1286 * fr30-ibld.c: Regenerate.
1287 * m32r-asm.c: Regenerate.
1288 * m32r-desc.c: Regenerate.
1289 * m32r-ibld.c: Regenerate.
1290 * openrisc-asm.c: Regenerate.
1291 * openrisc-desc.c: Regenerate.
1292 * openrisc-ibld.c: Regenerate.
1293 * po/opcodes.pot: Regenerate.
1297 * ppc-opc.c (insert_de, extract_de, insert_des, extract_des): New
1298 instruction field instruction/extraction functions for new BookE
1299 DE form instructions.
1300 (CT): New macro for CT field in an X form instruction.
1301 (DE, DES, DEO, DE_MASK): New macros for DE/DES fields in DE form
1303 (PPC64): Don't include PPC_OPCODE_PPC.
1304 (403): New opcode macro for PPC403 processors.
1305 (BOOKE): New opcode macro for BookE processors.
1306 (bce, bcel, bcea, bcela, bclre, bclrel: New BookE instructions.
1307 (bcctre, bcctrel, be, bel, bea, bela, icbt, icbte, lwzxe): Likewise.
1308 (dcbste, lwzuxe, luxe, dcbfe, lbzxe, lwarxe, lbzuxe): Likewise.
1309 (stwcxe, stwxe, stxe, stwuxe, stuxe, stbxe, dcbtste, stbuxe): Likewise.
1310 (mfapidi, dcbte, lhzxe, lhzuxe, lhaxe, lhauxe, subfe64): Likewise.
1311 (subfeo64, adde64, addeo64, sthxe, sthuxe, subfze64): Likewise.
1312 (subfzeo64, addze64, addzeo64, dcbie, subfme64, subfmeo64): Likewise.
1313 (addme64, addmeo64, stdcxe., mcrxr64, lwbrxe, lfsxe, lfsuxe): Likewise.
1314 (lfdxe, lfduxe, stwbrxe, stfsxe, stfsuxe, stfdxe, dcbae): Likewise.
1315 (stfduxe, tlbivax, tlbivaxe, lhbrxe, ldxe, lduxe, tlbsx): Likewise.
1316 (tlbsxe, sthbrxe, stdxe, stduxe, icbie, stfiwxe, dcbze, lbze): Likewise.
1317 (lbzue, ldue, lhze, lhzue, lhae, lhaue, lwze, lwzue): Likewise.
1318 (stbe, stbue, sthe, sthue, stwe, stwue, lfse, lfsue, lfde): Likewise.
1319 (lfdue, stde, stdue, stfse, stfsue, stfde, stfdue): Likewise.
1321 * ppc-dis.c (print_insn_big_powerpc, print_insn_little_powerpc): Look
1322 for a disassembler option of `booke', `booke32' or `booke64' to enable
1323 BookE support in the disassembler.
1327 * cgen-dis.in (print_insn): Use min (cd->base_insn_bitsize, buflen*8)
1328 for the length when extracting the base part of the insn.
1332 * cgen-asm.in (*_cgen_build_insn_regex): Generate a case sensitive
1333 regular expression. Fix some formatting problems.
1334 * fr30-asm.c: Regenerate.
1335 * openrisc-asm.c: Regenerate.
1336 * m32r-asm.c: Regenerate.
1340 * z8k-dis.c (unparse_instr): Fixed formatting. Change disassembly
1341 of indirect register memory accesses to be same format the
1346 * sh-opc.h: Fix encoding of least significant nibble of the
1347 DSP single data transfer instructions.
1349 * sh-dis.c (print_insn_shx): Fix decoding of As opcode in DSP
1354 * cgen-asm.in: Fix compile time warning messages in generated
1356 * cgen-dis.in: The same.
1357 * cgen-ibld.in: The same.
1358 * fr30-asm.c: Regenerate.
1359 * fr30-desc.c: Regenerate.
1360 * fr30-dis.c: Regenerate.
1361 * fr30-ibld.c: Regenerate.
1362 * fr30-opc.c: Regenerate.
1363 * m32r-asm.c: Regenerate.
1364 * m32r-desc.c: Regenerate.
1365 * m32r-dis.c: Regenerate.
1366 * m32r-ibld.c: Regenerate.
1367 * m32r-opc.c: Regenerate.
1368 * m32r-opinst.c Regenerate.
1369 * openrisc-asm.c: Regenerate.
1370 * openrisc-desc.c: Regenerate.
1371 * openrisc-dis.c: Regenerate.
1372 * openrisc-ibld.c: Regenerate.
1373 * openrisc-opc.c: Regenerate.
1374 * openrisc-opc.h: Regenerate.
1375 * Makefile.in: Regenerate.
1376 * po/POTFILES.in: Regenerate.
1377 * po/opcodes.pot: Regenerate.
1381 * arm-opc.h (arm_opcodes): Add cirrus insns.
1383 * arm-dis.c (print_insn_arm): Add 'I' case.
1387 * po/POTFILES.in: Regenerate.
1388 * configure: Regenerate.
1392 * Makefile.am (Makefile): Depend on bfd/configure.in.
1394 * Makefile.in: Regenerate.
1398 * cgen-ibld.in (insert_1): Switched bfd_get_bits and bfd_set_bits
1399 calls to cgen_get_insn_value and cgen_put_insn_value calls.
1400 (extract_1): Switched bfd_get_bits call to cgen_get_insn_value call.
1404 * Makefile.am: Update dependencies with "make dep-am".
1405 * Makefile.in: Regenerate.
1409 * arc-dis.c: Formatting fixes.
1410 (my_sprintf): Define using VPARAMS, VA_OPEN, VA_FIXEDARG, VA_CLOSE.
1414 * arc-dis.c: Don't include <ctype.h>.
1415 * openrisc-desc.c: Likewise.
1416 * openrisc-ibld.c: Likewise.
1420 * fr30-opc.c: Fix compile time warning messages.
1421 * i370-opc.c: Fix compile time warning messages.
1422 * i960-dis.c: Fix compile time warning messages.
1423 * m32r-asm.c: Fix compile time warning messages.
1424 * m32r-desc.c: Fix compile time warning messages.
1425 * m32r-dis.c: Fix compile time warning messages.
1426 * m32r-ibld.c: Fix compile time warning messages.
1427 * m32r-opc.c: Fix compile time warning messages.
1428 * m32r-opinst.c: Fix compile time warning messages.
1429 * ns32k-dis.c: Fix compile time warning messages.
1430 * openrisc-asm.c: Fix compile time warning messages.
1431 * openrisc-desc.c: Fix compile time warning messages.
1432 * openrisc-dis.c: Fix compile time warning messages.
1433 * openrisc-ibld.c: Fix compile time warning messages.
1434 * openrisc-opc.c: Fix compile time warning messages.
1435 * pdp11-dis.c: Fix compile time warning messages.
1436 * tic54x-dis.c: Fix compile time warning messages.
1437 * v850-opc.c: Fix compile time warning messages.
1438 * vax-dis.c: Fix compile time warning messages.
1439 * w65-opc.h: Fix compile time warning messages.
1440 * z8k-opc.h: Fix compile time warning messages.
1441 * z8kgen.c: Fix compile time warning messages.
1445 * arm-dis.c: Fix compile time warning messages.
1446 * cgen-asm.c: Fix compile time warning messages.
1447 * cgen-dis.c: Fix compile time warning messages.
1448 * cris-dis.c: Fix compile time warning messages.
1449 * d10v-dis.c: Fix compile time warning messages.
1450 * fr30-asm.c: Fix compile time warning messages.
1451 * fr30-desc.c: Fix compile time warning messages.
1452 * fr30-dis.c: Fix compile time warning messages.
1453 * fr30-ibld.c: Fix compile time warning messages.
1457 * cgen-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1458 (cgen_parse_keyword): Use ISALNUM instead of isalnum.
1459 * cgen-opc.c: Include "safe-ctype.h" instead of <ctype.h>.
1460 (cgen_keyword_lookup_name): Use ISALPHA/TOLOWER instead of
1462 (cgen_keyword_add): Use ISALNUM instead of isalnum.
1463 (hash_keyword_name): Use TOLOWER instead of tolower.
1464 * fr30-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1465 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1467 (fr30_cgen_assemble_insn): Use ISSPACE instead of isspace.
1468 * fr30-desc.c: Don't include <ctype.h>.
1469 * fr30-ibld.c: Likewise.
1470 * ia64-gen.c: Include "safe-ctype.h" instead of <ctype.h>.
1471 (load_insn_classes, parse_resource_users, load_depfile): Use
1472 ISSPACE instead of isspace.
1473 * m32r-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1474 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1476 (m32r_cgen_assemble_insn): Use ISSPACE instead of isspace.
1477 * m32r-desc.c: Don't include <ctype.h>.
1478 * m32r-ibld.c: Likewise.
1479 * openrisc-asm.c: Include "safe-ctype.h" instead of <ctype.h>.
1480 (parse_insn_normal): Use TOLOWER/ISSPACE instead of
1482 (openrisc_cgen_assemble_insn): Use ISSPACE instead of isspace.
1486 * Makefile.am: Add rules and dependencies to create the s/390 opcode
1487 table out of s390-opc.txt automatically.
1488 * configure.in: Add BFD_CC_FOR_BUILD to allow CC_FOR_BUILD to be used.
1489 * s390-mkopc.c (dumpTable): Change output to create a complete file.
1490 * s390-opc.c: New improved opcode format macros and remove the
1491 pregenerated opcode table.
1492 * s390-opc.txt: Adapt to new improved opcode format macros.
1496 * ppc-opc.c (VXA, VXA_MASK): Fix mask bits.
1500 * i386-dis.c (grps): Don't print the implicit al/ax/eax register
1501 for opcode 0xf6 or 0xf7 forms of mul, imul, div, idiv insns.
1506 * mips-dis.c: Add support for bfd_mach_mipsisa32 and
1507 bfd_mach_mipsisa64. Remove bfd_mach_mips32, bfd_mach_mips32_4k,
1512 * tic54x-opc.c: Add default initializers to avoid warnings.
1514 * arc-opc.c: Include "sysdep.h" to get stdio.h as include file.
1515 * arc-ext.c: Likewise.
1519 * ppc-opc.c (icbt): Order correctly.
1524 * ppc-opc.c (DS): Add PPC_OPERAND_DS flag.
1526 (insert_ds): Complain if not a multiple of 4.
1528 (XSYNC_MASK): Define.
1529 (powerpc_opcodes): Add "slbmte", "lwsync", "ptesync", "slbmfev",
1530 "slbmfee". Modify "sync" to use XSYNC_MASK and LS.
1534 * h8500-opc.h: Add default initializers to h8500_table to shut up
1539 * tic54x-dis.c: Add unused attributes where needed.
1541 * z8k-dis.c (output_instr): Add unused attribute.
1543 * h8300-dis.c: Add missing prototypes.
1544 (bfd_h8_disassemble): Make static.
1546 * cris-dis.c: Add missing prototype.
1547 * h8500-dis.c: Likewise.
1548 * m68hc11-dis.c: Likewise.
1549 * pj-dis.c: Likewise.
1550 * tic54x-dis.c: Likewise.
1551 * v850-dis.c: Likewise.
1552 * vax-dis.c: Likewise.
1553 * w65-dis.c: Likewise.
1554 * z8k-dis.c: Likewise.
1556 * d10v-dis.c: Add missing prototype.
1557 (dis_long): Remove unused variable.
1558 (dis_2_short): Likewise.
1560 * sh-dis.c: Add missing prototypes.
1561 * v850-opc.c: Likewise.
1562 Add unused attributes where needed.
1564 * ns32k-dis.c: Add missing prototypes.
1565 (bit_extract_simple): Remove unused variable.
1569 * opcodes/s390-opc.c: Add "low or high" and "not low or high"
1570 branch instructions for gcc 3.0.
1571 * opcodes/s390-opc.txt: Likewise.
1575 * i960-dis.c: Add parameters for prototypes
1576 (ctrl): Add unused attributes.
1578 (put_abs): Likewise.
1580 * mips-dis.c: Add missing prototypes.
1581 * a29k-dis.c: Likewise.
1582 * arc-dis.c: Likewise.
1583 * ia64-opc.c: Likewise.
1585 * s390-dis.c: Add missing prototypes.
1586 (init_disasm): Remove unused attribute since the parameter is
1591 * mips-opc.c (M1): Define. Reformatted Code.
1592 (mips_builtin_opcodes): Added performance counter opcodes mfpc, mfps,
1597 * mips-opc.c: R3900s can support all branch likely INSN_MACROs where
1598 the corresponding non-likely insn is in MIPS I.
1602 * mcore-dis.c: Fix formatting.
1603 * mips-dis.c: Likewise.
1604 * pj-dis.c: Likewise.
1605 * z8k-dis.c: Likewise.
1609 * cgen-ibld.in (extract_normal): Match type of VALUE and MASK
1610 to *VALUEP. Regenerate all cgen files.
1614 * mips-dis.c (print_insn_mips): Remove OPCODE_IS_MEMBER's gp32
1616 * mips-opc.c (G6): Undefine.
1617 (mips_builtin_opcodes): Remove gp32 entry for "move". Add macro
1618 as the first "move" alternative.
1622 * configure.in: Add -Wstrict-prototypes and -Wmissing-prototypes
1624 * configure: Regenerate.
1628 * ppc-opc.c: Revert 2001-08-08.
1632 * dis-buf.c (generic_strcat_address): Add missing prototype.
1633 #if 0 the functions as it is unused.
1638 * ppc-opc.c: Include "bfd.h".
1639 (powerpc_operands): Add new field for reloc type.
1643 * mips-dis.c (print_insn_arg): Don't use software integer registers
1644 for coprocessor registers.
1645 (get_mips_isa): Removed.
1646 (is_newabi): New function, checks if NewABI is used.
1647 (_print_insn_mips): Get distinction between old ABI and new ABI right.
1651 * z8kgen.c: Fixed indentation of opt[] array. Include stdio.h to
1652 get stderr definition.
1653 (internal, gas): Removed warnings.
1654 (gas): Create a correct final entry for created array.
1655 * z8k-opc.h: Recreated with new z8kgen.
1659 * i386-dis.c: Fix formatting.
1663 * i386-dis.c: Change formatting conventions for architecture
1664 i386:intel to better match the format of various intel i386
1665 assemblers, like nasm, tasm or masm.
1669 * Makefile.am: Update dependencies with "make dep-am".
1670 * Makefile.in: Regenerate
1674 * alpha-dis.c: Fix formatting.
1675 * cris-dis.c: Likewise.
1676 * d10v-dis.c: Likewise.
1677 * d30v-dis.c: Likewise.
1678 * m10300-dis.c: Likewise.
1679 * tic54x-dis.c: Likewise.
1683 * m68k-dis.c: Fix formatting.
1684 * pj-dis.c: Likewise.
1685 * s390-dis.c: Likewise.
1686 * z8k-dis.c: Likewise.
1690 * mips-opc.c (mips_builtin_opcodes): Sort c.le.s and c.lt.s
1691 into the rest of the surrounding definitions.
1695 * i386-dis.c (grps): Print l or w suffix, and require mem modrm
1696 for lgdt, lidt, sgdt, sidt.
1700 * arm-dis.c (print_insn_arm): Use decimal for offsets in LDR/STR.
1704 * cgen-asm.in: Include "xregex.h" always to enable the libiberty
1706 (@arch@_cgen_build_insn_regex): New routine from Graydon.
1707 (@arch@_cgen_assemble_insn): Add Graydon's code to use regex
1708 to verify if it is worth parsing the insn as insn "x". Also update
1709 error message when insn is not a recognized format of the insn vs
1710 when the insn is completely unrecognized.
1714 * cgen-dis.in (print_insn): Use cgen_get_insn_value instead of
1716 * cgen-opc.c (cgen_get_insn_value, cgen_put_insn_value): Respect
1717 non-zero CGEN_CPU_DESC->insn_chunk_bitsize.
1721 * i386-dis.c (set_op): Handle 64 bit and 32 bit mode.
1722 (OP_J): Use bfd_vma for mask to work properly with 64 bits.
1723 (op_address,op_riprel): Use bfd_vma to handle 64 bits.
1727 * Makefile.am (CPUDIR): Define.
1728 (stamp-m32r): Update dependencies.
1729 (stamp-fr30): Ditto.
1730 (stamp-openrisc): Ditto.
1731 * Makefile.in: Regenerate.
1735 * ppc-opc.c: Fix encoding of 'clf' instruction.
1739 * cgen-ibld.in (insert_normal): Support CGEN_IFLD_SIGN_OPT.
1743 * cgen-asm.c (cgen_parse_keyword): Allow any first character.
1744 * cgen-opc.c (cgen_keyword_add): Ignore special first
1745 character when building nonalpha_chars field.
1749 * m88k-dis.c: Format to conform to GNU coding standards.
1753 * disassemble.c (disassembler_usage): Add unused attribute.
1757 * mips-opc.c: Move prefx to start of the table.
1761 * arc-opc.c (insert_st_syntax): Fix over-optimisation of ST
1766 * m68k-opc.c: Add wdebug instruction.
1770 * m10300-opc.c (mn10300_opcodes): Change opcode for AM33 subc.
1774 * cgen-asm.c (cgen_parse_keyword): When looking for the
1775 boundaries of a keyword, allow any special characters
1776 that are actually in one of the allowed keyword.
1777 * cgen-opc.c (cgen_keyword_add): Add any special characters
1778 to the nonalpha_chars field.
1782 * s390-opc.c: Add lgh instruction.
1783 * s390-opc.txt: Likewise.
1787 * i386-dis.c: Group function prototypes in one place.
1788 (FLOATCODE): Redefine as 1.
1789 (USE_GROUPS): Redefine as 2.
1790 (USE_PREFIX_USER_TABLE): Redefine as 3.
1791 (X86_64_SPECIAL): Define as 4.
1792 (GRP1b..GRPAMD): Move USE_GROUPS to bytecode1, index to bytecode2.
1793 (PREGRP0..PREGRP26): Similarly with USE_PREFIX_USER_TABLE.
1794 (dis386_att, dis386_intel, disx86_64_att, disx86_64_intel): Delete.
1795 (dis386): New table combining above four tables.
1796 (dis386_twobyte_att, dis386_twobyte_intel): Delete.
1797 (dis386_twobyte): New table combining above two tables.
1798 (x86_64_table): New table to handle x86_64.
1800 (float_mem_att, float_mem_intel): Delet.
1801 (float_mem): New table combining above two tables.
1802 (print_insn_i386): Modify for above.
1803 (dofloat): Likewise.
1804 (putop): Handle '{', '|' and '}' to select alternative mnemonics.
1805 Return 0 on success, 1 if no valid alternative.
1806 (putop <case 'F'>, <case 'H'>): Print nothing for intel_syntax.
1807 (putop <case 'T'>): Move to case 'U', and share case 'Q' code.
1808 (putop <case 'I'>): Move to case 'T', and share case 'P' code.
1809 (OP_REG <case rAX_reg .. rDI_reg>): Handle as for eAX_reg .. eDI_reg
1811 (OP_I <case q_mode>): Handle as for v_mode if not 64-bit mode.
1812 (OP_I64): If not 64-bit mode, call OP_I.
1813 OP_OFF64): If not 64-bit mode, call OP_OFF.
1814 (OP_ST, OP_STi, OP_SEG, OP_DIR, OP_OFF, OP_OFF64, OP_MMX): Rename
1815 'ignore'/'ignored' to 'bytemode'.
1819 * configure.in: Sort 'ta' case statement.
1820 * configure: Regenerate.
1822 * i386-dis.c (dis386_att): Add 'H' to conditional branch and
1824 (disx86_64_att): Likewise.
1825 (dis386_twobyte_att): Likewise.
1826 (print_insn_i386): Don't print branch hints as a prefix.
1827 (putop): 'H' macro prints branch hints.
1828 (get64): Kill compile warnings.
1832 * sh-opc.h (sh_table): Don't use empty initializers.
1836 * z8k-dis.c: Fix formatting.
1837 (unpack_instr): Remove unused cases in switch statement. Add
1838 safety abort() in default case.
1839 (unparse_instr): Add safety abort() in default case.
1843 * m68k-dis.c (print_insn_m68k): Fix typo.
1844 * m68k-opc.c (m68k_opcodes): Correct allowed operands for
1845 mcf (ColdFire) div, rem and moveb instructions.
1849 * i386-dis.c (cond_jump_flag, loop_jcxz_flag): Define.
1850 (cond_jump_mode, loop_jcxz_mode): Define.
1851 (dis386_att): Add cond_jump_flag and loop_jcxz_flag as
1852 appropriate, and 'F' suffix to loop insns.
1853 (disx86_64_att): Likewise.
1854 (dis386_twobyte_att): Likewise.
1855 (print_insn_i386): Don't output addr prefix for loop, jcxz insns.
1856 Output data size prefix for long conditional jumps. Output cs and
1858 (putop): Handle 'F', and mark PREFIX_ADDR used for case 'E'.
1859 (OP_J): Don't make PREFIX_DATA used.
1863 * sh-opc.h (sh_table): Complete last element entry to avoid
1868 * mips-dis.c (mips_isa_type): Add MIPS r12k support.
1872 * arc-opc.c: Whitespace changes.
1876 * cris-opc.c (cris_spec_regs): Add missing initializer field for
1881 * cgen-dis.in (extract_normal): Complete support for min<base case.
1885 * mips-dis.c (INSNLEN): Rename MAXLEN.
1886 (std_reg_names): Replace by mips32_reg_names and mips64_reg_names.
1887 (print_insn_arg): Remove $ prefix of register names.
1888 (set_mips_isa_type): Remove.
1889 (mips_isa_type): New function.
1890 (get_mips_isa): New Function.
1891 (print_insn_mips): Rename _print_insn_mips.
1892 (_print_insn_mips): New function, contains code which was
1893 duplicated in print_insn_big_mips and print_insn_little_mips.
1894 (print_insn_big_mips): Moved code to _print_insn_mips.
1895 (print_insn_little_mips): Likewise.
1896 (print_mips16_insn_arg): Remove $ prefix of register names.
1897 Print error message before abort.
1901 * ppc-opc.c (powerpc_opcodes): Fixed extended opcode field of
1902 simplified mnemonics used for setting PPC750-specific special
1907 * i386-dis.c (print_insn_i386): Always set `mod', `reg' and
1912 * arc-opc.c (arc_reg_names): Correct attribute for lp_count
1913 register to r/w. Formatting fixes throughout file.
1917 * i386-dis.c (prefix_user_table): Correct movq2dq, movdq2q, and
1919 (twobyte_has_modrm): Update table.
1920 (need_modrm): Give it file scope.
1921 (MODRM_CHECK): Define.
1922 (dofloat): Use MODRM_CHECK.
1929 * cgen-dis.in (default_print_insn): Tolerate min<base instructions
1930 even at end of a section.
1931 * cgen-ibld.in (extract_normal): Tolerate min!=base!=max instructions
1932 by ignoring precariously-unpacked insn_value in favor of raw buffer.
1936 * disassemble.c (disassembler_usage): Remove unused attribute.
1940 * m32r-dis.c, -asm.c, -ibld.c: Regenerated with disassembler fixes.
1944 * cgen-dis.in (print_insn): Remove call to read_insn. Instead,
1945 assume incoming buffer already has the base insn loaded. Handle
1946 smaller-than-base instructions for variable-length case.
1950 * i386-dis.c (Ev, Ed): Remove duplicate define.
1953 (OP_XS): New function.
1954 (dis386_twobyte_att): Correct pinsrw, pextrw, pmovmskb, and
1956 (dis386_twobyte_intel): Likewise.
1957 (prefix_user_table): Use MS for maskmovq operand.
1961 * Makefile.am: Add OpenRISC target.
1962 * Makefile.in: Regenerated.
1964 * disassemble.c (disassembler): Recognize the OpenRISC disassembly.
1966 * configure.in (bfd_openrisc_arch): Add target.
1967 * configure: Regenerated.
1969 * openrisc-asm.c: New file.
1970 * openrisc-desc.c: Likewise.
1971 * openrisc-desc.h: Likewise.
1972 * openrisc-dis.c: Likewise.
1973 * openrisc-ibld.c: Likewise.
1974 * openrisc-opc.c: Likewise.
1975 * openrisc-opc.h: Likewise.
1979 * z8k-dis.c: add names of control registers (ctrl_names);
1980 (seg_length): provides instruction length fixup for segmented
1981 mode; (unpack_instr): correctly handle ARG_DISP16, ARG_DISP12,
1982 CLASS_0DISP7, CLASS_1DISP7, CLASS_DISP8 and CLASS_PR cases;
1983 (unparse_intr): handle CLASS_PR, print addresses without '#'
1984 * z8k-opc.h: re-created with new z8kgen
1985 * z8kgen.c: merged in fixes which were in existing z8k-opc.h; new
1986 entries for ldctl/ldctlb instruction
1990 * i386-dis.c: Add ffreep instruction.
1994 * ppc-opc.c (insert_mbe): Shift mask initializer as long.
1998 * i386-dis.c (PREGRP25): Define.
1999 (dis386_twobyte_att): Use here in place of "movntq" entry.
2000 (dis386_twobyte_intel): Likewise.
2001 (prefix_user_table): Add PREGRP25 entry for "movntq" and "movntdq".
2003 (dis386_twobyte_att): Use here.
2004 (dis386_twobyte_intel): Likewise.
2005 (prefix_user_table): Add PREGRP26 entry for "punpcklqdq".
2006 (prefix_user_table <maskmovdqu>): XM operand, not MX.
2007 (prefix_user_table): Cosmetic changes to "bad" entries.
2011 * mips-opc.c: Remove extraneous whitespace.
2012 * mips-dis.c: Remove extraneous whitespace.
2016 * cgen-asm.in (@arch@_cgen_assemble_insn): Move tmp_errmsg
2017 declaration inside CGEN_VERBOSE_ASSEMBLER_ERRORS conditional.
2018 * cgen-ibld.in (put_insn_int_value): Mark cd parameter as unused
2019 to allay a compiler warning.
2023 * i386-dis.c (dis386_twobyte_att): Add entries for paddq, psubq.
2024 (dis386_twobyte_intel): Likewise.
2025 (twobyte_has_modrm): Set entry for paddq, psubq.
2029 * cgen-dis.in (print_insn_@arch@): Add support for target machine
2030 determination via CGEN_COMPUTE_MACH.
2031 * fr30-desc.c: Regenerate.
2032 * fr30-dis.c: Regenerate.
2033 * fr30-opc.h: Regenerate.
2034 * m32r-desc.c: Regenerate.
2035 * m32r-dis.c: Regenerate.
2036 * m32r-opc.h: Regenerate.
2037 * m32r-opinst.c: Regenerate.
2041 * configure.in: Remove the redundent AC_ARG_PROGRAM.
2042 * configure: Rebuild.
2046 * ia64-gen.c (fetch_insn_class): If xsect, then ignore comment and
2047 notestr if larger than xsect.
2048 (in_class): Handle format M5.
2049 * ia64-asmtab.c: Regnerate.
2053 * vax-dis.c (print_insn_vax): Only fetch two bytes if the info buffer
2054 has more than one byte left to read.
2058 * s390-opc.c: Add new opcodes. Smooth out formatting.
2059 * s390-opc.txt: Add new opcodes.
2063 * arm-dis.c (print_insn_thumb): Compute destination address
2064 of BLX(1) instruction by taking bit 1 from PC and not from bit
2069 * m68k-dis.c (print_insn_m68k): Recognize Coldfire CPUs
2070 so command line switches will work.
2074 * fr30-asm.c: Regenerate.
2075 * fr30-desc.c: Regenerate.
2076 * fr30-desc.h: Regenerate.
2077 * fr30-dis.c: Regenerate.
2078 * fr30-ibld.c: Regenerate.
2079 * fr30-opc.c: Regenerate.
2080 * fr30-opc.h: Regenerate.
2081 * m32r-asm.c: Regenerate.
2082 * m32r-desc.c: Regenerate.
2083 * m32r-desc.h: Regenerate.
2084 * m32r-dis.c: Regenerate.
2085 * m32r-ibld.c: Regenerate.
2086 * m32r-opc.c: Regenerate.
2087 * m32r-opc.h: Regenerate.
2088 * m32r-opinst.c: Regenerate.
2092 * m68k-opc.c: fix cpushl according to Motorola. Enable
2093 bunch of instructions for Coldfire 5407 and add all new.
2097 * configure.in (BFD_VERSION): Do without grep.
2098 * configure: Regenerate.
2099 * Makefile.am: Run "make dep-am".
2100 * Makefile.in: Regenerate.
2104 * ia64-opc-a.c: Add missing pseudo-ops for "cmp" and "cmp4".
2105 * ia64-asmtab.c: Regenerate.
2109 * ia64-opc-d.c (ia64_opcodes_d): Break the "add" pattern into two
2110 separate variants: one for IMM22 and the other for IMM14.
2111 * ia64-asmtab.c: Regenerate.
2115 * cgen-opc.c (cgen_get_insn_value): Add missing `return'.
2119 * Makefile.am (ia64-ic.tbl): Remove the target.
2120 (ia64-raw.tbl): Likewise.
2121 (ia64-waw.tbl): Likewise.
2122 (ia64-war.tbl): Likewise.
2123 (ia64-asmtab.c): Generate it in the source directory.
2124 * Makefile.in: Regenerated.
2128 * Makefile.am: Add PDP-11 target.
2129 * configure.in: Likewise.
2130 * disassemble.c: Likewise.
2131 * pdp11-dis.c: New file.
2132 * pdp11-opc.c: New file.
2136 * ia64-ic.tbl: Update from Intel. Add setf to fr-writers.
2137 * ia64-asmtab.c: Regenerate.
2141 * i386-dis.c (prefix_user_t): Add 'Y' to SSE ineger converison
2147 * mips-dis.c (print_insn_arg): Use top four bits of the address of
2148 the following instruction not of the jump itself for the jump
2150 (print_mips16_insn_arg): Likewise.
2154 * Makefile.am (stamp-lib): ranlib the libopcodes.a in the build
2156 * Makefile.in: Regenerate.
2160 * Makefile.am: Add linux target for S/390.
2161 * Makefile.in: Likewise.
2162 * configure.in: Likewise.
2163 * disassemble.c: Likewise.
2164 * s390-dis.c: New file.
2165 * s390-mkopc.c: New file.
2166 * s390-opc.c: New file.
2167 * s390-opc.txt: New file.
2171 * ia64-asmtab.c: Revert 2000-12-16 change.
2175 * fr30-desc.h: Regenerate with CGEN_MAX_SYNTAX_ELEMENTS.
2176 * m32r-desc.h: Regenerate.
2180 * i386-dis.c (dis386_att, grps): Use 'T' for push/pop
2181 (putop): Handle 'T', alphabetize order, fix 'I' handling in Intel syntax
2185 * hppa-dis.c (print_insn_hppa): Handle '>' and '<' arg types.
2189 * disassemble.c: Remove spurious white space.
2193 * i386-dis.c (dis386_att, disx86_64_att): Fix ret, lret and iret
2198 * configure.in: Add arc-ext.lo for bfd_arc_arch selection.
2199 * Makefile.am (C_FILES): Add arc-ext.c.
2200 (ALL_MACHINES) Add arc-ext.lo.
2201 (INCLUDES) Add opcode directory to list.
2202 New dependency entry for arc-ext.lo.
2203 * disassemble.c (disassembler): Correct call to
2204 arc_get_disassembler.
2205 * arc-opc.c: New update for ARC, including full base
2206 instructions for ARC variants.
2207 * arc-dis.h, arc-dis.c: New update for ARC, including
2208 extensibility functionality.
2209 * arc-ext.h, arc-ext.c: New files for handling extensibility.
2213 * i386-dis.c (PREGRP15 - PREGRP24): New.
2214 (dis386_twobyt): Add SSE2 instructions.
2215 (twobyte_uses_SSE_prefix: Rename from ... ; add new SSE instructions.
2216 (twobyte_uses_f3_prefix): ... this one.
2217 (grps): Add SSE instructions.
2218 (prefix_user_table): Add two new slots; add SSE2 instructions.
2219 (print_insn_i386): Rename uses_f3_prefix to uses_SSE_prefix;
2220 Handle the REPNZ and Data16 prefixes as well; do proper lookup
2221 to prefix_user_table.
2222 (OP_E): Accept mfence and lfence as well.
2223 (OP_MMX): Data16 prefix turns MMX to SSE; support REX extensions.
2224 (OP_XMM): Support REX extensions.
2230 * arm-dis.c (print_insn): Set pc to zero for instructions with
2231 a reloc associated with them.
2235 * cgen-asm.in (parse_insn_normal): Changed syn to be
2236 CGEN_SYNTAX_CHAR_TYPE. Changed all references to *syn
2237 as character to use CGEN_SYNTAX_CHAR macro and all comparisons
2238 to '\0' to use 0 instead.
2239 * cgen-dis.in (print_insn_normal): Ditto.
2240 * cgen-ibld.in (insert_insn_normal, extract_insn_normal): Ditto.
2244 * i386-dis.c: Add x86_64 support.
2245 (rex): New static variable.
2246 (REX_MODE64, REX_EXTX, REX_EXTY, REX_EXTZ): New constants.
2247 (USED_REX): New macro.
2248 (Ev, Ed, Rm, Iq, Iv64, Cm, Dm, Rm*, Ob64, Ov64): New macros.
2249 (OP_I64, OP_OFF64, OP_IMREG): New functions.
2250 (OP_REG, OP_OFF): Declare.
2251 (get64, get32, get32s): New functions.
2252 (r??_reg): New constants.
2253 (dis386_att): Change templates of instruction implicitly promoted
2254 to 64bit; change e?? to RMe?? for unwind RM byte instructions.
2256 (dis386_intel): Likewise.
2257 (dixx86_64_att): New table based on dis386_att.
2258 (dixx86_64_intel): New table based on dis386_intel.
2259 (names64, names8rex): New global variable.
2260 (names32, names16): Add extended registers.
2261 (prefix_user_t): Recognize rex prefixes.
2262 (prefix_name): Print REX prefixes nicely.
2263 (op_riprel): New global variable.
2264 (start_pc): Set type to bfd_vma.
2265 (print_insn_i386): Detect the 64bit mode and use proper table;
2266 move ckprefix after initializing the buffer; output unused rex prefixes;
2267 output information about target of RIP relative addresses.
2268 (putop): Support 'O' and 'I'. Update handling of "P', 'Q', 'R' and 'S';
2269 (print_operand_value): New function.
2270 (OP_E, OP_G, OP_REG, OP_I, OP_J, OP_DIR, OP_OFF, OP_D): Add support for
2271 REX prefix and new modes.
2272 (get64, get32s): New.
2273 (get32): Return bfd_signed_vma type.
2274 (set_op): Initialize the op_riprel.
2275 * disassemble.c (disassembler): Recognize the x86-64 disassembly.
2279 cgen-dis.in (read_insn): Use bfd_get_bits()
2283 * cgen-dis.c (hash_insn_array): Use bfd_put_bits().
2284 (hash_insn_list): Likewise
2285 * cgen-ibld.in (insert_1): Use bfd_put_bits() and bfd_get_bits().
2286 (extract_1): Use bfd_get_bits().
2287 (extract_normal): Apply sign extension to both extraction
2289 * cgen-opc.c (cgen_get_insn_value): Use bfd_get_bits()
2290 (cgen_put_insn_value): Use bfd_put_bits()
2294 * cgen-asm.in (parse_insn_normal): Print better error message for
2295 instructions with missing operands.
2299 * cgen-opc.c: Include alloca.h if HAVE_ALLOCA_H is defined.
2303 * Makefile.in: Regenerate.
2304 * aclocal.m4: Regenerate.
2305 * config.in: Regenerate.
2306 * configure.in: Add spacing.
2307 * configure: Regenerate.
2308 * ia64-asmtab.c: Regenerate.
2309 * po/opcodes.pot: Regenerate.
2313 * cgen-asm.in (@arch@_cgen_assemble_insn): Prefer printing insert-time
2314 error messages over later parse-time ones.
2318 * ia64-dis.c (print_insn_ia64): Cast away const on ia64_free_opcode
2320 * ia64-gen.c (insert_deplist): Cast sizeof result to int.
2321 (print_dependency_table): Print NULL if semantics field not set.
2322 (insert_opcode_dependencies): Mark cmp parameter as unused.
2323 (print_main_table): Use fprintf_vma to print long long fields.
2324 (main): Mark argv paramter as unused. Convert to old style definition.
2325 * ia64-opc.c (ia64_find_dependency): Cast sizeof result to int.
2326 * ia64-asmtab.c: Regnerate.
2330 * m32r-dis.c (print_insn): Prevent re-read of instruction from
2333 * fr30-dis.c: Regenerate.
2337 * configure.in: Add arc-ext.lo for bfd_arc_arch selection.
2338 * Makefile.am (C_FILES): Add arc-ext.c.
2339 (ALL_MACHINES) Add arc-ext.lo.
2340 (INCLUDES) Add opcode directory to list.
2341 New dependency entry for arc-ext.lo.
2342 * disassemble.c (disassembler): Correct call to
2343 arc_get_disassembler.
2344 * arc-opc.c: New update for ARC, including full base
2345 instructions for ARC variants.
2346 * arc-dis.h, arc-dis.c: New update for ARC, including
2347 extensibility functionality.
2348 * arc-ext.h, arc-ext.c: New files for handling extensibility.
2352 * mips-opc.c (mips_builtin_opcodes): Use the WR_HILO, RD_HILO,
2353 MOD_HILO, and MOD_LO macros.
2355 * mips-opc.c (M1, M2): Delete.
2356 (mips_builtin_opcodes): Remove all uses of M1.
2358 * mips-opc.c (mips_builtin_opcodes): Make the dmfc2 and dmtc2
2359 instructions take "G" format second operands and use the
2361 There are mfc3 and mtc3 opcodes, so add dmfc3 and dmtc3 opcodes to
2363 Delete "sel" code operands from mfc1 and mtc1.
2364 Add MIPS64 opcode changes (dclo, dclz), and "sel" code variants
2370 * mips-opc.c (mips_builtin_opcodes): Finish additions
2371 for MIPS32 support, and clean up existing entries for
2372 aesthetics, consistency with the MIPS32 ISA, and
2373 with consistency the rest of the table.
2377 * mips16-opc.c (mips16_opcodes): Add initialiser for membership
2382 mips-dis.c (print_insn_arg): Handle new 'U' and 'J' argument
2383 specifiers. Update 'B' for new constant names, and remove
2385 mips-opc.c (mips_builtin_opcodes): Place "pref" and "ssnop"
2386 near the top of the array, so they are disassembled properly.
2387 Enable "ssnop" for MIPS32. Add "break" variant with 20 bit
2388 code for MIPS32. Update "clo" and "clz" to use 'U' operand
2389 specifier. Add 'H' format specifier variants for "mfc1,"
2390 "mfc2," "mfc3," "mtc1," "mtc2," and "mtc3" for MIPS32. Update
2391 MIPS32 "sdbbp" to use 'B' operand specifier. Add MIPS32
2392 "wait" variant which uses 'J' operand specifier.
2394 * mips-dis.c (set_mips_isa_type): Update to use
2395 CPU_UNKNOWN and ISA_* constants. Add bfd_mach_mips32 case.
2396 Replace bfd_mach_mips4K with bfd_mach_mips32_4k case.
2397 * mips-opc.c (I32): New constant for instructions added in
2400 (mips_builtin_opcodes) Replace all uses of P4 with I32.
2402 * mips-dis.c (set_mips_isa_type): Add cases for
2403 bfd_mach_mips5 and bfd_mach_mips64.
2404 * mips-opc.c (I64): New definitions.
2406 * mips-dis.c (set_mips_isa_type): Add case for
2411 * sh-dis.c (print_insn_ddt): Make insn_x, insn_y unsigned.
2412 (print_insn_ppi): Make nib1, nib2, nib3 unsigned.
2413 Initialize variable dc to NULL.
2414 (print_insn_shx): Remove unused label d_reg_n.
2418 * arm-opc.h: Add new opcode formatting parameter 'B'.
2419 (arm_opcodes): Add XScale, v5, and v5te instructions.
2420 (thumb_opcodes): Add v5t instructions.
2422 * arm-dis.c (print_insn_arm): Handle new 'B' format
2424 (print_insn_thumb): Decode BLX(1) instruction.
2428 * mips-opc.c: Fix file header comment.
2432 * cris-dis.c (cris_get_disassembler): If abfd is NULL, return
2433 print_insn_cris_with_register_prefix.
2437 * sh-opc.h: The operand of `mov.w r0, (<disp>,GBR)' is IMM1, not 0.
2441 * cgen-dis.in (print_insn): All insns which can fit into insn_value
2442 must be loaded there in their entirety.
2446 * sparc-dis.c (v9a_asr_reg_names): Add v9b ASRs.
2447 (compute_arch_mask): Add v8plusb and v9b machines.
2448 (print_insn_sparc): siam mode decoding, accept ASRs up to 25.
2449 * sparc-opc.c: Support for Cheetah instruction set.
2450 (prefetch_table): Add #invalidate.
2454 * mcore-dis.c (imsk): Change mask for OC to 0xFE00.
2458 * fr30-desc.h: Regenerate.
2459 * m32r-desc.h: Regenerate.
2460 * m32r-ibld.c: Regenerate.
2464 * ia64-ic.tbl: Update from Intel.
2465 * ia64-asmtab.c: Regenerate.
2469 * ia64-gen.c: Convert C++-style comments to C-style comments.
2470 * tic54x-dis.c: Likewise.
2474 Changes to add dollar prefix to registers for files where user symbols
2475 don't have a leading underscore. Fix formatting.
2476 * cris-dis.c (REGISTER_PREFIX_CHAR): New.
2477 (format_reg): Add parameter with_reg_prefix. All callers changed.
2478 (print_with_operands): Ditto.
2479 (print_insn_cris_generic): Renamed from print_insn_cris, add
2480 parameter with_reg_prefix.
2481 (print_insn_cris_with_register_prefix,
2482 print_insn_cris_without_register_prefix, cris_get_disassembler):
2484 * disassemble.c (disassembler) [ARCH_cris]: Call cris_get_disassembler.
2488 * ia64-opc-f.c (ia64_opcodes_f): Add fpcmp pseudo-ops for
2489 gt, ge, ngt, and nge.
2490 * ia64-asmtab.c: Regenerate.
2492 * ia64-dis.c (print_insn_ia64): Revert Aug 7 byte skip count change.
2493 * ia64-gen.c (parse_semantics): Handle IA64_DVS_STOP.
2494 (lookup_specifier): Handle "PR%, 1 to 15" and "PR%, 16 to 62".
2495 * ia64-ic.tbl, ia64-raw.tbl, ia64-war.tbl, ia64-waw.tbl: Update.
2496 * ia64-asmtab.c: Regnerate.
2500 * mips-opc.c (mips_builtin_opcodes): Support cache instruction on 4K cores.
2501 Add mfc0 and mtc0 with sub-selection values.
2502 Add clo and clz opcodes.
2503 Add msub and msubu instructions for MIPS32.
2504 Add madd/maddu aliases for mad/madu for MIPS32.
2505 Support wait, deret, eret, movn, pref for MIPS32.
2506 Support tlbp, tlbr, tlbwi, tlbwr.
2509 * mips-dis.c (print_insn_arg): Print sdbbp 'm' args.
2510 (print_insn_arg): Handle 'H' args.
2511 (set_mips_isa_type): Recognize 4K.
2512 Use CPU_* defines instead of hardcoded numbers.
2516 * d30v-opc.c (d30v_operand_t): New operand type Rb2.
2517 (d30v_format_tab): Use Rb2 for modinc and moddec.
2521 * d30v-opc.c (d30v_format_tab): Use format Ra for
2526 * configure: Rebuilt with new libtool.m4.
2530 * configure: Regenerate.
2531 * po/opcodes.pot: Regenerate.
2535 * acinclude.m4: Include libtool and gettext macros from the
2537 * aclocal.m4, configure: Rebuilt.
2541 * tic80-dis.c: Fix formatting.
2545 * w65-dis.c: Fix formatting.
2549 * ppc-opc.c: Add XTLB macro for a few PPC 4xx extended mnemonics.
2550 (powerpc_opcodes): Add table entries for PPC 405 instructions.
2551 Changed rfci, icbt, mfdcr, dccci, mtdcr, iccci from PPC to PPC403
2552 instructions. Added extended mnemonic mftbl as defined in the
2553 405GP manual for all PPCs.
2557 * ia64-dis.c (print_insn_ia64): Add failed label after ia64_free_opcode
2558 call. Change last goto to use failed instead of done.
2562 * cgen-ibld.in (cgen_put_insn_int_value): New function.
2563 (insert_normal): Allow for non-zero word_offset with CGEN_INT_INSN_P.
2564 (insert_insn_normal): Use cgen_put_insn_int_value with CGEN_INT_INSN_P.
2565 (extract_normal): Allow for non-zero word_offset with CGEN_INT_INSN_P.
2566 * cgen-dis.in (read_insn): New static function.
2567 (print_insn): Use read_insn to read the insn into the buffer and set
2569 (print_insn): in CGEN_INT_INSN_P, make sure that the entire insn is
2571 * fr30-asm.c: Regenerated.
2572 * fr30-desc.c: Regenerated.
2573 * fr30-desc.h: Regenerated.
2574 * fr30-dis.c: Regenerated.
2575 * fr30-ibld.c: Regenerated.
2576 * fr30-opc.c: Regenerated.
2577 * fr30-opc.h: Regenerated.
2578 * m32r-asm.c: Regenerated.
2579 * m32r-desc.c: Regenerated.
2580 * m32r-desc.h: Regenerated.
2581 * m32r-dis.c: Regenerated.
2582 * m32r-ibld.c: Regenerated.
2583 * m32r-opc.c: Regenerated.
2587 * tic30-dis.c: Fix formatting.
2591 * sh-dis.c: Fix formatting.
2595 * ppc-opc.c (powerpc_opcodes): Add rfid, mtsrd, mtsrdin, mtmsrd.
2599 * z8k-dis.c: Fix formatting.
2603 * ia64-ic.tbl (pr-readers-nobr-nomovpr): Add addl, adds. Delete
2604 break, mov-immediate, nop.
2605 * ia64-opc-f.c: Delete fpsub instructions.
2606 * ia64-opc-m.c: Add POSTINC to all instructions with postincrement
2607 address operand. Rewrite using macros to avoid long lines.
2608 * ia64-opc.h (POSTINC): Define.
2609 * ia64-asmtab.c: Regenerate.
2613 * ia64-ic.tbl: Add missing entries.
2617 * i860-dis.c (print_br_address): Change third argument from int
2622 * ia64-dis.c (print_insn_ia64): Get byte skip count correct
2623 for MLI templates. Handle IA64_OPND_TGT64.
2627 * cgen-dis.in, cgen-asm.in, cgen-ibld.in: New files.
2628 * cgen.sh: Likewise.
2632 * ia64-dis.c (print_insn_ia64): Call ia64_free_opcode at end.
2636 * avr-dis.c (avr_operand): Use PARAMS macro in declaration.
2637 Change return type from void to int. Check the combination
2638 of operands, return 1 if valid. Fix to avoid BUF overflow.
2639 Report undefined combinations of operands in COMMENT.
2640 Report internal errors to stderr. Output the adiw/sbiw
2641 constant operand in both decimal and hex.
2642 (print_insn_avr): Disassemble ldd/std with displacement of 0
2643 as ld/st. Check avr_operand () return value, handle invalid
2644 combinations of operands like unknown opcodes.
2648 * Makefile.am (CGEN, CGENDEPS, CGENDIR, CGENFLAGS): New.
2649 (run-cgen, stamp-m32r, stamp-fr30): New targets.
2650 * Makefile.in: Regenerate.
2651 * configure.in: Add --enable-cgen-maint option.
2652 * configure: Regenerate.
2656 * cgen-opc.c (cgen_hw_lookup_by_name): 'i' is now unsigned.
2657 (cgen_hw_lookup_by_num): Ditto.
2658 (cgen_operand_lookup_by_name): Ditto.
2659 (print_address): Ditto.
2660 (print_keyword): Ditto.
2661 * cgen-dis.c (hash_insn_array): Mark unused parameters with
2663 * cgen-asm.c (hash_insn_array): Mark unused parameters with
2665 (cgen_parse_keyword): Ditto.
2669 * i860-dis.c: New file.
2670 (print_insn_i860): New function.
2671 (print_br_address): New function.
2672 (sign_extend): New function.
2673 (BITWISE_OP): New macro.
2674 (I860_REG_PREFIX): New macro.
2675 (grnames, frnames, crnames): New structures.
2677 * disassemble.c (ARCH_i860): Define.
2678 (disassembler): Add check for bfd_arch_i860 to set disassemble
2679 function to print_insn_i860.
2681 * Makefile.in (CFILES): Added i860-dis.c.
2682 (ALL_MACHINES): Added i860-dis.lo.
2683 (i860-dis.lo): New dependences.
2685 * configure.in: New bits for bfd_i860_arch.
2687 * configure: Regenerated.
2691 * Makefile.am (CFILES): Add cris-dis.c and cris-opc.c.
2692 (ALL_MACHINES): Add cris-dis.lo and cris-opc.lo.
2693 (cris-dis.lo, cris-opc.lo): New rules.
2694 * Makefile.in: Rebuild.
2695 * configure.in (bfd_cris_arch): New target.
2696 * configure: Rebuild.
2697 * disassemble.c (ARCH_cris): Define.
2698 (disassembler): Support ARCH_cris.
2699 * cris-dis.c, cris-opc.c: New files.
2700 * po/POTFILES.in, po/opcodes.pot: Regenerate.
2704 * sparc-opc.c (sparc_opcodes): popc has 0 in rs1, not rs2.
2709 * ppc-opc.c (powerpc_opcodes): Correct suffix for vslw.
2714 * hppa-dis.c (fput_reg, fput_fp_reg, fput_fp_reg_r, fput_creg,
2715 fput_const, extract_3, extract_5_load, extract_5_store,
2716 extract_5r_store, extract_5R_store, extract_10U_store,
2717 extract_5Q_store, extract_11, extract_14, extract_16, extract_21,
2718 extract_12, extract_17, extract_22): Prototype.
2719 (print_insn_hppa): Rename inner block opcode -> opc to avoid
2720 shadowing outer block.
2729 * arm-dis.c (print_insn_arm): Output combinations of PSR flags.
2733 * avr-dis.c (avr_operand): Change _ () to _() around all strings
2734 marked for translation (exception from the usual coding style).
2735 (print_insn_avr): Initialize insn2 to avoid warnings.
2739 * h8300-dis.c (bfd_h8_disassemble): Improve readability.
2740 * h8500-dis.c: Fix formatting.
2744 * Makefile.am (DEP): Fix 2000-06-22. grep after running dep.sed
2745 (CLEANFILES): Add DEPA.
2746 * Makefile.in: Regenerate.
2750 * arm-dis.c (regnames): Add an additional register set to match
2751 the set used by GCC. Make it the default.
2755 * Makefile.am (DEP): grep for leading `/' in DEP1, and fail if we
2757 * Makefile.in: Regenerate.
2761 * Makefile.am: Rebuild dependency.
2762 * Makefile.in: Rebuild.
2766 * Makefile.in, configure: regenerate
2767 * disassemble.c (disassembler): Recognize ARCH_m68hc12,
2769 * m68hc11-dis.c (read_memory, print_insn, print_insn_m68hc12):
2771 * configure.in: Recognize m68hc12 and m68hc11.
2772 * m68hc11-dis.c, m68hc11-opc.c: New files for support of m68hc1x
2773 * Makefile.am (CFILES, ALL_MACHINES): New files for disassembly
2774 and opcode generation for m68hc11 and m68hc12.
2778 * disassemble.c (disassembler): Refer to the PowerPC 620 using
2779 bfd_mach_ppc_620 instead of 620.
2783 * h8300-dis.c: Fix formatting.
2784 (bfd_h8_disassemble): Distinguish adds/subs, inc/dec.[wl]
2789 * avr-dis.c (avr_operand): Bugfix for jmp/call address.
2793 * avr-dis.c: completely rewritten.
2797 * h8300-dis.c: Follow the GNU coding style.
2798 (bfd_h8_disassemble) Fix a typo.
2802 * h8300-dis.c (bfd_h8_disassemble_init): Fix a typo.
2803 (bfd_h8_disassemble): Distinguish the operand size of inc/dev.[wl]
2804 correctly. Fix a typo.
2808 * opintl.h (_(String)): Explain why dgettext is used instead of
2813 * opintl.h (gettext, dgettext, dcgettext, textdomain,
2814 bindtextdomain): Replace defines with those from intl/libgettext.h
2815 to quieten gcc warnings.
2819 * Makefile.am: Update dependencies with "make dep-am"
2820 * Makefile.in: Regenerate.
2824 * m10300-dis.c (disassemble): Don't assume 32-bit longs when
2825 sign-extending operands.
2829 * d10v-opc.c (d10v_opcodes): add ALONE tag to all short branches
2834 * Makefile.am (LIBIBERTY): Define.
2838 * mips-dis.c (REGISTER_NAMES): Rename to STD_REGISTER_NAMES.
2839 (STD_REGISTER_NAMES): New name for REGISTER_NAMES.
2840 (reg_names): Rename to std_reg_names. Change it to a char **
2842 (std_reg_names): New name for reg_names.
2843 (set_mips_isa_type): Set reg_names to point to std_reg_names by
2848 * fr30-desc.h: Partially regenerated to account for changed
2849 CGEN_MAX_* -> CGEN_ACTUAL_MAX_* macros.
2850 * m32r-desc.h: Ditto.
2854 * arm-opc.h: Use upper case for flasg in MSR and MRS
2855 instructions. Allow any bit to be set in the field_mask of
2856 the MSR instruction.
2858 * arm-dis.c (print_insn_arm): Decode _x and _s bits of the
2859 field_mask of an MSR instruction.
2863 * arm-opc.h: Disassembly of thumb ldsb/ldsh
2864 instructions changed to ldrsb/ldrsh.
2868 * mips-dis.c (print_insn_arg): Don't mask top 32 bits of 64-bit
2869 target addresses for 'jal' and 'j'.
2873 * ppc-opc.c (powerpc_opcodes): Make the predicted-branch opcodes
2874 also available in common mode when powerpc syntax is being used.
2878 * m68k-dis.c (dummy_printer): Add ATTRIBUTE_UNUSED to args.
2879 (dummy_print_address): Ditto.
2883 * tic54x-opc.c: New.
2884 * tic54x-dis.c: New.
2885 * disassemble.c (disassembler): Add ARCH_tic54x.
2886 * configure.in: Added tic54x target.
2888 * Makefile.am: Add tic54x dependencies.
2889 * Makefile.in: Ditto.
2893 * ppc-opc.c (VA, VB, VC, VD, VS, SIMM, UIMM, SHB): New macros, for
2894 vector unit operands.
2895 (VX, VX_MASK, VXA, VXA_MASK, VXR, VXR_MASK): New macros, for vector
2896 unit instruction formats.
2897 (PPCVEC): New macro, mask for vector instructions.
2898 (powerpc_operands): Add table entries for above operand types.
2899 (powerpc_opcodes): Add table entries for vector instructions.
2901 * ppc-dis.c (print_insn_big_powerpc): Add PPC_OPCODE_ALTIVEC to mask.
2902 (print_insn_little_powerpc): Likewise.
2903 (print_insn_powerpc): Prepend 'v' when printing vector registers.
2907 * configure.in: Add bfd_powerpc_64_arch.
2908 * disassemble.c (disassembler): Use print_insn_big_powerpc for
2913 * fr30-desc.c (fr30_cgen_cpu_open): Initialise signed_overflow
2918 * avr-dis.c (reg_fmul_d): New. Extract destination register from
2920 (reg_fmul_r): New. Extract source register from FMUL instruction.
2921 (reg_muls_d): New. Extract destination register from MULS instruction.
2922 (reg_muls_r): New. Extract source register from MULS instruction.
2923 (reg_movw_d): New. Extract destination register from MOVW instruction.
2924 (reg_movw_r): New. Extract source register from MOVW instruction.
2925 (print_insn_avr): Handle MOVW, MULS, MULSU, FMUL, FMULS, FMULSU,
2926 EICALL, EIJMP, LPM r,Z, ELPM r,Z, SPM, ESPM instructions.
2930 * ia64-gen.c (general): Add an ordered table of primary
2931 opcode names, as well as priority fields to disassembly data
2932 structures to enforce a preferred disassembly format based on the
2933 ordering of the opcode tables.
2934 (load_insn_classes): Show a useful message if IC tables are missing.
2935 (load_depfile): Ditto.
2936 * ia64-asmtab.h (struct ia64_dis_names ): Add priority flag to
2937 distinguish preferred disassembly.
2938 * ia64-opc-f.c: Reorder some insn for preferred disassembly
2939 format. Fix incorrect flag on fma.s/fma.s.s0.
2940 * ia64-opc.c: Scan *all* disassembly matches and use the one with
2941 the highest priority.
2942 * ia64-opc-b.c: Use more abbreviations.
2943 * ia64-asmtab.c: Regenerate.
2947 * hppa-dis.c (extract_16): New function.
2948 (print_insn_hppa): Fix incorrect handling of 'fe'. Added handling of
2949 new operand types l,y,&,fe,fE,fx.
2957 * Makefile.am (HFILES): Add ia64-asmtab.h, ia64-opc.h.
2958 (CFILES): Add ia64-dis.c, ia64-opc-a.c, ia64-opc-b.c, ia64-opc-f.c,
2959 ia64-opc-i.c, ia64-opc-m.c, ia64-opc-d.c, ia64-opc.c, ia64-gen.c,
2961 (ALL_MACHINES): Add ia64-dis.lo, ia64-opc.lo.
2962 (ia64-ic.tbl, ia64-raw.tbl, ia64-waw.tbl, ia64-war.tbl, ia64-gen,
2963 ia64-gen.o, ia64-asmtab.c, ia64-dis.lo, ia64-opc.lo): New rules.
2964 * Makefile.in: Rebuild.
2965 * configure Rebuild.
2966 * configure.in (bfd_ia64_arch): New target.
2967 * disassemble.c (ARCH_ia64): Define.
2968 (disassembler): Support ARCH_ia64.
2969 * ia64-asmtab.c, ia64-asmtab.h, ia64-dis.c, ia64-gen.c ia64-ic.tbl,
2970 ia64-opc-a.c, ia64-opc-b.c, ia64-opc-d.c ia64-opc-f.c, ia64-opc-i.c,
2971 ia64-opc-m.c, ia64-opc-x.c, ia64-opc.c, ia64-opc.h, ia64-raw.tbl,
2972 ia64-war.tbl, ia64-waw.tbl: New files.
2976 * m10300-dis.c (HAVE_AM30, HAVE_AM33): Define.
2977 (disassemble): Use them.
2981 * sysdep.h: Include "ansidecl.h" not <ansidecl.h>
2982 * Makefile.am: Update dependencies.
2983 * Makefile.in: Regenerate.
2987 * a29k-dis.c, alpha-dis.c, alpha-opc.c, arc-dis.c, arc-opc.c,
2988 avr-dis.c, d10v-dis.c, d10v-opc.c, d30v-dis.c, d30v-opc.c,
2989 disassemble.c, h8300-dis.c, h8500-dis.c, hppa-dis.c, i370-dis.c,
2990 i370-opc.c, i960-dis.c, m10200-dis.c, m10200-opc.c, m10300-dis.c,
2991 m10300-opc.c, m68k-dis.c, m68k-opc.c, m88k-dis.c, mcore-dis.c,
2992 mips-dis.c, mips-opc.c, mips16-opc.c, pj-dis.c, pj-opc.c,
2993 ppc-dis.c, ppc-opc.c, sh-dis.c, sparc-dis.c, sparc-opc.c,
2994 tic80-dis.c, tic80-opc.c, v850-dis.c, v850-opc.c, vax-dis.c,
2995 w65-dis.c, z8k-dis.c, z8kgen.c: Include sysdep.h. Remove
2996 ansidecl.h as sysdep.h includes it.
3000 * configure.in (WARN_CFLAGS): Set to -W -Wall by default. Add
3001 --enable-build-warnings option.
3002 * Makefile.am (AM_CFLAGS, WARN_CFLAGS): Add definitions.
3003 * Makefile.in, configure: Re-generate.
3007 * sh-opc.h (sh_table): Use A_DISP_PC / PCRELIMM_8BY2 for ldre & ldrs.
3008 stc GBR,@-<REG_N> is available for arch_sh1_up.
3009 Group parallel processing insn with identical mnemonics together.
3010 Make three-operand psha / pshl come first.
3014 * sh-opc.h (sh_nibble_type): Remove DISP_8 and DISP_4.
3015 Split IMM_[48]{,BY[24]} into IMM[01]_[48]{,BY[24]}. Add REPEAT.
3016 (sh_arg_type): Add A_PC.
3017 (sh_table): Update entries using immediates. Add repeat.
3018 * sh-dis.c (print_insn_shx): Remove DISP_8 and DISP_4.
3019 Split IMM_[48]{,BY[24]} into IMM[01]_[48]{,BY[24]}. Add REPEAT.
3023 * po/opcodes.pot: Regenerate.
3025 * Makefile.am (MKDEP): Use gcc -MM rather than mkdep.
3026 (DEP): Quote when passing vars to sub-make. Add warning message
3028 (DEP1): Rewrite for "gcc -MM".
3029 (CLEANFILES): Add DEP2.
3030 Update dependencies.
3031 * Makefile.in: Regenerate.
3035 * avr-dis.c: Syntax cleanup.
3036 (add0fff): Print the pc relative address as a signed number.
3037 (add03f8): Likewise.
3041 * disassemble.c (disassembler_usage): Don't use a prototype. Mark
3042 the parameter ATTRIBUTE_UNUSED.
3043 * ppc-opc.c: Add ATTRIBUTE_UNUSED as needed.
3047 * m10300-opc.c: SP-based offsets are always unsigned.
3051 * arm-opc.h (thumb_opcodes): Disassemble 0xde.. to "bal"
3052 [branch always] instead of "undefined".
3056 * d30v-opc.c (d30v_format_table): Move SHORT_AR to end of list of
3057 short instructions, from end of list of long instructions.
3061 * Makefile.am (CFILES): Add avr-dis.c.
3062 (ALL_MACHINES): Add avr-dis.lo.
3066 * avr-dis.c (add0fff, add03f8): Don't use structure bitfields to
3068 (print_insn_avr): Call function via pointer in K&R compatible way.
3069 (dispLDD, regPP, reg50, reg104, reg40, reg20w, lit404, lit204,
3070 add0fff, add03f8): Convert to old style function declaration and
3072 (avrdis_opcode): Add prototype.
3076 * avr-dis.c: New file. AVR disassembler.
3077 * configure.in (bfd_avr_arch): New architecture support.
3078 * disassemble.c: Likewise.
3079 * configure: Regenerate.
3083 * sh-opc.h (sh_table): ldre and ldrs have a *signed* displacement.
3087 * d30v-dis.c (print_insn): Remove d*i hacks. Use per-operand
3088 flag to determine if operand is pc-relative.
3090 (d30v_format_table):
3091 (REL6S3): Renamed from IMM6S3.
3092 Added flag OPERAND_PCREL.
3093 (REL12S3, REL18S3, REL32): Split from IMM12S3, IMM18S3, REL32, with
3094 added flag OPERAND_PCREL.
3095 (IMM12S3U): Replaced with REL12S3.
3096 (SHORT_D2, LONG_D): Delay target is pc-relative.
3097 (SHORT_B2r, SHORT_B3r, SHORT_B3br, SHORT_D2r, LONG_Ur, LONG_2r):
3098 Split from SHORT_B2, SHORT_D2, SHORT_B3b, SHORT_D2, LONG_U, LONG_2r,
3099 using the REL* operands.
3100 (LONG_2br, LONG_Dr): Likewise, from LONG_2b, LONG_D.
3101 (SHORT_D1r, SHORT_D2Br, LONG_Dbr): Renamed from SHORT_D1, SHORT_D2B,
3102 LONG_Db, using REL* operands.
3103 (SHORT_U, SHORT_A5S): Removed stray alternatives.
3104 (d30v_opcode_table): Use new *r formats.
3108 * m32r-desc.c (m32r_cgen_cpu_open): Replace 'flags' with
3109 'signed_overflow_ok_p'.
3113 * Makefile.am (stamp-lib): Use $(LIBTOOL) --config to get the
3114 name of the libtool directory.
3115 * Makefile.in: Rebuild.
3119 * cgen-opc.c (cgen_set_signed_overflow_ok): New function.
3120 (cgen_clear_signed_overflow_ok): New function.
3121 (cgen_signed_overflow_ok_p): New function.
3125 * m32r-asm.c, m32r-desc.c, m32r-desc.h, m32r-dis.c,
3126 m32r-ibld.c, m32r-opc.h: Rebuild.
3130 * i370-dis.c, i370-opc.c: New.
3132 * disassemble.c (ARCH_i370): Define.
3133 (disassembler): Handle it.
3135 * Makefile.am: Add support for Linux/IBM 370.
3136 * configure.in: Likewise.
3138 * Makefile.in: Regenerate.
3139 * configure: Likewise.
3143 * d30v-opc.c (d30v_opcode_tab) : Added FLAG_NOT_WITH_ADDSUBppp to
3144 ST2H, STB, STH, STHH, STW and ST2H opcodes to prohibit parallel
3149 * mips-dis.c (_print_insn_mips): New arg for OPCODE_IS_MEMBER:
3151 * mips-opc.c (G6): New define.
3152 (mips_builtin_op): Add "move" definition for -gp32.
3157 * ppc-opc.c: Correct dcread--it takes 3 arguments, not 2.
3161 * dis-buf.c (buffer_read_memory): Change `length' param and all int
3166 * sh-dis.c (print_movxy, print_insn_ddt, print_dsp_reg): New functions.
3167 (print_insn_ppi): Likewise.
3168 (print_insn_shx): Use info->mach to select appropriate insn set.
3169 Add support for sh-dsp. Remove FD_REG_N support.
3170 * sh-opc.h (sh_nibble_type): Add new values for sh-dsp support.
3171 (sh_arg_type): Likewise. Remove FD_REG_N.
3172 (sh_dsp_reg_nums): New enum.
3173 (arch_sh1, arch_sh2, arch_sh3, arch_sh3e, arch_sh4): New macros.
3174 (arch_sh_dsp, arch_sh3_dsp, arch_sh1_up, arch_sh2_up): Likewise.
3175 (arch_sh3_up, arch_sh3e_up, arch_sh4_up, arch_sh_dsp_up): Likewise.
3176 (arch_sh3_dsp_up): Likewise.
3177 (sh_opcode_info): New field: arch.
3178 (sh_table): Split up insn with FD_REG_N into ones with F_REG_N and
3179 D_REG_N. Fill in arch field. Add sh-dsp insns.
3183 * arm-dis.c: Change flavor name from atpcs-special to
3184 special-atpcs to prevent name conflict in gdb.
3185 (get_arm_regname_num_options, set_arm_regname_option,
3186 get_arm_regnames): New functions. API to access the several
3187 flavor of register names. Note: Used by gdb.
3188 (print_insn_thumb): Use the register name entry from the currently
3189 selected flavor for LR and PC.
3193 * mcore-opc.h (enum mcore_opclass): Add MULSH and OPSR
3195 (mcore_table): Add "idly4", "psrclr", "psrset", "mulsh" and
3196 "mulsh.h" instructions.
3197 * mcore-dis.c (imsk array): Add masks for MULSH and OPSR
3199 (print_insn_mcore): Add support for little endian targets.
3200 Add support for MULSH and OPSR classes.
3204 * arm-dis.c (parse_arm_diassembler_option): Rename again.
3205 Previous delat did not take.
3209 * dis-buf.c (buffer_read_memory): Use octets_per_byte field
3210 to adjust target address bounds checking and calculate the
3211 appropriate octet offset into data.
3215 * arm-dis.c: (parse_disassembler_option): Rename to
3216 parse_arm_disassembler_option and allow to be exported.
3218 * disassemble.c (disassembler_usage): New function: Print out any
3219 target specific disassembler options.
3220 Call arm_disassembler_options() if the ARM architecture is being
3223 * arm-dis.c (NUM_ELEM): Define this macro if not already
3225 (arm_regname): New struct type for ARM register names.
3226 (arm_toggle_regnames): Delete.
3227 (parse_disassembler_option): Use register name structure.
3228 (print_insn): New function: Combines duplicate code found in
3229 print_insn_big_arm and print_insn_little_arm.
3230 (print_insn_big_arm): Call print_insn.
3231 (print_insn_little_arm): Call print_insn.
3232 (print_arm_disassembler_options): Display list of supported,
3233 ARM specific disassembler options.
3237 * arm-dis.c (printf_insn_big_arm): Treat ELF symbols with the
3238 ARM_STT_16BIT flag as Thumb code symbols.
3240 * arm-dis.c (printf_insn_little_arm): Ditto.
3244 * arm-dis.c (printf_insn_thumb): Prevent double dumping
3245 of raw thumb instructions.
3249 * mcore-opc.h (mcore_table): Add "add" as an alias for "addu".
3253 * arm-dis.c (streq): New macro.
3254 (strneq): New macro.
3255 (force_thumb): ew local variable.
3256 (parse_disassembler_option): New function: Parse a single, ARM
3257 specific disassembler command line switch.
3258 (parse_disassembler_option): Call parse_disassembler_option to
3259 parse individual command line switches.
3260 (print_insn_big_arm): Check force_thumb.
3261 (print_insn_little_arm): Check force_thumb.
3263 For older changes see ChangeLog-9899
3269 version-control: never