]>
Commit | Line | Data |
---|---|---|
1 | // SPDX-License-Identifier: GPL-2.0+ | |
2 | /* | |
3 | * Copyright (C) 2017-2018 STMicroelectronics - All Rights Reserved | |
4 | * Author(s): Philippe Cornu <[email protected]> for STMicroelectronics. | |
5 | * Yannick Fertre <[email protected]> for STMicroelectronics. | |
6 | */ | |
7 | ||
8 | #include <common.h> | |
9 | #include <clk.h> | |
10 | #include <display.h> | |
11 | #include <dm.h> | |
12 | #include <panel.h> | |
13 | #include <reset.h> | |
14 | #include <video.h> | |
15 | #include <video_bridge.h> | |
16 | #include <asm/io.h> | |
17 | #include <asm/arch/gpio.h> | |
18 | #include <dm/device-internal.h> | |
19 | #include <dm/device_compat.h> | |
20 | ||
21 | struct stm32_ltdc_priv { | |
22 | void __iomem *regs; | |
23 | enum video_log2_bpp l2bpp; | |
24 | u32 bg_col_argb; | |
25 | u32 crop_x, crop_y, crop_w, crop_h; | |
26 | u32 alpha; | |
27 | }; | |
28 | ||
29 | /* LTDC main registers */ | |
30 | #define LTDC_IDR 0x00 /* IDentification */ | |
31 | #define LTDC_LCR 0x04 /* Layer Count */ | |
32 | #define LTDC_SSCR 0x08 /* Synchronization Size Configuration */ | |
33 | #define LTDC_BPCR 0x0C /* Back Porch Configuration */ | |
34 | #define LTDC_AWCR 0x10 /* Active Width Configuration */ | |
35 | #define LTDC_TWCR 0x14 /* Total Width Configuration */ | |
36 | #define LTDC_GCR 0x18 /* Global Control */ | |
37 | #define LTDC_GC1R 0x1C /* Global Configuration 1 */ | |
38 | #define LTDC_GC2R 0x20 /* Global Configuration 2 */ | |
39 | #define LTDC_SRCR 0x24 /* Shadow Reload Configuration */ | |
40 | #define LTDC_GACR 0x28 /* GAmma Correction */ | |
41 | #define LTDC_BCCR 0x2C /* Background Color Configuration */ | |
42 | #define LTDC_IER 0x34 /* Interrupt Enable */ | |
43 | #define LTDC_ISR 0x38 /* Interrupt Status */ | |
44 | #define LTDC_ICR 0x3C /* Interrupt Clear */ | |
45 | #define LTDC_LIPCR 0x40 /* Line Interrupt Position Conf. */ | |
46 | #define LTDC_CPSR 0x44 /* Current Position Status */ | |
47 | #define LTDC_CDSR 0x48 /* Current Display Status */ | |
48 | ||
49 | /* LTDC layer 1 registers */ | |
50 | #define LTDC_L1LC1R 0x80 /* L1 Layer Configuration 1 */ | |
51 | #define LTDC_L1LC2R 0x84 /* L1 Layer Configuration 2 */ | |
52 | #define LTDC_L1CR 0x84 /* L1 Control */ | |
53 | #define LTDC_L1WHPCR 0x88 /* L1 Window Hor Position Config */ | |
54 | #define LTDC_L1WVPCR 0x8C /* L1 Window Vert Position Config */ | |
55 | #define LTDC_L1CKCR 0x90 /* L1 Color Keying Configuration */ | |
56 | #define LTDC_L1PFCR 0x94 /* L1 Pixel Format Configuration */ | |
57 | #define LTDC_L1CACR 0x98 /* L1 Constant Alpha Config */ | |
58 | #define LTDC_L1DCCR 0x9C /* L1 Default Color Configuration */ | |
59 | #define LTDC_L1BFCR 0xA0 /* L1 Blend Factors Configuration */ | |
60 | #define LTDC_L1FBBCR 0xA4 /* L1 FrameBuffer Bus Control */ | |
61 | #define LTDC_L1AFBCR 0xA8 /* L1 AuxFB Control */ | |
62 | #define LTDC_L1CFBAR 0xAC /* L1 Color FrameBuffer Address */ | |
63 | #define LTDC_L1CFBLR 0xB0 /* L1 Color FrameBuffer Length */ | |
64 | #define LTDC_L1CFBLNR 0xB4 /* L1 Color FrameBuffer Line Nb */ | |
65 | #define LTDC_L1AFBAR 0xB8 /* L1 AuxFB Address */ | |
66 | #define LTDC_L1AFBLR 0xBC /* L1 AuxFB Length */ | |
67 | #define LTDC_L1AFBLNR 0xC0 /* L1 AuxFB Line Number */ | |
68 | #define LTDC_L1CLUTWR 0xC4 /* L1 CLUT Write */ | |
69 | ||
70 | /* Bit definitions */ | |
71 | #define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */ | |
72 | #define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */ | |
73 | ||
74 | #define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */ | |
75 | #define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */ | |
76 | ||
77 | #define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */ | |
78 | #define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */ | |
79 | ||
80 | #define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */ | |
81 | #define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */ | |
82 | ||
83 | #define GCR_LTDCEN BIT(0) /* LTDC ENable */ | |
84 | #define GCR_DEN BIT(16) /* Dither ENable */ | |
85 | #define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */ | |
86 | #define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */ | |
87 | #define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */ | |
88 | #define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */ | |
89 | ||
90 | #define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */ | |
91 | #define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */ | |
92 | #define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */ | |
93 | #define GC1R_PBEN BIT(12) /* Precise Blending ENable */ | |
94 | #define GC1R_DT GENMASK(15, 14) /* Dithering Technique */ | |
95 | #define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */ | |
96 | #define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */ | |
97 | #define GC1R_BCP BIT(22) /* Background Colour Programmable */ | |
98 | #define GC1R_BBEN BIT(23) /* Background Blending ENabled */ | |
99 | #define GC1R_LNIP BIT(24) /* Line Number IRQ Position */ | |
100 | #define GC1R_TP BIT(25) /* Timing Programmable */ | |
101 | #define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */ | |
102 | #define GC1R_SPP BIT(27) /* Sync Polarity Programmable */ | |
103 | #define GC1R_DWP BIT(28) /* Dither Width Programmable */ | |
104 | #define GC1R_STREN BIT(29) /* STatus Registers ENabled */ | |
105 | #define GC1R_BMEN BIT(31) /* Blind Mode ENabled */ | |
106 | ||
107 | #define GC2R_EDCA BIT(0) /* External Display Control Ability */ | |
108 | #define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */ | |
109 | #define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */ | |
110 | #define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */ | |
111 | #define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */ | |
112 | #define GC2R_EDCEN BIT(7) /* External Display Control ENabled */ | |
113 | ||
114 | #define SRCR_IMR BIT(0) /* IMmediate Reload */ | |
115 | #define SRCR_VBR BIT(1) /* Vertical Blanking Reload */ | |
116 | ||
117 | #define LXCR_LEN BIT(0) /* Layer ENable */ | |
118 | #define LXCR_COLKEN BIT(1) /* Color Keying Enable */ | |
119 | #define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */ | |
120 | ||
121 | #define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */ | |
122 | #define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */ | |
123 | ||
124 | #define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */ | |
125 | #define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */ | |
126 | ||
127 | #define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */ | |
128 | ||
129 | #define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */ | |
130 | ||
131 | #define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */ | |
132 | #define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */ | |
133 | ||
134 | #define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */ | |
135 | #define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */ | |
136 | ||
137 | #define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */ | |
138 | ||
139 | #define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */ | |
140 | #define BF1_CA 0x400 /* Constant Alpha */ | |
141 | #define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */ | |
142 | #define BF2_1CA 0x005 /* 1 - Constant Alpha */ | |
143 | ||
144 | enum stm32_ltdc_pix_fmt { | |
145 | PF_ARGB8888 = 0, | |
146 | PF_RGB888, | |
147 | PF_RGB565, | |
148 | PF_ARGB1555, | |
149 | PF_ARGB4444, | |
150 | PF_L8, | |
151 | PF_AL44, | |
152 | PF_AL88 | |
153 | }; | |
154 | ||
155 | /* TODO add more color format support */ | |
156 | static u32 stm32_ltdc_get_pixel_format(enum video_log2_bpp l2bpp) | |
157 | { | |
158 | enum stm32_ltdc_pix_fmt pf; | |
159 | ||
160 | switch (l2bpp) { | |
161 | case VIDEO_BPP16: | |
162 | pf = PF_RGB565; | |
163 | break; | |
164 | ||
165 | case VIDEO_BPP32: | |
166 | pf = PF_ARGB8888; | |
167 | break; | |
168 | ||
169 | case VIDEO_BPP8: | |
170 | pf = PF_L8; | |
171 | break; | |
172 | ||
173 | case VIDEO_BPP1: | |
174 | case VIDEO_BPP2: | |
175 | case VIDEO_BPP4: | |
176 | default: | |
177 | pr_warn("%s: warning %dbpp not supported yet, %dbpp instead\n", | |
178 | __func__, VNBITS(l2bpp), VNBITS(VIDEO_BPP16)); | |
179 | pf = PF_RGB565; | |
180 | break; | |
181 | } | |
182 | ||
183 | debug("%s: %d bpp -> ltdc pf %d\n", __func__, VNBITS(l2bpp), pf); | |
184 | ||
185 | return (u32)pf; | |
186 | } | |
187 | ||
188 | static bool has_alpha(u32 fmt) | |
189 | { | |
190 | switch (fmt) { | |
191 | case PF_ARGB8888: | |
192 | case PF_ARGB1555: | |
193 | case PF_ARGB4444: | |
194 | case PF_AL44: | |
195 | case PF_AL88: | |
196 | return true; | |
197 | case PF_RGB888: | |
198 | case PF_RGB565: | |
199 | case PF_L8: | |
200 | default: | |
201 | return false; | |
202 | } | |
203 | } | |
204 | ||
205 | static void stm32_ltdc_enable(struct stm32_ltdc_priv *priv) | |
206 | { | |
207 | /* Reload configuration immediately & enable LTDC */ | |
208 | setbits_le32(priv->regs + LTDC_SRCR, SRCR_IMR); | |
209 | setbits_le32(priv->regs + LTDC_GCR, GCR_LTDCEN); | |
210 | } | |
211 | ||
212 | static void stm32_ltdc_set_mode(struct stm32_ltdc_priv *priv, | |
213 | struct display_timing *timings) | |
214 | { | |
215 | void __iomem *regs = priv->regs; | |
216 | u32 hsync, vsync, acc_hbp, acc_vbp, acc_act_w, acc_act_h; | |
217 | u32 total_w, total_h; | |
218 | u32 val; | |
219 | ||
220 | /* Convert video timings to ltdc timings */ | |
221 | hsync = timings->hsync_len.typ - 1; | |
222 | vsync = timings->vsync_len.typ - 1; | |
223 | acc_hbp = hsync + timings->hback_porch.typ; | |
224 | acc_vbp = vsync + timings->vback_porch.typ; | |
225 | acc_act_w = acc_hbp + timings->hactive.typ; | |
226 | acc_act_h = acc_vbp + timings->vactive.typ; | |
227 | total_w = acc_act_w + timings->hfront_porch.typ; | |
228 | total_h = acc_act_h + timings->vfront_porch.typ; | |
229 | ||
230 | /* Synchronization sizes */ | |
231 | val = (hsync << 16) | vsync; | |
232 | clrsetbits_le32(regs + LTDC_SSCR, SSCR_VSH | SSCR_HSW, val); | |
233 | ||
234 | /* Accumulated back porch */ | |
235 | val = (acc_hbp << 16) | acc_vbp; | |
236 | clrsetbits_le32(regs + LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val); | |
237 | ||
238 | /* Accumulated active width */ | |
239 | val = (acc_act_w << 16) | acc_act_h; | |
240 | clrsetbits_le32(regs + LTDC_AWCR, AWCR_AAW | AWCR_AAH, val); | |
241 | ||
242 | /* Total width & height */ | |
243 | val = (total_w << 16) | total_h; | |
244 | clrsetbits_le32(regs + LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val); | |
245 | ||
246 | setbits_le32(regs + LTDC_LIPCR, acc_act_h + 1); | |
247 | ||
248 | /* Signal polarities */ | |
249 | val = 0; | |
250 | debug("%s: timing->flags 0x%08x\n", __func__, timings->flags); | |
251 | if (timings->flags & DISPLAY_FLAGS_HSYNC_HIGH) | |
252 | val |= GCR_HSPOL; | |
253 | if (timings->flags & DISPLAY_FLAGS_VSYNC_HIGH) | |
254 | val |= GCR_VSPOL; | |
255 | if (timings->flags & DISPLAY_FLAGS_DE_HIGH) | |
256 | val |= GCR_DEPOL; | |
257 | if (timings->flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE) | |
258 | val |= GCR_PCPOL; | |
259 | clrsetbits_le32(regs + LTDC_GCR, | |
260 | GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val); | |
261 | ||
262 | /* Overall background color */ | |
263 | writel(priv->bg_col_argb, priv->regs + LTDC_BCCR); | |
264 | } | |
265 | ||
266 | static void stm32_ltdc_set_layer1(struct stm32_ltdc_priv *priv, ulong fb_addr) | |
267 | { | |
268 | void __iomem *regs = priv->regs; | |
269 | u32 x0, x1, y0, y1; | |
270 | u32 pitch_in_bytes; | |
271 | u32 line_length; | |
272 | u32 bus_width; | |
273 | u32 val, tmp, bpp; | |
274 | u32 format; | |
275 | ||
276 | x0 = priv->crop_x; | |
277 | x1 = priv->crop_x + priv->crop_w - 1; | |
278 | y0 = priv->crop_y; | |
279 | y1 = priv->crop_y + priv->crop_h - 1; | |
280 | ||
281 | /* Horizontal start and stop position */ | |
282 | tmp = (readl(regs + LTDC_BPCR) & BPCR_AHBP) >> 16; | |
283 | val = ((x1 + 1 + tmp) << 16) + (x0 + 1 + tmp); | |
284 | clrsetbits_le32(regs + LTDC_L1WHPCR, LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, | |
285 | val); | |
286 | ||
287 | /* Vertical start & stop position */ | |
288 | tmp = readl(regs + LTDC_BPCR) & BPCR_AVBP; | |
289 | val = ((y1 + 1 + tmp) << 16) + (y0 + 1 + tmp); | |
290 | clrsetbits_le32(regs + LTDC_L1WVPCR, LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, | |
291 | val); | |
292 | ||
293 | /* Layer background color */ | |
294 | writel(priv->bg_col_argb, regs + LTDC_L1DCCR); | |
295 | ||
296 | /* Color frame buffer pitch in bytes & line length */ | |
297 | bpp = VNBITS(priv->l2bpp); | |
298 | pitch_in_bytes = priv->crop_w * (bpp >> 3); | |
299 | bus_width = 8 << ((readl(regs + LTDC_GC2R) & GC2R_BW) >> 4); | |
300 | line_length = ((bpp >> 3) * priv->crop_w) + (bus_width >> 3) - 1; | |
301 | val = (pitch_in_bytes << 16) | line_length; | |
302 | clrsetbits_le32(regs + LTDC_L1CFBLR, LXCFBLR_CFBLL | LXCFBLR_CFBP, val); | |
303 | ||
304 | /* Pixel format */ | |
305 | format = stm32_ltdc_get_pixel_format(priv->l2bpp); | |
306 | clrsetbits_le32(regs + LTDC_L1PFCR, LXPFCR_PF, format); | |
307 | ||
308 | /* Constant alpha value */ | |
309 | clrsetbits_le32(regs + LTDC_L1CACR, LXCACR_CONSTA, priv->alpha); | |
310 | ||
311 | /* Specifies the blending factors : with or without pixel alpha */ | |
312 | /* Manage hw-specific capabilities */ | |
313 | val = has_alpha(format) ? BF1_PAXCA | BF2_1PAXCA : BF1_CA | BF2_1CA; | |
314 | ||
315 | /* Blending factors */ | |
316 | clrsetbits_le32(regs + LTDC_L1BFCR, LXBFCR_BF2 | LXBFCR_BF1, val); | |
317 | ||
318 | /* Frame buffer line number */ | |
319 | clrsetbits_le32(regs + LTDC_L1CFBLNR, LXCFBLNR_CFBLN, priv->crop_h); | |
320 | ||
321 | /* Frame buffer address */ | |
322 | writel(fb_addr, regs + LTDC_L1CFBAR); | |
323 | ||
324 | /* Enable layer 1 */ | |
325 | setbits_le32(priv->regs + LTDC_L1CR, LXCR_LEN); | |
326 | } | |
327 | ||
328 | static int stm32_ltdc_probe(struct udevice *dev) | |
329 | { | |
330 | struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev); | |
331 | struct video_priv *uc_priv = dev_get_uclass_priv(dev); | |
332 | struct stm32_ltdc_priv *priv = dev_get_priv(dev); | |
333 | struct udevice *bridge = NULL; | |
334 | struct udevice *panel = NULL; | |
335 | struct display_timing timings; | |
336 | struct clk pclk; | |
337 | struct reset_ctl rst; | |
338 | int ret; | |
339 | ||
340 | priv->regs = (void *)dev_read_addr(dev); | |
341 | if ((fdt_addr_t)priv->regs == FDT_ADDR_T_NONE) { | |
342 | dev_err(dev, "ltdc dt register address error\n"); | |
343 | return -EINVAL; | |
344 | } | |
345 | ||
346 | ret = clk_get_by_index(dev, 0, &pclk); | |
347 | if (ret) { | |
348 | dev_err(dev, "peripheral clock get error %d\n", ret); | |
349 | return ret; | |
350 | } | |
351 | ||
352 | ret = clk_enable(&pclk); | |
353 | if (ret) { | |
354 | dev_err(dev, "peripheral clock enable error %d\n", ret); | |
355 | return ret; | |
356 | } | |
357 | ||
358 | ret = uclass_first_device_err(UCLASS_PANEL, &panel); | |
359 | if (ret) { | |
360 | if (ret != -ENODEV) | |
361 | dev_err(dev, "panel device error %d\n", ret); | |
362 | return ret; | |
363 | } | |
364 | ||
365 | ret = panel_get_display_timing(panel, &timings); | |
366 | if (ret) { | |
367 | ret = fdtdec_decode_display_timing(gd->fdt_blob, | |
368 | dev_of_offset(panel), | |
369 | 0, &timings); | |
370 | if (ret) { | |
371 | dev_err(dev, "decode display timing error %d\n", ret); | |
372 | return ret; | |
373 | } | |
374 | } | |
375 | ||
376 | ret = clk_set_rate(&pclk, timings.pixelclock.typ); | |
377 | if (ret) | |
378 | dev_warn(dev, "fail to set pixel clock %d hz\n", | |
379 | timings.pixelclock.typ); | |
380 | ||
381 | debug("%s: Set pixel clock req %d hz get %ld hz\n", __func__, | |
382 | timings.pixelclock.typ, clk_get_rate(&pclk)); | |
383 | ||
384 | ret = reset_get_by_index(dev, 0, &rst); | |
385 | if (ret) { | |
386 | dev_err(dev, "missing ltdc hardware reset\n"); | |
387 | return ret; | |
388 | } | |
389 | ||
390 | /* Reset */ | |
391 | reset_deassert(&rst); | |
392 | ||
393 | if (IS_ENABLED(CONFIG_VIDEO_BRIDGE)) { | |
394 | ret = uclass_get_device(UCLASS_VIDEO_BRIDGE, 0, &bridge); | |
395 | if (ret) | |
396 | debug("No video bridge, or no backlight on bridge\n"); | |
397 | ||
398 | if (bridge) { | |
399 | ret = video_bridge_attach(bridge); | |
400 | if (ret) { | |
401 | dev_err(dev, "fail to attach bridge\n"); | |
402 | return ret; | |
403 | } | |
404 | } | |
405 | } | |
406 | ||
407 | /* TODO Below parameters are hard-coded for the moment... */ | |
408 | priv->l2bpp = VIDEO_BPP16; | |
409 | priv->bg_col_argb = 0xFFFFFFFF; /* white no transparency */ | |
410 | priv->crop_x = 0; | |
411 | priv->crop_y = 0; | |
412 | priv->crop_w = timings.hactive.typ; | |
413 | priv->crop_h = timings.vactive.typ; | |
414 | priv->alpha = 0xFF; | |
415 | ||
416 | debug("%s: %dx%d %dbpp frame buffer at 0x%lx\n", __func__, | |
417 | timings.hactive.typ, timings.vactive.typ, | |
418 | VNBITS(priv->l2bpp), uc_plat->base); | |
419 | debug("%s: crop %d,%d %dx%d bg 0x%08x alpha %d\n", __func__, | |
420 | priv->crop_x, priv->crop_y, priv->crop_w, priv->crop_h, | |
421 | priv->bg_col_argb, priv->alpha); | |
422 | ||
423 | /* Configure & start LTDC */ | |
424 | stm32_ltdc_set_mode(priv, &timings); | |
425 | stm32_ltdc_set_layer1(priv, uc_plat->base); | |
426 | stm32_ltdc_enable(priv); | |
427 | ||
428 | uc_priv->xsize = timings.hactive.typ; | |
429 | uc_priv->ysize = timings.vactive.typ; | |
430 | uc_priv->bpix = priv->l2bpp; | |
431 | ||
432 | if (!bridge) { | |
433 | ret = panel_enable_backlight(panel); | |
434 | if (ret) { | |
435 | dev_err(dev, "panel %s enable backlight error %d\n", | |
436 | panel->name, ret); | |
437 | return ret; | |
438 | } | |
439 | } else if (IS_ENABLED(CONFIG_VIDEO_BRIDGE)) { | |
440 | ret = video_bridge_set_backlight(bridge, 80); | |
441 | if (ret) { | |
442 | dev_err(dev, "fail to set backlight\n"); | |
443 | return ret; | |
444 | } | |
445 | } | |
446 | ||
447 | video_set_flush_dcache(dev, true); | |
448 | ||
449 | return 0; | |
450 | } | |
451 | ||
452 | static int stm32_ltdc_bind(struct udevice *dev) | |
453 | { | |
454 | struct video_uc_platdata *uc_plat = dev_get_uclass_platdata(dev); | |
455 | ||
456 | uc_plat->size = CONFIG_VIDEO_STM32_MAX_XRES * | |
457 | CONFIG_VIDEO_STM32_MAX_YRES * | |
458 | (CONFIG_VIDEO_STM32_MAX_BPP >> 3); | |
459 | debug("%s: frame buffer max size %d bytes\n", __func__, uc_plat->size); | |
460 | ||
461 | return 0; | |
462 | } | |
463 | ||
464 | static const struct udevice_id stm32_ltdc_ids[] = { | |
465 | { .compatible = "st,stm32-ltdc" }, | |
466 | { } | |
467 | }; | |
468 | ||
469 | U_BOOT_DRIVER(stm32_ltdc) = { | |
470 | .name = "stm32_display", | |
471 | .id = UCLASS_VIDEO, | |
472 | .of_match = stm32_ltdc_ids, | |
473 | .probe = stm32_ltdc_probe, | |
474 | .bind = stm32_ltdc_bind, | |
475 | .priv_auto_alloc_size = sizeof(struct stm32_ltdc_priv), | |
476 | }; |