]>
Commit | Line | Data |
---|---|---|
bf9a5215 TL |
1 | /* |
2 | * Configuation settings for the Freescale MCF5208EVBe. | |
3 | * | |
4 | * Copyright (C) 2004-2008 Freescale Semiconductor, Inc. | |
5 | * TsiChung Liew ([email protected]) | |
6 | * | |
3765b3e7 | 7 | * SPDX-License-Identifier: GPL-2.0+ |
bf9a5215 TL |
8 | */ |
9 | ||
10 | #ifndef _M5208EVBE_H | |
11 | #define _M5208EVBE_H | |
12 | ||
13 | /* | |
14 | * High Level Configuration Options | |
15 | * (easy to change) | |
16 | */ | |
bf9a5215 TL |
17 | #define CONFIG_MCFUART |
18 | #define CONFIG_SYS_UART_PORT (0) | |
19 | #define CONFIG_BAUDRATE 115200 | |
bf9a5215 TL |
20 | |
21 | #undef CONFIG_WATCHDOG | |
22 | #define CONFIG_WATCHDOG_TIMEOUT 5000 | |
23 | ||
24 | /* Command line configuration */ | |
bf9a5215 TL |
25 | #define CONFIG_CMD_REGINFO |
26 | ||
27 | #define CONFIG_MCFFEC | |
28 | #ifdef CONFIG_MCFFEC | |
bf9a5215 TL |
29 | # define CONFIG_MII 1 |
30 | # define CONFIG_MII_INIT 1 | |
31 | # define CONFIG_SYS_DISCOVER_PHY | |
32 | # define CONFIG_SYS_RX_ETH_BUFFER 8 | |
33 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN | |
34 | # define CONFIG_HAS_ETH1 | |
35 | ||
36 | # define CONFIG_SYS_FEC0_PINMUX 0 | |
37 | # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE | |
38 | # define MCFFEC_TOUT_LOOP 50000 | |
39 | /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */ | |
40 | # ifndef CONFIG_SYS_DISCOVER_PHY | |
41 | # define FECDUPLEX FULL | |
42 | # define FECSPEED _100BASET | |
43 | # else | |
44 | # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN | |
45 | # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN | |
46 | # endif | |
47 | # endif /* CONFIG_SYS_DISCOVER_PHY */ | |
48 | #endif | |
49 | ||
50 | /* Timer */ | |
51 | #define CONFIG_MCFTMR | |
52 | #undef CONFIG_MCFPIT | |
53 | ||
54 | /* I2C */ | |
00f792e0 HS |
55 | #define CONFIG_SYS_I2C |
56 | #define CONFIG_SYS_I2C_FSL | |
57 | #define CONFIG_SYS_FSL_I2C_SPEED 80000 | |
58 | #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F | |
59 | #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000 | |
bf9a5215 TL |
60 | #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR |
61 | ||
bf9a5215 TL |
62 | #define CONFIG_UDP_CHECKSUM |
63 | ||
64 | #ifdef CONFIG_MCFFEC | |
bf9a5215 TL |
65 | # define CONFIG_IPADDR 192.162.1.2 |
66 | # define CONFIG_NETMASK 255.255.255.0 | |
67 | # define CONFIG_SERVERIP 192.162.1.1 | |
68 | # define CONFIG_GATEWAYIP 192.162.1.1 | |
bf9a5215 TL |
69 | #endif /* CONFIG_MCFFEC */ |
70 | ||
71 | #define CONFIG_HOSTNAME M5208EVBe | |
72 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
73 | "netdev=eth0\0" \ | |
74 | "loadaddr=40010000\0" \ | |
75 | "u-boot=u-boot.bin\0" \ | |
76 | "load=tftp ${loadaddr) ${u-boot}\0" \ | |
77 | "upd=run load; run prog\0" \ | |
78 | "prog=prot off 0 3ffff;" \ | |
79 | "era 0 3ffff;" \ | |
80 | "cp.b ${loadaddr} 0 ${filesize};" \ | |
81 | "save\0" \ | |
82 | "" | |
83 | ||
84 | #define CONFIG_PRAM 512 /* 512 KB */ | |
bf9a5215 TL |
85 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
86 | ||
87 | #ifdef CONFIG_CMD_KGDB | |
88 | # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ | |
89 | #else | |
90 | # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ | |
91 | #endif | |
92 | ||
93 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ | |
94 | #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */ | |
95 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buf Sz */ | |
96 | #define CONFIG_SYS_LOAD_ADDR 0x40010000 | |
97 | ||
bf9a5215 TL |
98 | #define CONFIG_SYS_CLK 166666666 /* CPU Core Clock */ |
99 | #define CONFIG_SYS_PLL_ODR 0x36 | |
100 | #define CONFIG_SYS_PLL_FDR 0x7D | |
101 | ||
102 | #define CONFIG_SYS_MBAR 0xFC000000 | |
103 | ||
104 | /* | |
105 | * Low Level Configuration Settings | |
106 | * (address mappings, register initial values, etc.) | |
107 | * You should know what you are doing if you make changes here. | |
108 | */ | |
109 | /* Definitions for initial stack pointer and data area (in DPRAM) */ | |
110 | #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000 | |
553f0982 | 111 | #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in internal SRAM */ |
bf9a5215 | 112 | #define CONFIG_SYS_INIT_RAM_CTRL 0x221 |
25ddd1fb | 113 | #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10) |
bf9a5215 TL |
114 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
115 | ||
116 | /* | |
117 | * Start addresses for the final memory configuration | |
118 | * (Set up by the startup code) | |
119 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 | |
120 | */ | |
121 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 | |
f628e2f7 | 122 | #define CONFIG_SYS_SDRAM_SIZE 32 /* SDRAM size in MB */ |
bf9a5215 TL |
123 | #define CONFIG_SYS_SDRAM_CFG1 0x43711630 |
124 | #define CONFIG_SYS_SDRAM_CFG2 0x56670000 | |
125 | #define CONFIG_SYS_SDRAM_CTRL 0xE1002000 | |
126 | #define CONFIG_SYS_SDRAM_EMOD 0x80010000 | |
127 | #define CONFIG_SYS_SDRAM_MODE 0x00CD0000 | |
128 | ||
129 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400 | |
130 | #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20) | |
131 | ||
132 | #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400) | |
133 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ | |
134 | ||
135 | #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024 | |
136 | #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ | |
137 | ||
138 | /* | |
139 | * For booting Linux, the board info and command line data | |
140 | * have to be in the first 8 MB of memory, since this is | |
141 | * the maximum mapped by the Linux kernel during initialization ?? | |
142 | */ | |
143 | #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20)) | |
144 | #define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20) | |
145 | ||
146 | /* FLASH organization */ | |
147 | #define CONFIG_SYS_FLASH_CFI | |
148 | #ifdef CONFIG_SYS_FLASH_CFI | |
149 | # define CONFIG_FLASH_CFI_DRIVER 1 | |
150 | # define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */ | |
151 | # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT | |
152 | # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */ | |
153 | # define CONFIG_SYS_MAX_FLASH_SECT 254 /* max number of sectors on one chip */ | |
154 | # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */ | |
155 | #endif | |
156 | ||
157 | #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE | |
158 | ||
159 | /* | |
160 | * Configuration for environment | |
161 | * Environment is embedded in u-boot in the second sector of the flash | |
162 | */ | |
163 | #define CONFIG_ENV_OFFSET 0x2000 | |
164 | #define CONFIG_ENV_SIZE 0x1000 | |
165 | #define CONFIG_ENV_SECT_SIZE 0x2000 | |
166 | #define CONFIG_ENV_IS_IN_FLASH 1 | |
167 | ||
5296cb1d | 168 | #define LDS_BOARD_TEXT \ |
169 | . = DEFINED(env_offset) ? env_offset : .; \ | |
170 | common/env_embedded.o (.text*); | |
171 | ||
bf9a5215 TL |
172 | /* Cache Configuration */ |
173 | #define CONFIG_SYS_CACHELINE_SIZE 16 | |
174 | ||
dd9f054e | 175 | #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
553f0982 | 176 | CONFIG_SYS_INIT_RAM_SIZE - 8) |
dd9f054e | 177 | #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \ |
553f0982 | 178 | CONFIG_SYS_INIT_RAM_SIZE - 4) |
dd9f054e TL |
179 | #define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV | CF_CACR_INVI) |
180 | #define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \ | |
181 | CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \ | |
182 | CF_ACR_EN | CF_ACR_SM_ALL) | |
183 | #define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_CINV | \ | |
184 | CF_CACR_DISD | CF_CACR_INVI | \ | |
185 | CF_CACR_CEIB | CF_CACR_DCM | \ | |
186 | CF_CACR_EUSP) | |
187 | ||
bf9a5215 TL |
188 | /* Chipselect bank definitions */ |
189 | /* | |
190 | * CS0 - NOR Flash | |
191 | * CS1 - Available | |
192 | * CS2 - Available | |
193 | * CS3 - Available | |
194 | * CS4 - Available | |
195 | * CS5 - Available | |
196 | */ | |
197 | #define CONFIG_SYS_CS0_BASE 0 | |
198 | #define CONFIG_SYS_CS0_MASK 0x007F0001 | |
199 | #define CONFIG_SYS_CS0_CTRL 0x00001FA0 | |
200 | ||
201 | #endif /* _M5208EVBE_H */ |