]>
Commit | Line | Data |
---|---|---|
b79316f2 SR |
1 | /* |
2 | * (C) Copyright 2004 Sandburst Corporation | |
3 | * | |
4 | * See file CREDITS for list of people who contributed to this | |
5 | * project. | |
6 | * | |
7 | * This program is free software; you can redistribute it and/or | |
8 | * modify it under the terms of the GNU General Public License as | |
9 | * published by the Free Software Foundation; either version 2 of | |
10 | * the License, or (at your option) any later version. | |
11 | * | |
12 | * This program is distributed in the hope that it will be useful, | |
13 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
14 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
15 | * GNU General Public License for more details. | |
16 | * | |
17 | * You should have received a copy of the GNU General Public License | |
18 | * along with this program; if not, write to the Free Software | |
19 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
20 | * MA 02111-1307 USA | |
21 | */ | |
22 | ||
23 | /************************************************************************ | |
24 | * KAMINOREFDES.h - configuration for the Sandburst Kamino Reference | |
3d078ce6 | 25 | * design. |
b79316f2 SR |
26 | ***********************************************************************/ |
27 | ||
28 | /* | |
29 | * $Id: KAREF.h,v 1.6 2005/06/03 15:05:25 tsawyer Exp $ | |
30 | * | |
31 | */ | |
32 | ||
33 | #ifndef __CONFIG_H | |
34 | #define __CONFIG_H | |
35 | ||
36 | /*----------------------------------------------------------------------- | |
37 | * High Level Configuration Options | |
38 | *----------------------------------------------------------------------*/ | |
3d078ce6 WD |
39 | #define CONFIG_KAREF 1 /* Board is Kamino Ref Variant */ |
40 | #define CONFIG_440GX 1 /* Specifc GX support */ | |
efa35cf1 | 41 | #define CONFIG_440 1 /* ... PPC440 family */ |
3d078ce6 | 42 | #define CONFIG_4xx 1 /* ... PPC4xx family */ |
b79316f2 | 43 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */ |
3d078ce6 WD |
44 | #define CONFIG_MISC_INIT_F 1 /* Call board misc_init_f */ |
45 | #define CONFIG_MISC_INIT_R 1 /* Call board misc_init_r */ | |
2ae18241 WD |
46 | |
47 | #define CONFIG_SYS_TEXT_BASE 0xFFF80000 | |
48 | ||
6d0f6bcf | 49 | #undef CONFIG_SYS_DRAM_TEST /* Disable-takes long time!*/ |
3d078ce6 | 50 | #define CONFIG_SYS_CLK_FREQ 66666666 /* external freq to pll */ |
b79316f2 SR |
51 | |
52 | #define CONFIG_VERY_BIG_RAM 1 | |
53 | #define CONFIG_VERSION_VARIABLE | |
54 | ||
55 | #define CONFIG_IDENT_STRING " Sandburst Kamino Reference Design" | |
56 | ||
57 | /*----------------------------------------------------------------------- | |
58 | * Base addresses -- Note these are effective addresses where the | |
59 | * actual resources get mapped (not physical addresses) | |
60 | *----------------------------------------------------------------------*/ | |
6d0f6bcf JCPV |
61 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 /* _must_ be 0 */ |
62 | #define CONFIG_SYS_FLASH_BASE 0xfff80000 /* start of FLASH */ | |
63 | #define CONFIG_SYS_MONITOR_BASE 0xfff80000 /* start of monitor */ | |
64 | #define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped pci memory */ | |
6d0f6bcf JCPV |
65 | #define CONFIG_SYS_ISRAM_BASE 0xc0000000 /* internal SRAM */ |
66 | #define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */ | |
67 | ||
68 | #define CONFIG_SYS_NVRAM_BASE_ADDR (CONFIG_SYS_PERIPHERAL_BASE + 0x08000000) | |
69 | #define CONFIG_SYS_KAREF_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08200000) | |
70 | #define CONFIG_SYS_OFEM_FPGA_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08400000) | |
71 | #define CONFIG_SYS_BME32_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08500000) | |
72 | #define CONFIG_SYS_GPIO_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x00000700) | |
b79316f2 SR |
73 | |
74 | /* Here for completeness */ | |
6d0f6bcf | 75 | #define CONFIG_SYS_OFEMAC_BASE (CONFIG_SYS_PERIPHERAL_BASE + 0x08600000) |
b79316f2 SR |
76 | |
77 | /*----------------------------------------------------------------------- | |
78 | * Initial RAM & stack pointer (placed in internal SRAM) | |
79 | *----------------------------------------------------------------------*/ | |
6d0f6bcf JCPV |
80 | #define CONFIG_SYS_TEMP_STACK_OCM 1 |
81 | #define CONFIG_SYS_OCM_DATA_ADDR CONFIG_SYS_ISRAM_BASE | |
82 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_ISRAM_BASE /* Initial RAM address */ | |
553f0982 | 83 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in RAM */ |
b79316f2 | 84 | |
25ddd1fb | 85 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
800eb096 | 86 | #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_GBL_DATA_OFFSET - 0x4) |
b79316f2 | 87 | |
6d0f6bcf JCPV |
88 | #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Rsrv 256kB for Mon */ |
89 | #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Rsrv 128kB for malloc */ | |
b79316f2 SR |
90 | |
91 | /*----------------------------------------------------------------------- | |
92 | * Serial Port | |
93 | *----------------------------------------------------------------------*/ | |
550650dd SR |
94 | #define CONFIG_CONS_INDEX 1 /* Use UART0 */ |
95 | #define CONFIG_SYS_NS16550 | |
96 | #define CONFIG_SYS_NS16550_SERIAL | |
97 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
98 | #define CONFIG_SYS_NS16550_CLK get_serial_clock() | |
b79316f2 SR |
99 | #define CONFIG_BAUDRATE 9600 |
100 | ||
6d0f6bcf | 101 | #define CONFIG_SYS_BAUDRATE_TABLE \ |
b79316f2 SR |
102 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} |
103 | ||
104 | /*----------------------------------------------------------------------- | |
105 | * NVRAM/RTC | |
106 | * | |
107 | * NOTE: Upper 8 bytes of NVRAM is where the RTC registers are located. | |
108 | * The DS1743 code assumes this condition (i.e. -- it assumes the base | |
109 | * address for the RTC registers is: | |
110 | * | |
6d0f6bcf | 111 | * CONFIG_SYS_NVRAM_BASE_ADDR + CONFIG_SYS_NVRAM_SIZE |
b79316f2 SR |
112 | * |
113 | *----------------------------------------------------------------------*/ | |
6d0f6bcf | 114 | #define CONFIG_SYS_NVRAM_SIZE (0x2000 - 8) /* NVRAM size(8k)- RTC regs*/ |
3d078ce6 | 115 | #define CONFIG_RTC_DS174x 1 /* DS1743 RTC */ |
b79316f2 SR |
116 | |
117 | /*----------------------------------------------------------------------- | |
118 | * FLASH related | |
119 | *----------------------------------------------------------------------*/ | |
6d0f6bcf JCPV |
120 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ |
121 | #define CONFIG_SYS_MAX_FLASH_SECT 8 /* sectors per device */ | |
b79316f2 | 122 | |
6d0f6bcf JCPV |
123 | #undef CONFIG_SYS_FLASH_CHECKSUM |
124 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Flash Erase TO (in ms) */ | |
125 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write TO(in ms) */ | |
b79316f2 SR |
126 | |
127 | /*----------------------------------------------------------------------- | |
128 | * DDR SDRAM | |
129 | *----------------------------------------------------------------------*/ | |
3d078ce6 WD |
130 | #define CONFIG_SPD_EEPROM 1 /* Use SPD EEPROM for setup*/ |
131 | #define SPD_EEPROM_ADDRESS {0x53} /* SPD i2c spd addresses */ | |
b79316f2 SR |
132 | |
133 | /*----------------------------------------------------------------------- | |
134 | * I2C | |
135 | *----------------------------------------------------------------------*/ | |
3d078ce6 | 136 | #define CONFIG_HARD_I2C 1 /* I2C hardware support */ |
d0b0dcaa | 137 | #define CONFIG_PPC4XX_I2C /* use PPC4xx driver */ |
6d0f6bcf JCPV |
138 | #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed 400kHz */ |
139 | #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */ | |
140 | #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */ | |
3d078ce6 | 141 | #define CONFIG_I2C_BUS1 1 /* Include i2c bus 1 supp */ |
b79316f2 SR |
142 | |
143 | ||
144 | /*----------------------------------------------------------------------- | |
145 | * Environment | |
146 | *----------------------------------------------------------------------*/ | |
9314cee6 | 147 | #define CONFIG_ENV_IS_IN_NVRAM 1 /* Environment uses NVRAM */ |
5a1aceb0 | 148 | #undef CONFIG_ENV_IS_IN_FLASH /* ... not in flash */ |
bb1f8b4f | 149 | #undef CONFIG_ENV_IS_IN_EEPROM /* ... not in EEPROM */ |
3d078ce6 | 150 | #define CONFIG_ENV_OVERWRITE 1 /* allow env overwrite */ |
b79316f2 | 151 | |
0e8d1586 | 152 | #define CONFIG_ENV_SIZE 0x1000 /* Size of Env vars */ |
6d0f6bcf | 153 | #define CONFIG_ENV_ADDR (CONFIG_SYS_NVRAM_BASE_ADDR) |
b79316f2 | 154 | |
3d078ce6 | 155 | #define CONFIG_BOOTDELAY 5 /* 5 second autoboot */ |
b79316f2 | 156 | |
3d078ce6 | 157 | #define CONFIG_LOADS_ECHO 1 /* echo on for serial dnld */ |
6d0f6bcf | 158 | #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */ |
b79316f2 SR |
159 | |
160 | /*----------------------------------------------------------------------- | |
161 | * Networking | |
162 | *----------------------------------------------------------------------*/ | |
96e21f86 | 163 | #define CONFIG_PPC4xx_EMAC |
3d078ce6 | 164 | #define CONFIG_MII 1 /* MII PHY management */ |
3d078ce6 WD |
165 | #define CONFIG_PHY_ADDR 0xff /* no phy on EMAC0 */ |
166 | #define CONFIG_PHY1_ADDR 0xff /* no phy on EMAC1 */ | |
167 | #define CONFIG_PHY2_ADDR 0x08 /* PHY addr, MGMT, EMAC2 */ | |
168 | #define CONFIG_PHY3_ADDR 0x18 /* PHY addr, LCL, EMAC3 */ | |
b79316f2 SR |
169 | #define CONFIG_HAS_ETH0 |
170 | #define CONFIG_HAS_ETH1 | |
171 | #define CONFIG_HAS_ETH2 | |
172 | #define CONFIG_HAS_ETH3 | |
d6c61aab | 173 | #define CONFIG_PHY_RESET 1 /* reset phy upon startup */ |
3d078ce6 WD |
174 | #define CONFIG_CIS8201_PHY 1 /* RGMII mode for Cicada */ |
175 | #define CONFIG_CIS8201_SHORT_ETCH 1 /* Use short etch mode */ | |
176 | #define CONFIG_PHY_GIGE 1 /* GbE speed/duplex detect */ | |
b79316f2 | 177 | #define CONFIG_PHY_RESET_DELAY 1000 |
3d078ce6 WD |
178 | #define CONFIG_NETMASK 255.255.0.0 |
179 | #define CONFIG_ETHADDR 00:00:00:00:00:00 /* No EMAC 0 support */ | |
180 | #define CONFIG_ETH1ADDR 00:00:00:00:00:00 /* No EMAC 1 support */ | |
6d0f6bcf | 181 | #define CONFIG_SYS_RX_ETH_BUFFER 32 /* #eth rx buff & descrs */ |
b79316f2 SR |
182 | |
183 | ||
659e2f67 JL |
184 | /* |
185 | * BOOTP options | |
186 | */ | |
187 | #define CONFIG_BOOTP_BOOTFILESIZE | |
188 | #define CONFIG_BOOTP_BOOTPATH | |
189 | #define CONFIG_BOOTP_GATEWAY | |
190 | #define CONFIG_BOOTP_HOSTNAME | |
191 | ||
192 | ||
348f258f JL |
193 | /* |
194 | * Command line configuration. | |
195 | */ | |
196 | #include <config_cmd_default.h> | |
197 | ||
198 | #define CONFIG_CMD_PCI | |
199 | #define CONFIG_CMD_IRQ | |
200 | #define CONFIG_CMD_I2C | |
201 | #define CONFIG_CMD_DHCP | |
202 | #define CONFIG_CMD_DATE | |
203 | #define CONFIG_CMD_BEDBUG | |
204 | #define CONFIG_CMD_PING | |
205 | #define CONFIG_CMD_DIAG | |
206 | #define CONFIG_CMD_MII | |
207 | #define CONFIG_CMD_NET | |
208 | #define CONFIG_CMD_ELF | |
209 | #define CONFIG_CMD_IDE | |
210 | #define CONFIG_CMD_FAT | |
211 | ||
b79316f2 SR |
212 | |
213 | /* Include NetConsole support */ | |
214 | #define CONFIG_NETCONSOLE | |
215 | ||
216 | /* Include auto complete with tabs */ | |
217 | #define CONFIG_AUTO_COMPLETE 1 | |
6d0f6bcf | 218 | #define CONFIG_SYS_ALT_MEMTEST 1 /* use real memory test */ |
b79316f2 | 219 | |
6d0f6bcf JCPV |
220 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ |
221 | #define CONFIG_SYS_PROMPT "KaRefDes=> " /* Monitor Command Prompt */ | |
b79316f2 | 222 | |
6d0f6bcf | 223 | #define CONFIG_SYS_HUSH_PARSER 1 /* HUSH for ext'd cli */ |
b79316f2 SR |
224 | |
225 | ||
226 | /*----------------------------------------------------------------------- | |
227 | * Console Buffer | |
228 | *----------------------------------------------------------------------*/ | |
348f258f | 229 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 230 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
b79316f2 | 231 | #else |
6d0f6bcf | 232 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
b79316f2 | 233 | #endif |
6d0f6bcf | 234 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) |
3d078ce6 | 235 | /* Print Buffer Size */ |
6d0f6bcf JCPV |
236 | #define CONFIG_SYS_MAXARGS 16 /* max number of cmd args */ |
237 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Arg Buffer Size */ | |
b79316f2 SR |
238 | |
239 | /*----------------------------------------------------------------------- | |
240 | * Memory Test | |
241 | *----------------------------------------------------------------------*/ | |
6d0f6bcf JCPV |
242 | #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */ |
243 | #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */ | |
b79316f2 SR |
244 | |
245 | /*----------------------------------------------------------------------- | |
246 | * Compact Flash (in true IDE mode) | |
247 | *----------------------------------------------------------------------*/ | |
248 | #undef CONFIG_IDE_8xx_DIRECT /* no pcmcia interface required */ | |
249 | #undef CONFIG_IDE_LED /* no led for ide supported */ | |
250 | ||
3d078ce6 | 251 | #define CONFIG_IDE_RESET /* reset for ide supported */ |
6d0f6bcf JCPV |
252 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE busses */ |
253 | #define CONFIG_SYS_IDE_MAXDEVICE (CONFIG_SYS_IDE_MAXBUS*1) /* max. 1 drives per IDE bus */ | |
b79316f2 | 254 | |
6d0f6bcf JCPV |
255 | #define CONFIG_SYS_ATA_BASE_ADDR 0xF0000000 |
256 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 | |
257 | #define CONFIG_SYS_ATA_DATA_OFFSET 0x0000 /* Offset for data I/O */ | |
258 | #define CONFIG_SYS_ATA_REG_OFFSET 0x0000 /* Offset for normal register accesses*/ | |
259 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x100000 /* Offset for alternate registers */ | |
b79316f2 | 260 | |
6d0f6bcf | 261 | #define CONFIG_SYS_ATA_STRIDE 2 /* Directly connected CF, needs a stride |
3d078ce6 WD |
262 | to get to the correct offset */ |
263 | #define CONFIG_DOS_PARTITION 1 /* Include dos partition */ | |
b79316f2 SR |
264 | |
265 | /*----------------------------------------------------------------------- | |
266 | * PCI | |
267 | *----------------------------------------------------------------------*/ | |
268 | /* General PCI */ | |
3d078ce6 | 269 | #define CONFIG_PCI /* include pci support */ |
842033e6 | 270 | #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */ |
3d078ce6 WD |
271 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ |
272 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices */ | |
6d0f6bcf | 273 | #define CONFIG_SYS_PCI_TARGBASE (CONFIG_SYS_PCI_MEMBASE) |
b79316f2 SR |
274 | |
275 | /* Board-specific PCI */ | |
6d0f6bcf | 276 | #define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target*/ |
b79316f2 | 277 | |
6d0f6bcf JCPV |
278 | #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x17BA /* Sandburst */ |
279 | #define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */ | |
b79316f2 SR |
280 | |
281 | /* | |
282 | * For booting Linux, the board info and command line data | |
283 | * have to be in the first 8 MB of memory, since this is | |
284 | * the maximum mapped by the Linux kernel during initialization. | |
285 | */ | |
6d0f6bcf | 286 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ |
b79316f2 | 287 | |
348f258f | 288 | #if defined(CONFIG_CMD_KGDB) |
3d078ce6 WD |
289 | #define CONFIG_KGDB_BAUDRATE 230400 /* kgdb serial port baud */ |
290 | #define CONFIG_KGDB_SER_INDEX 2 /* kgdb serial port */ | |
b79316f2 SR |
291 | #endif |
292 | ||
293 | /*----------------------------------------------------------------------- | |
294 | * Miscellaneous configurable options | |
295 | *----------------------------------------------------------------------*/ | |
3d078ce6 | 296 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
6d0f6bcf JCPV |
297 | #define CONFIG_SYS_LOAD_ADDR 0x8000000 /* default load address */ |
298 | #define CONFIG_SYS_EXTBDINFO 1 /* use extended board_info */ | |
b79316f2 | 299 | |
6d0f6bcf | 300 | #define CONFIG_SYS_HZ 100 /* decr freq: 1 ms ticks */ |
b79316f2 SR |
301 | |
302 | ||
303 | #endif /* __CONFIG_H */ |