]>
Commit | Line | Data |
---|---|---|
56523f12 | 1 | /* |
8f0b7cbe | 2 | * (C) Copyright 2003-2005 |
56523f12 WD |
3 | * Wolfgang Denk, DENX Software Engineering, [email protected]. |
4 | * | |
8f0b7cbe | 5 | * (C) Copyright 2004-2005 |
56523f12 WD |
6 | * Martin Krause, TQ-Systems GmbH, [email protected] |
7 | * | |
8 | * See file CREDITS for list of people who contributed to this | |
9 | * project. | |
10 | * | |
11 | * This program is free software; you can redistribute it and/or | |
12 | * modify it under the terms of the GNU General Public License as | |
13 | * published by the Free Software Foundation; either version 2 of | |
14 | * the License, or (at your option) any later version. | |
15 | * | |
16 | * This program is distributed in the hope that it will be useful, | |
17 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
18 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
19 | * GNU General Public License for more details. | |
20 | * | |
21 | * You should have received a copy of the GNU General Public License | |
22 | * along with this program; if not, write to the Free Software | |
23 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
24 | * MA 02111-1307 USA | |
25 | */ | |
26 | ||
27 | #ifndef __CONFIG_H | |
28 | #define __CONFIG_H | |
29 | ||
56523f12 WD |
30 | /* |
31 | * High Level Configuration Options | |
32 | * (easy to change) | |
33 | */ | |
34 | ||
35 | #define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */ | |
36 | #define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */ | |
37 | #define CONFIG_TQM5200 1 /* ... on TQM5200 module */ | |
8f0b7cbe | 38 | #undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */ |
7e6bf358 | 39 | #define CONFIG_STK52XX 1 /* ... on a STK52XX base board */ |
83e40ba7 | 40 | #define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */ |
56523f12 WD |
41 | |
42 | #define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */ | |
43 | ||
44 | #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */ | |
45 | #define BOOTFLAG_WARM 0x02 /* Software reboot */ | |
46 | ||
47 | #define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */ | |
48 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) | |
49 | # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */ | |
50 | #endif | |
51 | ||
52 | /* | |
53 | * Serial console configuration | |
54 | */ | |
55 | #define CONFIG_PSC_CONSOLE 1 /* console is on PSC1 */ | |
56 | #define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */ | |
57 | #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } | |
58 | ||
7e6bf358 WD |
59 | #ifdef CONFIG_STK52XX |
60 | #define CONFIG_PS2KBD /* AT-PS/2 Keyboard */ | |
61 | #define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */ | |
62 | #define CONFIG_PS2SERIAL 6 /* .. on PSC6 */ | |
63 | #define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */ | |
64 | #define CONFIG_BOARD_EARLY_INIT_R | |
65 | #endif /* CONFIG_STK52XX */ | |
56523f12 | 66 | |
56523f12 WD |
67 | /* |
68 | * PCI Mapping: | |
69 | * 0x40000000 - 0x4fffffff - PCI Memory | |
70 | * 0x50000000 - 0x50ffffff - PCI IO Space | |
71 | */ | |
7e6bf358 WD |
72 | #ifdef CONFIG_STK52XX |
73 | #define CONFIG_PCI 1 | |
56523f12 | 74 | #define CONFIG_PCI_PNP 1 |
31a64923 | 75 | /* #define CONFIG_PCI_SCAN_SHOW 1 */ |
56523f12 WD |
76 | |
77 | #define CONFIG_PCI_MEM_BUS 0x40000000 | |
78 | #define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS | |
79 | #define CONFIG_PCI_MEM_SIZE 0x10000000 | |
80 | ||
81 | #define CONFIG_PCI_IO_BUS 0x50000000 | |
82 | #define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS | |
83 | #define CONFIG_PCI_IO_SIZE 0x01000000 | |
84 | ||
85 | #define CONFIG_NET_MULTI 1 | |
86 | #define CONFIG_EEPRO100 1 | |
87 | #define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */ | |
88 | #define CONFIG_NS8382X 1 | |
83e40ba7 | 89 | #endif /* CONFIG_STK52XX */ |
56523f12 | 90 | |
8f0b7cbe | 91 | #ifdef CONFIG_PCI |
7e6bf358 | 92 | #define ADD_PCI_CMD CFG_CMD_PCI |
8f0b7cbe | 93 | #else |
7e6bf358 WD |
94 | #define ADD_PCI_CMD 0 |
95 | #endif | |
56523f12 | 96 | |
8f0b7cbe WD |
97 | /* |
98 | * Video console | |
99 | */ | |
100 | #if 1 | |
101 | #define CONFIG_VIDEO | |
102 | #define CONFIG_VIDEO_SM501 | |
103 | #define CONFIG_VIDEO_SM501_32BPP | |
104 | #define CONFIG_CFB_CONSOLE | |
105 | #define CONFIG_VIDEO_LOGO | |
106 | #define CONFIG_VGA_AS_SINGLE_DEVICE | |
107 | #define CONFIG_CONSOLE_EXTRA_INFO | |
108 | #define CONFIG_VIDEO_SW_CURSOR | |
109 | #define CONFIG_SPLASH_SCREEN | |
83e40ba7 | 110 | #define CFG_CONSOLE_IS_IN_ENV |
8f0b7cbe | 111 | #endif |
56523f12 | 112 | |
8f0b7cbe WD |
113 | #ifdef CONFIG_VIDEO |
114 | #define ADD_BMP_CMD CFG_CMD_BMP | |
115 | #else | |
116 | #define ADD_BMP_CMD 0 | |
56523f12 WD |
117 | #endif |
118 | ||
119 | /* Partitions */ | |
89c02e2c | 120 | #define CONFIG_MAC_PARTITION |
56523f12 | 121 | #define CONFIG_DOS_PARTITION |
8f0b7cbe | 122 | #define CONFIG_ISO_PARTITION |
56523f12 WD |
123 | |
124 | /* USB */ | |
7e6bf358 | 125 | #ifdef CONFIG_STK52XX |
56523f12 | 126 | #define CONFIG_USB_OHCI |
81050926 | 127 | #define ADD_USB_CMD CFG_CMD_USB | CFG_CMD_FAT |
56523f12 WD |
128 | #define CONFIG_USB_STORAGE |
129 | #else | |
81050926 | 130 | #define ADD_USB_CMD 0 |
56523f12 WD |
131 | #endif |
132 | ||
133 | /* POST support */ | |
134 | #define CONFIG_POST (CFG_POST_MEMORY | \ | |
135 | CFG_POST_CPU | \ | |
136 | CFG_POST_I2C) | |
137 | ||
138 | #ifdef CONFIG_POST | |
139 | #define CFG_CMD_POST_DIAG CFG_CMD_DIAG | |
140 | /* preserve space for the post_word at end of on-chip SRAM */ | |
141 | #define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4 | |
142 | #else | |
143 | #define CFG_CMD_POST_DIAG 0 | |
144 | #endif | |
145 | ||
146 | /* IDE */ | |
7e6bf358 | 147 | #if defined (CONFIG_MINIFAP) || defined (CONFIG_STK52XX) |
151ab83a | 148 | #define ADD_IDE_CMD (CFG_CMD_IDE | CFG_CMD_FAT | CFG_CMD_EXT2) |
56523f12 WD |
149 | #else |
150 | #define ADD_IDE_CMD 0 | |
151 | #endif | |
152 | ||
153 | /* | |
154 | * Supported commands | |
155 | */ | |
156 | #define CONFIG_COMMANDS (CONFIG_CMD_DFL | \ | |
8f0b7cbe | 157 | ADD_BMP_CMD | \ |
151ab83a | 158 | ADD_IDE_CMD | \ |
56523f12 WD |
159 | ADD_PCI_CMD | \ |
160 | ADD_USB_CMD | \ | |
151ab83a | 161 | CFG_CMD_ASKENV | \ |
56523f12 | 162 | CFG_CMD_DATE | \ |
151ab83a WD |
163 | CFG_CMD_DHCP | \ |
164 | CFG_CMD_ECHO | \ | |
165 | CFG_CMD_EEPROM | \ | |
166 | CFG_CMD_I2C | \ | |
56523f12 | 167 | CFG_CMD_MII | \ |
414eec35 | 168 | CFG_CMD_NFS | \ |
56523f12 | 169 | CFG_CMD_PING | \ |
151ab83a | 170 | CFG_CMD_POST_DIAG | \ |
414eec35 WD |
171 | CFG_CMD_REGINFO | \ |
172 | CFG_CMD_SNTP ) | |
56523f12 WD |
173 | |
174 | /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */ | |
175 | #include <cmd_confdefs.h> | |
176 | ||
151ab83a WD |
177 | #define CONFIG_TIMESTAMP /* display image timestamps */ |
178 | ||
56523f12 | 179 | #if (TEXT_BASE == 0xFC000000) /* Boot low */ |
81050926 | 180 | # define CFG_LOWBOOT 1 |
56523f12 WD |
181 | #endif |
182 | ||
183 | /* | |
184 | * Autobooting | |
185 | */ | |
186 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ | |
187 | ||
81050926 | 188 | #define CONFIG_PREBOOT "echo;" \ |
56523f12 WD |
189 | "echo Type \"run flash_nfs\" to mount root filesystem over NFS;" \ |
190 | "echo" | |
191 | ||
192 | #undef CONFIG_BOOTARGS | |
193 | ||
194 | #if defined (CONFIG_TQM5200_AA) | |
8f0b7cbe | 195 | # define CONFIG_U_BOOT_SUFFIX "-AA\0" |
89c02e2c | 196 | #elif defined (CONFIG_TQM5200_AB) |
e6325153 | 197 | # define CONFIG_U_BOOT_SUFFIX "-AB\0" |
89c02e2c | 198 | #elif defined (CONFIG_TQM5200_AC) |
e6325153 | 199 | # define CONFIG_U_BOOT_SUFFIX "-AC\0" |
56523f12 | 200 | #else |
e6325153 | 201 | # define CONFIG_U_BOOT_SUFFIX "\0" |
89c02e2c WD |
202 | #endif |
203 | ||
81050926 | 204 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
56523f12 | 205 | "netdev=eth0\0" \ |
89c02e2c | 206 | "rootpath=/opt/eldk/ppc_6xx\0" \ |
56523f12 | 207 | "ramargs=setenv bootargs root=/dev/ram rw\0" \ |
56523f12 WD |
208 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
209 | "nfsroot=$(serverip):$(rootpath)\0" \ | |
56523f12 WD |
210 | "addip=setenv bootargs $(bootargs) " \ |
211 | "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)" \ | |
212 | ":$(hostname):$(netdev):off panic=1\0" \ | |
56523f12 WD |
213 | "flash_self=run ramargs addip;" \ |
214 | "bootm $(kernel_addr) $(ramdisk_addr)\0" \ | |
7e6bf358 WD |
215 | "flash_nfs=run nfsargs addip;" \ |
216 | "bootm $(kernel_addr)\0" \ | |
7e6bf358 | 217 | "net_nfs=tftp 200000 $(bootfile);run nfsargs addip;bootm\0" \ |
89c02e2c WD |
218 | "bootfile=/tftpboot/tqm5200/uImage\0" \ |
219 | "load=tftp 200000 $(u-boot)\0" \ | |
220 | "u-boot=/tftpboot/tqm5200/u-boot.bin" CONFIG_U_BOOT_SUFFIX \ | |
221 | "update=protect off FC000000 FC05FFFF;" \ | |
222 | "erase FC000000 FC05FFFF;" \ | |
223 | "cp.b 200000 FC000000 $(filesize);" \ | |
e6325153 | 224 | "protect on FC000000 FC05FFFF\0" \ |
7e6bf358 | 225 | "" |
56523f12 WD |
226 | |
227 | #define CONFIG_BOOTCOMMAND "run net_nfs" | |
228 | ||
229 | /* | |
230 | * IPB Bus clocking configuration. | |
231 | */ | |
81050926 | 232 | #define CFG_IPBSPEED_133 /* define for 133MHz speed */ |
56523f12 WD |
233 | |
234 | #if defined(CFG_IPBSPEED_133) | |
235 | /* | |
236 | * PCI Bus clocking configuration | |
237 | * | |
238 | * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if | |
239 | * CFG_IPBSPEED_133 is defined. This is because a PCI Clock of 66 MHz yet hasn't | |
240 | * been tested with a IPB Bus Clock of 66 MHz. | |
241 | */ | |
242 | #define CFG_PCISPEED_66 /* define for 66MHz speed */ | |
243 | #endif | |
244 | ||
245 | /* | |
246 | * I2C configuration | |
247 | */ | |
248 | #define CONFIG_HARD_I2C 1 /* I2C with hardware support */ | |
8f0b7cbe WD |
249 | #ifdef CONFIG_TQM5200_REV100 |
250 | #define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */ | |
56523f12 | 251 | #else |
8f0b7cbe | 252 | #define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */ |
56523f12 WD |
253 | #endif |
254 | ||
255 | /* | |
256 | * I2C clock frequency | |
257 | * | |
258 | * Please notice, that the resulting clock frequency could differ from the | |
259 | * configured value. This is because the I2C clock is derived from system | |
260 | * clock over a frequency divider with only a few divider values. U-boot | |
261 | * calculates the best approximation for CFG_I2C_SPEED. However the calculated | |
262 | * approximation allways lies below the configured value, never above. | |
263 | */ | |
264 | #define CFG_I2C_SPEED 100000 /* 100 kHz */ | |
265 | #define CFG_I2C_SLAVE 0x7F | |
266 | ||
267 | /* | |
268 | * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work | |
269 | * also). For other EEPROMs configuration should be verified. On Mini-FAP the | |
270 | * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the | |
271 | * same configuration could be used. | |
272 | */ | |
273 | #define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */ | |
274 | #define CFG_I2C_EEPROM_ADDR_LEN 2 | |
275 | #define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */ | |
276 | #define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20 | |
277 | ||
278 | /* | |
279 | * HW-Monitor configuration on Mini-FAP | |
280 | */ | |
281 | #if defined (CONFIG_MINIFAP) | |
282 | #define CFG_I2C_HWMON_ADDR 0x2C | |
283 | #endif | |
284 | ||
285 | /* List of I2C addresses to be verified by POST */ | |
286 | #if defined (CONFIG_TQM5200_AA) || defined (CONFIG_TQM5200_AB) | |
287 | #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \ | |
288 | CFG_I2C_SLAVE } | |
289 | #elif defined (CONFIG_TQM5200_AC) | |
290 | #define I2C_ADDR_LIST { CFG_I2C_SLAVE } | |
291 | #endif | |
292 | ||
293 | #if defined (CONFIG_MINIFAP) | |
294 | #undef I2C_ADDR_LIST | |
295 | #define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \ | |
296 | CFG_I2C_HWMON_ADDR, \ | |
297 | CFG_I2C_SLAVE } | |
298 | #endif | |
299 | ||
300 | /* | |
301 | * Flash configuration | |
302 | */ | |
303 | #define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */ | |
304 | ||
7e6bf358 WD |
305 | /* use CFI flash driver if no module variant is spezified */ |
306 | #define CFG_FLASH_CFI 1 /* Flash is CFI conformant */ | |
307 | #define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */ | |
308 | #define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START } | |
309 | #define CFG_FLASH_EMPTY_INFO | |
8f0b7cbe WD |
310 | #define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */ |
311 | #define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */ | |
312 | #undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */ | |
56523f12 WD |
313 | |
314 | #if !defined(CFG_LOWBOOT) | |
89c02e2c | 315 | #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000) |
56523f12 | 316 | #else /* CFG_LOWBOOT */ |
89c02e2c | 317 | #define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000) |
56523f12 WD |
318 | #endif /* CFG_LOWBOOT */ |
319 | #define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks | |
320 | (= chip selects) */ | |
81050926 WD |
321 | #define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */ |
322 | #define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */ | |
56523f12 WD |
323 | |
324 | ||
325 | /* | |
326 | * Environment settings | |
327 | */ | |
328 | #define CFG_ENV_IS_IN_FLASH 1 | |
329 | #define CFG_ENV_SIZE 0x10000 | |
330 | #define CFG_ENV_SECT_SIZE 0x20000 | |
89c02e2c WD |
331 | #define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE) |
332 | #define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE) | |
56523f12 WD |
333 | |
334 | /* | |
335 | * Memory map | |
336 | */ | |
337 | #define CFG_MBAR 0xF0000000 | |
338 | #define CFG_SDRAM_BASE 0x00000000 | |
339 | #define CFG_DEFAULT_MBAR 0x80000000 | |
340 | ||
341 | /* Use ON-Chip SRAM until RAM will be available */ | |
342 | #define CFG_INIT_RAM_ADDR MPC5XXX_SRAM | |
343 | #ifdef CONFIG_POST | |
344 | /* preserve space for the post_word at end of on-chip SRAM */ | |
345 | #define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE | |
346 | #else | |
347 | #define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE | |
348 | #endif | |
349 | ||
350 | ||
351 | #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */ | |
352 | #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE) | |
353 | #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET | |
354 | ||
89c02e2c | 355 | #define CFG_MONITOR_BASE TEXT_BASE |
56523f12 WD |
356 | #if (CFG_MONITOR_BASE < CFG_FLASH_BASE) |
357 | # define CFG_RAMBOOT 1 | |
358 | #endif | |
359 | ||
89c02e2c | 360 | #define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */ |
56523f12 WD |
361 | #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */ |
362 | #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
363 | ||
364 | /* | |
365 | * Ethernet configuration | |
366 | */ | |
367 | #define CONFIG_MPC5xxx_FEC 1 | |
368 | /* | |
369 | * Define CONFIG_FEC_10MBIT to force FEC at 10Mb | |
370 | */ | |
371 | /* #define CONFIG_FEC_10MBIT 1 */ | |
372 | #define CONFIG_PHY_ADDR 0x00 | |
373 | ||
374 | /* | |
375 | * GPIO configuration | |
376 | * | |
377 | * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1): | |
378 | * Bit 0 (mask: 0x80000000): 1 | |
379 | * use ALT CAN position: Bits 2-3 (mask: 0x30000000): | |
8f0b7cbe | 380 | * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting. |
8f0b7cbe | 381 | * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1. |
83e40ba7 WD |
382 | * Use for REV200 STK52XX boards. Do not use with REV100 modules |
383 | * (because, there I2C1 is used as I2C bus) | |
56523f12 | 384 | * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100 |
83e40ba7 WD |
385 | * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030) |
386 | * 000 -> All PSC2 pins are GIOPs | |
387 | * 001 -> CAN1/2 on PSC2 pins | |
388 | * Use for REV100 STK52xx boards | |
7e6bf358 WD |
389 | * use PSC6: |
390 | * on STK52xx: | |
8f0b7cbe WD |
391 | * use as UART. Pins PSC6_0 to PSC6_3 are used. |
392 | * Bits 9:11 (mask: 0x00700000): | |
7e6bf358 WD |
393 | * 101 -> PSC6 : Extended POST test is not available |
394 | * on MINI-FAP and TQM5200_IB: | |
8f0b7cbe WD |
395 | * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000): |
396 | * 000 -> PSC6 could not be used as UART, CODEC or IrDA | |
397 | * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST | |
398 | * tests. | |
56523f12 WD |
399 | */ |
400 | #if defined (CONFIG_MINIFAP) | |
8f0b7cbe | 401 | # define CFG_GPS_PORT_CONFIG 0x91000004 |
7e6bf358 | 402 | #elif defined (CONFIG_STK52XX) |
83e40ba7 WD |
403 | # if defined (CONFIG_STK52XX_REV100) |
404 | # define CFG_GPS_PORT_CONFIG 0x81500014 | |
405 | # else /* STK52xx REV200 and above */ | |
406 | # if defined (CONFIG_TQM5200_REV100) | |
407 | # error TQM5200 REV100 not supported on STK52XX REV200 or above | |
408 | # else/* TQM5200 REV200 and above */ | |
409 | # define CFG_GPS_PORT_CONFIG 0x91500004 | |
410 | # endif | |
8f0b7cbe | 411 | # endif |
83e40ba7 | 412 | #else /* TMQ5200 Inbetriebnahme-Board */ |
8f0b7cbe | 413 | # define CFG_GPS_PORT_CONFIG 0x81000004 |
56523f12 WD |
414 | #endif |
415 | ||
416 | /* | |
417 | * RTC configuration | |
418 | */ | |
419 | #define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */ | |
420 | ||
421 | /* | |
422 | * Miscellaneous configurable options | |
423 | */ | |
424 | #define CFG_LONGHELP /* undef to save memory */ | |
425 | #define CFG_PROMPT "=> " /* Monitor Command Prompt */ | |
426 | #if (CONFIG_COMMANDS & CFG_CMD_KGDB) | |
427 | #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */ | |
428 | #else | |
429 | #define CFG_CBSIZE 256 /* Console I/O Buffer Size */ | |
430 | #endif | |
431 | #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */ | |
432 | #define CFG_MAXARGS 16 /* max number of command args */ | |
433 | #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */ | |
434 | ||
435 | /* Enable an alternate, more extensive memory test */ | |
436 | #define CFG_ALT_MEMTEST | |
437 | ||
438 | #define CFG_MEMTEST_START 0x00100000 /* memtest works on */ | |
439 | #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ | |
440 | ||
441 | #define CFG_LOAD_ADDR 0x100000 /* default load address */ | |
442 | ||
443 | #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */ | |
444 | ||
445 | /* | |
446 | * Enable loopw commando. This has only affect, if CFG_CMD_MEM is defined, | |
447 | * which is normally part of the default commands (CFV_CMD_DFL) | |
448 | */ | |
449 | #define CONFIG_LOOPW | |
450 | ||
451 | /* | |
452 | * Various low-level settings | |
453 | */ | |
454 | #if defined(CONFIG_MPC5200) | |
455 | #define CFG_HID0_INIT HID0_ICE | HID0_ICFI | |
456 | #define CFG_HID0_FINAL HID0_ICE | |
457 | #else | |
458 | #define CFG_HID0_INIT 0 | |
459 | #define CFG_HID0_FINAL 0 | |
460 | #endif | |
461 | ||
462 | #define CFG_BOOTCS_START CFG_FLASH_BASE | |
463 | #define CFG_BOOTCS_SIZE CFG_FLASH_SIZE | |
464 | #ifdef CFG_PCISPEED_66 | |
465 | #define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */ | |
466 | #else | |
467 | #define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */ | |
468 | #endif | |
469 | #define CFG_CS0_START CFG_FLASH_BASE | |
470 | #define CFG_CS0_SIZE CFG_FLASH_SIZE | |
471 | ||
7e6bf358 WD |
472 | /* automatic configuration of chip selects */ |
473 | #ifdef CONFIG_CS_AUTOCONF | |
474 | #define CONFIG_LAST_STAGE_INIT | |
475 | #endif | |
476 | ||
56523f12 WD |
477 | /* |
478 | * SRAM - Do not map below 2 GB in address space, because this area is used | |
479 | * for SDRAM autosizing. | |
480 | */ | |
7e6bf358 | 481 | #if defined CONFIG_TQM5200_AB || defined (CONFIG_CS_AUTOCONF) |
56523f12 | 482 | #define CFG_CS2_START 0xE5000000 |
7e6bf358 | 483 | #ifdef CONFIG_TQM5200_AB |
56523f12 | 484 | #define CFG_CS2_SIZE 0x80000 /* 512 kByte */ |
7e6bf358 WD |
485 | #else /* CONFIG_CS_AUTOCONF */ |
486 | #define CFG_CS2_SIZE 0x100000 /* 1 MByte */ | |
487 | #endif | |
56523f12 WD |
488 | #define CFG_CS2_CFG 0x0004D930 |
489 | #endif | |
490 | ||
491 | /* | |
492 | * Grafic controller - Do not map below 2 GB in address space, because this | |
493 | * area is used for SDRAM autosizing. | |
494 | */ | |
7e6bf358 WD |
495 | #if defined (CONFIG_TQM5200_AB) || defined (CONFIG_TQM5200_AC) || \ |
496 | defined (CONFIG_CS_AUTOCONF) | |
8f0b7cbe WD |
497 | #define SM501_FB_BASE 0xE0000000 |
498 | #define CFG_CS1_START (SM501_FB_BASE) | |
56523f12 | 499 | #define CFG_CS1_SIZE 0x4000000 /* 64 MByte */ |
89394047 | 500 | #define CFG_CS1_CFG 0x8F48FF70 |
56523f12 WD |
501 | #define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000 |
502 | #endif | |
503 | ||
504 | #define CFG_CS_BURST 0x00000000 | |
8f0b7cbe | 505 | #define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */ |
56523f12 WD |
506 | |
507 | #define CFG_RESET_ADDRESS 0xff000000 | |
508 | ||
509 | /*----------------------------------------------------------------------- | |
510 | * USB stuff | |
511 | *----------------------------------------------------------------------- | |
512 | */ | |
513 | #define CONFIG_USB_CLOCK 0x0001BBBB | |
514 | #define CONFIG_USB_CONFIG 0x00001000 | |
515 | ||
516 | /*----------------------------------------------------------------------- | |
517 | * IDE/ATA stuff Supports IDE harddisk | |
518 | *----------------------------------------------------------------------- | |
519 | */ | |
520 | ||
81050926 | 521 | #undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */ |
56523f12 | 522 | |
81050926 WD |
523 | #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */ |
524 | #undef CONFIG_IDE_LED /* LED for ide not supported */ | |
56523f12 | 525 | |
81050926 | 526 | #define CONFIG_IDE_RESET /* reset for ide supported */ |
56523f12 WD |
527 | #define CONFIG_IDE_PREINIT |
528 | ||
529 | #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */ | |
8f0b7cbe | 530 | #define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */ |
56523f12 WD |
531 | |
532 | #define CFG_ATA_IDE0_OFFSET 0x0000 | |
533 | ||
534 | #define CFG_ATA_BASE_ADDR MPC5XXX_ATA | |
535 | ||
536 | /* Offset for data I/O */ | |
537 | #define CFG_ATA_DATA_OFFSET (0x0060) | |
538 | ||
539 | /* Offset for normal register accesses */ | |
540 | #define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET) | |
541 | ||
542 | /* Offset for alternate registers */ | |
543 | #define CFG_ATA_ALT_OFFSET (0x005C) | |
544 | ||
81050926 WD |
545 | /* Interval between registers */ |
546 | #define CFG_ATA_STRIDE 4 | |
56523f12 WD |
547 | |
548 | #endif /* __CONFIG_H */ |