]>
Commit | Line | Data |
---|---|---|
f901a83b WD |
1 | /* |
2 | * Copyright (C) 2004 Arabella Software Ltd. | |
3 | * Yuli Barcohen <[email protected]> | |
4 | * | |
5 | * U-Boot configuration for Embedded Planet EP8248 boards. | |
6 | * | |
7 | * See file CREDITS for list of people who contributed to this | |
8 | * project. | |
9 | * | |
10 | * This program is free software; you can redistribute it and/or | |
11 | * modify it under the terms of the GNU General Public License as | |
12 | * published by the Free Software Foundation; either version 2 of | |
13 | * the License, or (at your option) any later version. | |
14 | * | |
15 | * This program is distributed in the hope that it will be useful, | |
16 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
17 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
18 | * GNU General Public License for more details. | |
19 | * | |
20 | * You should have received a copy of the GNU General Public License | |
21 | * along with this program; if not, write to the Free Software | |
22 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
23 | * MA 02111-1307 USA | |
24 | */ | |
25 | ||
26 | #ifndef __CONFIG_H | |
27 | #define __CONFIG_H | |
28 | ||
29 | #define CONFIG_MPC8248 | |
30 | #define CPU_ID_STR "MPC8248" | |
31 | ||
32 | #define CONFIG_EP8248 /* Embedded Planet EP8248 board */ | |
33 | ||
2ae18241 WD |
34 | #define CONFIG_SYS_TEXT_BASE 0xFFF00000 |
35 | ||
f901a83b WD |
36 | #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */ |
37 | ||
38 | /* Allow serial number (serial#) and MAC address (ethaddr) to be overwritten */ | |
39 | #define CONFIG_ENV_OVERWRITE | |
40 | ||
41 | /* | |
42 | * Select serial console configuration | |
43 | * | |
44 | * If either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then | |
45 | * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4 | |
46 | * for SCC). | |
47 | */ | |
48 | #define CONFIG_CONS_ON_SMC /* Console is on SMC */ | |
49 | #undef CONFIG_CONS_ON_SCC /* It's not on SCC */ | |
50 | #undef CONFIG_CONS_NONE /* It's not on external UART */ | |
51 | #define CONFIG_CONS_INDEX 1 /* SMC1 is used for console */ | |
52 | ||
6d0f6bcf | 53 | #define CONFIG_SYS_BCSR 0xFA000000 |
f901a83b | 54 | |
45f89f34 MZ |
55 | /* Pass open firmware flat device tree */ |
56 | #define CONFIG_OF_LIBFDT 1 | |
57 | #define CONFIG_OF_BOARD_SETUP 1 | |
58 | ||
59 | #define OF_TBCLK (bd->bi_busfreq / 4) | |
60 | #define OF_STDOUT_PATH "/soc/cpm/serial <at> 11a80" | |
61 | ||
62 | /* Select ethernet configuration */ | |
f901a83b WD |
63 | #undef CONFIG_ETHER_ON_SCC /* Ethernet is not on SCC */ |
64 | #define CONFIG_ETHER_ON_FCC /* Ethernet is on FCC */ | |
65 | #undef CONFIG_ETHER_NONE /* No external Ethernet */ | |
66 | ||
45f89f34 MZ |
67 | #define CONFIG_NET_MULTI |
68 | #define CONFIG_SYS_CPMFCR_RAMTYPE 0 | |
69 | #define CONFIG_SYS_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) | |
f901a83b | 70 | |
45f89f34 MZ |
71 | #define CONFIG_HAS_ETH0 |
72 | #define CONFIG_ETHER_ON_FCC1 1 | |
f901a83b WD |
73 | /* - Rx clock is CLK10 |
74 | * - Tx clock is CLK11 | |
75 | * - BDs/buffers on 60x bus | |
76 | * - Full duplex | |
77 | */ | |
45f89f34 MZ |
78 | #define CONFIG_SYS_CMXFCR_MASK1 (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK) |
79 | #define CONFIG_SYS_CMXFCR_VALUE1 (CMXFCR_RF1CS_CLK10 | CMXFCR_TF1CS_CLK11) | |
f901a83b | 80 | |
45f89f34 MZ |
81 | #define CONFIG_HAS_ETH1 |
82 | #define CONFIG_ETHER_ON_FCC2 1 | |
f901a83b WD |
83 | /* - Rx clock is CLK13 |
84 | * - Tx clock is CLK14 | |
85 | * - BDs/buffers on 60x bus | |
86 | * - Full duplex | |
87 | */ | |
45f89f34 MZ |
88 | #define CONFIG_SYS_CMXFCR_MASK2 (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK) |
89 | #define CONFIG_SYS_CMXFCR_VALUE2 (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14) | |
f901a83b WD |
90 | |
91 | #define CONFIG_MII /* MII PHY management */ | |
92 | #define CONFIG_BITBANGMII /* Bit-banged MDIO interface */ | |
93 | /* | |
94 | * GPIO pins used for bit-banged MII communications | |
95 | */ | |
96 | #define MDIO_PORT 0 /* Not used - implemented in BCSR */ | |
be225442 | 97 | |
6d0f6bcf JCPV |
98 | #define MDIO_ACTIVE (*(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFB) |
99 | #define MDIO_TRISTATE (*(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x04) | |
100 | #define MDIO_READ (*(vu_char *)(CONFIG_SYS_BCSR + 8) & 1) | |
f901a83b | 101 | |
6d0f6bcf JCPV |
102 | #define MDIO(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x01; \ |
103 | else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFE | |
f901a83b | 104 | |
6d0f6bcf JCPV |
105 | #define MDC(bit) if(bit) *(vu_char *)(CONFIG_SYS_BCSR + 8) |= 0x02; \ |
106 | else *(vu_char *)(CONFIG_SYS_BCSR + 8) &= 0xFD | |
f901a83b WD |
107 | |
108 | #define MIIDELAY udelay(1) | |
109 | ||
f901a83b WD |
110 | #ifndef CONFIG_8260_CLKIN |
111 | #define CONFIG_8260_CLKIN 66000000 /* in Hz */ | |
112 | #endif | |
113 | ||
114 | #define CONFIG_BAUDRATE 38400 | |
115 | ||
1bec3d30 | 116 | |
80ff4f99 JL |
117 | /* |
118 | * BOOTP options | |
119 | */ | |
120 | #define CONFIG_BOOTP_BOOTFILESIZE | |
121 | #define CONFIG_BOOTP_BOOTPATH | |
122 | #define CONFIG_BOOTP_GATEWAY | |
123 | #define CONFIG_BOOTP_HOSTNAME | |
124 | ||
125 | ||
1bec3d30 JL |
126 | /* |
127 | * Command line configuration. | |
128 | */ | |
129 | #include <config_cmd_default.h> | |
130 | ||
131 | #define CONFIG_CMD_DHCP | |
132 | #define CONFIG_CMD_ECHO | |
133 | #define CONFIG_CMD_I2C | |
134 | #define CONFIG_CMD_IMMAP | |
135 | #define CONFIG_CMD_MII | |
136 | #define CONFIG_CMD_PING | |
137 | ||
f901a83b WD |
138 | |
139 | #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */ | |
140 | #define CONFIG_BOOTCOMMAND "bootm FF860000" /* autoboot command */ | |
141 | #define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw mtdparts=phys:7M(root),-(root)ro" | |
142 | ||
1bec3d30 | 143 | #if defined(CONFIG_CMD_KGDB) |
f901a83b WD |
144 | #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */ |
145 | #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */ | |
146 | #undef CONFIG_KGDB_NONE /* define if kgdb on something else */ | |
147 | #define CONFIG_KGDB_INDEX 1 /* which serial channel for kgdb */ | |
148 | #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */ | |
149 | #endif | |
150 | ||
151 | #define CONFIG_BZIP2 /* include support for bzip2 compressed images */ | |
152 | #undef CONFIG_WATCHDOG /* disable platform specific watchdog */ | |
153 | ||
154 | /* | |
155 | * Miscellaneous configurable options | |
156 | */ | |
6d0f6bcf JCPV |
157 | #define CONFIG_SYS_HUSH_PARSER |
158 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " | |
159 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
160 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
1bec3d30 | 161 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 162 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
f901a83b | 163 | #else |
6d0f6bcf | 164 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
f901a83b | 165 | #endif |
6d0f6bcf JCPV |
166 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
167 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
168 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
f901a83b | 169 | |
6d0f6bcf JCPV |
170 | #define CONFIG_SYS_MEMTEST_START 0x00100000 /* memtest works on */ |
171 | #define CONFIG_SYS_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */ | |
f901a83b | 172 | |
6d0f6bcf | 173 | #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */ |
f901a83b | 174 | |
6d0f6bcf | 175 | #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */ |
f901a83b | 176 | |
6d0f6bcf | 177 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
f901a83b | 178 | |
6d0f6bcf JCPV |
179 | #define CONFIG_SYS_FLASH_BASE 0xFF800000 |
180 | #define CONFIG_SYS_FLASH_CFI | |
00b1883a | 181 | #define CONFIG_FLASH_CFI_DRIVER |
6d0f6bcf JCPV |
182 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */ |
183 | #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max num of sects on one chip */ | |
f901a83b | 184 | |
6d0f6bcf | 185 | #define CONFIG_SYS_DIRECT_FLASH_TFTP |
f901a83b | 186 | |
1bec3d30 | 187 | #if defined(CONFIG_CMD_JFFS2) |
6d0f6bcf JCPV |
188 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 |
189 | #define CONFIG_SYS_JFFS2_NUM_BANKS CONFIG_SYS_MAX_FLASH_BANKS | |
190 | #define CONFIG_SYS_JFFS2_FIRST_SECTOR 0 | |
191 | #define CONFIG_SYS_JFFS2_LAST_SECTOR 62 | |
192 | #define CONFIG_SYS_JFFS2_SORT_FRAGMENTS | |
193 | #define CONFIG_SYS_JFFS_CUSTOM_PART | |
80ff4f99 | 194 | #endif |
f901a83b | 195 | |
1bec3d30 | 196 | #if defined(CONFIG_CMD_I2C) |
f901a83b | 197 | #define CONFIG_HARD_I2C 1 /* To enable I2C support */ |
6d0f6bcf JCPV |
198 | #define CONFIG_SYS_I2C_SPEED 100000 /* I2C speed */ |
199 | #define CONFIG_SYS_I2C_SLAVE 0x7F /* I2C slave address */ | |
80ff4f99 | 200 | #endif |
f901a83b | 201 | |
14d0a02a | 202 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
6d0f6bcf JCPV |
203 | #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) |
204 | #define CONFIG_SYS_RAMBOOT | |
f901a83b WD |
205 | #endif |
206 | ||
6d0f6bcf | 207 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256KB for Monitor */ |
f901a83b | 208 | |
5a1aceb0 | 209 | #define CONFIG_ENV_IS_IN_FLASH |
f901a83b | 210 | |
5a1aceb0 | 211 | #ifdef CONFIG_ENV_IS_IN_FLASH |
0e8d1586 | 212 | #define CONFIG_ENV_SECT_SIZE 0x20000 |
6d0f6bcf | 213 | #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN) |
5a1aceb0 | 214 | #endif /* CONFIG_ENV_IS_IN_FLASH */ |
f901a83b | 215 | |
6d0f6bcf | 216 | #define CONFIG_SYS_DEFAULT_IMMR 0x00010000 |
f901a83b | 217 | |
6d0f6bcf | 218 | #define CONFIG_SYS_IMMR 0xF0000000 |
f901a83b | 219 | |
6d0f6bcf | 220 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR |
553f0982 | 221 | #define CONFIG_SYS_INIT_RAM_SIZE 0x2000 /* Size of used area in DPRAM */ |
25ddd1fb | 222 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) |
6d0f6bcf | 223 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET |
f901a83b WD |
224 | |
225 | /* Hard reset configuration word */ | |
6d0f6bcf | 226 | #define CONFIG_SYS_HRCW_MASTER 0x0C40025A /* Not used - provided by FPGA */ |
f901a83b | 227 | /* No slaves */ |
6d0f6bcf JCPV |
228 | #define CONFIG_SYS_HRCW_SLAVE1 0 |
229 | #define CONFIG_SYS_HRCW_SLAVE2 0 | |
230 | #define CONFIG_SYS_HRCW_SLAVE3 0 | |
231 | #define CONFIG_SYS_HRCW_SLAVE4 0 | |
232 | #define CONFIG_SYS_HRCW_SLAVE5 0 | |
233 | #define CONFIG_SYS_HRCW_SLAVE6 0 | |
234 | #define CONFIG_SYS_HRCW_SLAVE7 0 | |
f901a83b | 235 | |
6d0f6bcf JCPV |
236 | #define CONFIG_SYS_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */ |
237 | #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */ | |
f901a83b | 238 | |
6d0f6bcf | 239 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For MPC8260 CPUs */ |
1bec3d30 | 240 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 241 | # define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
f901a83b WD |
242 | #endif |
243 | ||
6d0f6bcf JCPV |
244 | #define CONFIG_SYS_HID0_INIT 0 |
245 | #define CONFIG_SYS_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE) | |
f901a83b | 246 | |
6d0f6bcf | 247 | #define CONFIG_SYS_HID2 0 |
f901a83b | 248 | |
6d0f6bcf JCPV |
249 | #define CONFIG_SYS_SIUMCR 0x01240200 |
250 | #define CONFIG_SYS_SYPCR 0xFFFF0683 | |
251 | #define CONFIG_SYS_BCR 0x00000000 | |
252 | #define CONFIG_SYS_SCCR SCCR_DFBRG01 | |
f901a83b | 253 | |
6d0f6bcf JCPV |
254 | #define CONFIG_SYS_RMR RMR_CSRE |
255 | #define CONFIG_SYS_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE) | |
256 | #define CONFIG_SYS_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE) | |
257 | #define CONFIG_SYS_RCCR 0 | |
f901a83b | 258 | |
6d0f6bcf JCPV |
259 | #define CONFIG_SYS_MPTPR 0x1300 |
260 | #define CONFIG_SYS_PSDMR 0x82672522 | |
261 | #define CONFIG_SYS_PSRT 0x4B | |
f901a83b | 262 | |
6d0f6bcf JCPV |
263 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
264 | #define CONFIG_SYS_SDRAM_BR (CONFIG_SYS_SDRAM_BASE | 0x00001841) | |
265 | #define CONFIG_SYS_SDRAM_OR 0xFF0030C0 | |
f901a83b | 266 | |
6d0f6bcf JCPV |
267 | #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | 0x00001801) |
268 | #define CONFIG_SYS_OR0_PRELIM 0xFF8008C2 | |
269 | #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_BCSR | 0x00000801) | |
270 | #define CONFIG_SYS_OR2_PRELIM 0xFFF00864 | |
f901a83b | 271 | |
6d0f6bcf | 272 | #define CONFIG_SYS_RESET_ADDRESS 0xC0000000 |
f901a83b WD |
273 | |
274 | #endif /* __CONFIG_H */ |