]>
Commit | Line | Data |
---|---|---|
3a473b2a WD |
1 | /* |
2 | * (C) Copyright 2001 | |
3 | * Josh Huber <[email protected]>, Mission Critical Linux, Inc. | |
4 | * | |
5 | * See file CREDITS for list of people who contributed to this | |
6 | * project. | |
7 | * | |
8 | * This program is free software; you can redistribute it and/or | |
9 | * modify it under the terms of the GNU General Public License as | |
10 | * published by the Free Software Foundation; either version 2 of | |
11 | * the License, or (at your option) any later version. | |
12 | * | |
13 | * This program is distributed in the hope that it will be useful, | |
14 | * but WITHOUT ANY WARRANTY; without even the implied warranty of | |
15 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the | |
16 | * GNU General Public License for more details. | |
17 | * | |
18 | * You should have received a copy of the GNU General Public License | |
19 | * along with this program; if not, write to the Free Software | |
20 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, | |
21 | * MA 02111-1307 USA | |
22 | */ | |
23 | ||
24 | /* | |
25 | * board/config.h - configuration options, board specific | |
26 | */ | |
27 | ||
28 | #ifndef __CONFIG_H | |
29 | #define __CONFIG_H | |
30 | ||
3a473b2a WD |
31 | /* This define must be before the core.h include */ |
32 | #define CONFIG_DB64460 1 /* this is an DB64460 board */ | |
33 | ||
34 | #ifndef __ASSEMBLY__ | |
35 | #include "../board/Marvell/include/core.h" | |
36 | #endif | |
37 | ||
38 | /*-----------------------------------------------------*/ | |
39 | /* #include "../board/db64460/local.h" */ | |
40 | #ifndef __LOCAL_H | |
41 | #define __LOCAL_H | |
42 | ||
43 | #define CONFIG_ETHADDR 64:46:00:00:00:01 | |
e2ffd59b | 44 | #define CONFIG_HAS_ETH1 |
3a473b2a | 45 | #define CONFIG_ETH1ADDR 64:46:00:00:00:02 |
e2ffd59b | 46 | #define CONFIG_HAS_ETH2 |
3a473b2a WD |
47 | #define CONFIG_ETH2ADDR 64:46:00:00:00:03 |
48 | ||
49 | #define CONFIG_ENV_OVERWRITE | |
50 | #endif /* __CONFIG_H */ | |
51 | ||
52 | /* | |
53 | * High Level Configuration Options | |
54 | * (easy to change) | |
55 | */ | |
56 | ||
57 | #define CONFIG_74xx /* we have a 750FX (override local.h) */ | |
58 | ||
59 | #define CONFIG_DB64460 1 /* this is an DB64460 board */ | |
60 | ||
2ae18241 WD |
61 | #define CONFIG_SYS_TEXT_BASE 0xfff00000 |
62 | ||
3a473b2a WD |
63 | #define CONFIG_BAUDRATE 115200 /* console baudrate = 115000 */ |
64 | /*ronen - we don't use the global CONFIG_ECC, since in the global ecc we initialize the | |
65 | DRAM for ECC in the phase we are relocating to it, which isn't so sufficient. | |
66 | so we will define our ECC CONFIG and initilize the DRAM for ECC in the DRAM initialization phase, | |
67 | see sdram_init.c */ | |
68 | #undef CONFIG_ECC /* enable ECC support */ | |
69 | #define CONFIG_MV64460_ECC | |
70 | ||
71 | /* which initialization functions to call for this board */ | |
72 | #define CONFIG_MISC_INIT_R /* initialize the icache L1 */ | |
c837dcb1 | 73 | #define CONFIG_BOARD_EARLY_INIT_F |
3a473b2a | 74 | |
6d0f6bcf | 75 | #define CONFIG_SYS_BOARD_NAME "DB64460" |
3a473b2a WD |
76 | #define CONFIG_IDENT_STRING "Marvell DB64460 (1.0)" |
77 | ||
6d0f6bcf JCPV |
78 | /*#define CONFIG_SYS_HUSH_PARSER */ |
79 | #undef CONFIG_SYS_HUSH_PARSER | |
3a473b2a | 80 | |
6d0f6bcf | 81 | #define CONFIG_SYS_PROMPT_HUSH_PS2 "> " |
3a473b2a WD |
82 | |
83 | /* | |
84 | * The following defines let you select what serial you want to use | |
85 | * for your console driver. | |
86 | * | |
87 | * what to do: | |
88 | * to use the DUART, undef CONFIG_MPSC. If you have hacked a serial | |
6d0f6bcf | 89 | * cable onto the second DUART channel, change the CONFIG_SYS_DUART port from 1 |
3a473b2a WD |
90 | * to 0 below. |
91 | * | |
92 | * to use the MPSC, #define CONFIG_MPSC. If you have wired up another | |
93 | * mpsc channel, change CONFIG_MPSC_PORT to the desired value. | |
94 | */ | |
95 | ||
96 | #define CONFIG_MPSC_PORT 0 | |
97 | ||
98 | /* to change the default ethernet port, use this define (options: 0, 1, 2) */ | |
99 | #define CONFIG_NET_MULTI | |
100 | #define MV_ETH_DEVS 3 | |
101 | ||
102 | /* #undef CONFIG_ETHER_PORT_MII */ | |
103 | #if 0 | |
104 | #define CONFIG_BOOTDELAY -1 /* autoboot disabled */ | |
105 | #else | |
106 | #define CONFIG_BOOTDELAY 3 /* autoboot after 5 seconds */ | |
107 | #endif | |
108 | #define CONFIG_ZERO_BOOTDELAY_CHECK | |
109 | ||
110 | ||
111 | #undef CONFIG_BOOTARGS | |
32bf3d14 | 112 | /*#define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo" */ |
3a473b2a WD |
113 | |
114 | /* ronen - autoboot using tftp */ | |
115 | #if (CONFIG_BOOTDELAY >= 0) | |
116 | #define CONFIG_BOOTCOMMAND "tftpboot 0x400000 uImage;\ | |
fe126d8b WD |
117 | setenv bootargs ${bootargs} ${bootargs_root} nfsroot=${serverip}:${rootpath} \ |
118 | ip=${ipaddr}:${serverip}${bootargs_end}; bootm 0x400000; " | |
3a473b2a WD |
119 | |
120 | #define CONFIG_BOOTARGS "console=ttyS0,115200" | |
121 | ||
122 | #endif | |
123 | ||
124 | /* ronen - the u-boot.bin should be ~0x30000 bytes */ | |
125 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
126 | "burn_uboot_sep= tftp 100000 u-boot.bin;protect off all;era FFF00000 FFF4ffff; \ | |
127 | cp.b 100000 FFF00000 0x40000;protect on 1:0-4;\0" \ | |
128 | "burn_uboot_dep= tftp 100000 u-boot.bin;protect off all;era FFF00000 FFF7ffff; \ | |
129 | cp.b 100000 FFF00000 0x40000;protect on 1:0-7;\0" \ | |
130 | "bootargs_root=root=/dev/nfs rw\0" \ | |
131 | "bootargs_end=:::DB64460:eth0:none \0"\ | |
132 | "ethprime=mv_enet0\0"\ | |
fe126d8b WD |
133 | "standalone=fsload 0x400000 uImage;setenv bootargs ${bootargs} root=/dev/mtdblock/0 rw \ |
134 | ip=${ipaddr}:${serverip}${bootargs_end}; bootm 0x400000;\0" | |
3a473b2a WD |
135 | |
136 | /* --------------------------------------------------------------------------------------------------------------- */ | |
137 | /* New bootcommands for Marvell DB64460 c 2002 Ingo Assmus */ | |
138 | ||
139 | #define CONFIG_IPADDR 10.2.40.90 | |
140 | ||
141 | #define CONFIG_SERIAL "No. 1" | |
142 | #define CONFIG_SERVERIP 10.2.1.126 | |
143 | #define CONFIG_ROOTPATH /mnt/yellow_dog_mini | |
144 | ||
145 | ||
146 | #define CONFIG_TESTDRAMDATA y | |
147 | #define CONFIG_TESTDRAMADDRESS n | |
148 | #define CONFIG_TESETDRAMWALK n | |
149 | ||
150 | /* --------------------------------------------------------------------------------------------------------------- */ | |
151 | ||
152 | #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */ | |
6d0f6bcf | 153 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */ |
3a473b2a WD |
154 | |
155 | #undef CONFIG_WATCHDOG /* watchdog disabled */ | |
156 | #undef CONFIG_ALTIVEC /* undef to disable */ | |
157 | ||
5d2ebe1b JL |
158 | /* |
159 | * BOOTP options | |
160 | */ | |
161 | #define CONFIG_BOOTP_SUBNETMASK | |
162 | #define CONFIG_BOOTP_GATEWAY | |
163 | #define CONFIG_BOOTP_HOSTNAME | |
164 | #define CONFIG_BOOTP_BOOTPATH | |
165 | #define CONFIG_BOOTP_BOOTFILESIZE | |
166 | ||
167 | ||
700a0c64 WD |
168 | /* |
169 | * JFFS2 partitions | |
170 | * | |
171 | */ | |
172 | /* No command line, one static partition, whole device */ | |
68d7d651 | 173 | #undef CONFIG_CMD_MTDPARTS |
700a0c64 WD |
174 | #define CONFIG_JFFS2_DEV "nor1" |
175 | #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF | |
176 | #define CONFIG_JFFS2_PART_OFFSET 0x00000000 | |
3a473b2a | 177 | |
700a0c64 WD |
178 | /* mtdparts command line support */ |
179 | ||
180 | /* Use first bank for JFFS2, second bank contains U-Boot. | |
181 | * | |
182 | * Note: fake mtd_id's used, no linux mtd map file. | |
183 | */ | |
184 | /* | |
68d7d651 | 185 | #define CONFIG_CMD_MTDPARTS |
700a0c64 WD |
186 | #define MTDIDS_DEFAULT "nor1=db64460-1" |
187 | #define MTDPARTS_DEFAULT "mtdparts=db64460-1:-(jffs2)" | |
188 | */ | |
3a473b2a | 189 | |
3c3227f3 JL |
190 | |
191 | /* | |
192 | * Command line configuration. | |
193 | */ | |
194 | #include <config_cmd_default.h> | |
195 | ||
196 | #define CONFIG_CMD_ASKENV | |
197 | #define CONFIG_CMD_I2C | |
198 | #define CONFIG_CMD_EEPROM | |
199 | #define CONFIG_CMD_CACHE | |
200 | #define CONFIG_CMD_JFFS2 | |
201 | #define CONFIG_CMD_PCI | |
202 | #define CONFIG_CMD_NET | |
203 | ||
3a473b2a WD |
204 | |
205 | /* | |
206 | * Miscellaneous configurable options | |
207 | */ | |
6d0f6bcf JCPV |
208 | #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 |
209 | #define CONFIG_SYS_I2C_MULTI_EEPROMS | |
210 | #define CONFIG_SYS_I2C_SPEED 40000 /* I2C speed default */ | |
3a473b2a | 211 | |
6d0f6bcf JCPV |
212 | /* #define CONFIG_SYS_GT_DUAL_CPU also for JTAG even with one cpu */ |
213 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
214 | #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */ | |
3c3227f3 | 215 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 216 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
3a473b2a | 217 | #else |
6d0f6bcf | 218 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
3a473b2a | 219 | #endif |
6d0f6bcf JCPV |
220 | #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */ |
221 | #define CONFIG_SYS_MAXARGS 16 /* max number of command args */ | |
222 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */ | |
3a473b2a | 223 | |
6d0f6bcf JCPV |
224 | /*#define CONFIG_SYS_MEMTEST_START 0x00400000 memtest works on */ |
225 | /*#define CONFIG_SYS_MEMTEST_END 0x00C00000 4 ... 12 MB in DRAM */ | |
226 | /*#define CONFIG_SYS_MEMTEST_END 0x07c00000 4 ... 124 MB in DRAM */ | |
3a473b2a WD |
227 | |
228 | /* | |
6d0f6bcf | 229 | #define CONFIG_SYS_DRAM_TEST |
3a473b2a | 230 | * DRAM tests |
6d0f6bcf | 231 | * CONFIG_SYS_DRAM_TEST - enables the following tests. |
3a473b2a | 232 | * |
6d0f6bcf | 233 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test for shorted or open data lines |
3a473b2a WD |
234 | * Environment variable 'test_dram_data' must be |
235 | * set to 'y'. | |
6d0f6bcf | 236 | * CONFIG_SYS_DRAM_TEST_DATA - Enables test to verify that each word is uniquely |
3a473b2a WD |
237 | * addressable. Environment variable |
238 | * 'test_dram_address' must be set to 'y'. | |
6d0f6bcf | 239 | * CONFIG_SYS_DRAM_TEST_WALK - Enables test a 64-bit walking ones pattern test. |
3a473b2a WD |
240 | * This test takes about 6 minutes to test 64 MB. |
241 | * Environment variable 'test_dram_walk' must be | |
242 | * set to 'y'. | |
243 | */ | |
6d0f6bcf JCPV |
244 | #define CONFIG_SYS_DRAM_TEST |
245 | #if defined(CONFIG_SYS_DRAM_TEST) | |
246 | #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */ | |
247 | /* #define CONFIG_SYS_MEMTEST_END 0x00C00000 4 ... 12 MB in DRAM */ | |
248 | #define CONFIG_SYS_MEMTEST_END 0x07c00000 /* 4 ... 124 MB in DRAM */ | |
249 | #define CONFIG_SYS_DRAM_TEST_DATA | |
250 | #define CONFIG_SYS_DRAM_TEST_ADDRESS | |
251 | #define CONFIG_SYS_DRAM_TEST_WALK | |
252 | #endif /* CONFIG_SYS_DRAM_TEST */ | |
3a473b2a WD |
253 | |
254 | #undef CONFIG_DISPLAY_MEMMAP /* at the end of the bootprocess show the memory map */ | |
6d0f6bcf | 255 | #undef CONFIG_SYS_DISPLAY_DIMM_SPD_CONTENT /* show SPD content during boot */ |
3a473b2a | 256 | |
6d0f6bcf | 257 | #define CONFIG_SYS_LOAD_ADDR 0x00400000 /* default load address */ |
3a473b2a | 258 | |
6d0f6bcf | 259 | #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */ |
3a473b2a | 260 | /*ronen - this the Sys clock (cpu bus,internal dram and SDRAM) */ |
ee80fa7b | 261 | #define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz (CPU = 5*Bus = 666MHz) */ |
3a473b2a | 262 | |
6d0f6bcf JCPV |
263 | #define CONFIG_SYS_DDR_SDRAM_CYCLE_COUNT_LOP 7 /* define the SDRAM cycle count */ |
264 | #define CONFIG_SYS_DDR_SDRAM_CYCLE_COUNT_ROP 50 /* for 200MHZ -> 5.0 ns, 166MHZ -> 6.0, 133MHZ -> 7.50 ns */ | |
3a473b2a WD |
265 | |
266 | /*ronen - this is the Tclk (MV64460 core) */ | |
6d0f6bcf | 267 | #define CONFIG_SYS_TCLK 133000000 |
3a473b2a WD |
268 | |
269 | ||
6d0f6bcf | 270 | #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 } |
3a473b2a | 271 | |
6d0f6bcf JCPV |
272 | #define CONFIG_SYS_750FX_HID0 0x8000c084 |
273 | #define CONFIG_SYS_750FX_HID1 0x54800000 | |
274 | #define CONFIG_SYS_750FX_HID2 0x00000000 | |
3a473b2a WD |
275 | |
276 | /* | |
277 | * Low Level Configuration Settings | |
278 | * (address mappings, register initial values, etc.) | |
279 | * You should know what you are doing if you make changes here. | |
280 | */ | |
281 | ||
282 | /*----------------------------------------------------------------------- | |
283 | * Definitions for initial stack pointer and data area | |
284 | */ | |
285 | ||
286 | /* | |
6d0f6bcf | 287 | * When locking data in cache you should point the CONFIG_SYS_INIT_RAM_ADDRESS |
3a473b2a WD |
288 | * To an unused memory region. The stack will remain in cache until RAM |
289 | * is initialized | |
290 | */ | |
6d0f6bcf JCPV |
291 | #define CONFIG_SYS_INIT_RAM_LOCK |
292 | #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000 /* unused memory region */ | |
293 | #define CONFIG_SYS_INIT_RAM_END 0x1000 | |
294 | #define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for init data */ | |
295 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE) | |
3a473b2a WD |
296 | |
297 | #define RELOCATE_INTERNAL_RAM_ADDR | |
298 | #ifdef RELOCATE_INTERNAL_RAM_ADDR | |
6d0f6bcf | 299 | #define CONFIG_SYS_INTERNAL_RAM_ADDR 0xf8000000 |
3a473b2a WD |
300 | #endif |
301 | ||
302 | /*----------------------------------------------------------------------- | |
303 | * Start addresses for the final memory configuration | |
304 | * (Set up by the startup code) | |
6d0f6bcf | 305 | * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0 |
3a473b2a | 306 | */ |
6d0f6bcf | 307 | #define CONFIG_SYS_SDRAM_BASE 0x00000000 |
3a473b2a | 308 | /* Dummies for BAT 4-7 */ |
6d0f6bcf JCPV |
309 | #define CONFIG_SYS_SDRAM1_BASE 0x10000000 /* each 256 MByte */ |
310 | #define CONFIG_SYS_SDRAM2_BASE 0x20000000 | |
311 | #define CONFIG_SYS_SDRAM3_BASE 0x30000000 | |
312 | #define CONFIG_SYS_SDRAM4_BASE 0x40000000 | |
313 | #define CONFIG_SYS_FLASH_BASE 0xfff00000 | |
3a473b2a | 314 | |
6d0f6bcf | 315 | #define CONFIG_SYS_DFL_BOOTCS_BASE 0xff800000 |
3a473b2a WD |
316 | #define CONFIG_VERY_BIG_RAM /* we will use up to 256M memory for cause we are short of BATS*/ |
317 | ||
318 | #define BRIDGE_REG_BASE_BOOTM 0xfbe00000 /* this paramaters are used when booting the linux kernel */ | |
319 | #define UART_BASE_BOOTM 0xfbb00000 /* in order to be sync with the kernel parameters. */ | |
320 | #define PCI0_IO_BASE_BOOTM 0xfd000000 | |
321 | ||
6d0f6bcf JCPV |
322 | #define CONFIG_SYS_RESET_ADDRESS 0xfff00100 |
323 | #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */ | |
324 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE | |
325 | #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */ | |
3a473b2a WD |
326 | |
327 | /* areas to map different things with the GT in physical space */ | |
6d0f6bcf | 328 | #define CONFIG_SYS_DRAM_BANKS 4 |
3a473b2a WD |
329 | |
330 | /* What to put in the bats. */ | |
6d0f6bcf | 331 | #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000 |
3a473b2a WD |
332 | |
333 | /* Peripheral Device section */ | |
334 | ||
335 | /*******************************************************/ | |
336 | /* We have on the db64460 Board : */ | |
337 | /* GT-Chipset Register Area */ | |
338 | /* GT-Chipset internal SRAM 256k */ | |
339 | /* SRAM on external device module */ | |
340 | /* Real time clock on external device module */ | |
341 | /* dobble UART on external device module */ | |
342 | /* Data flash on external device module */ | |
343 | /* Boot flash on external device module */ | |
344 | /*******************************************************/ | |
6d0f6bcf JCPV |
345 | #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */ |
346 | #define CONFIG_SYS_DB64460_RESET_ADDR 0x14000000 /* After power on Reset the DB64460 is here */ | |
3a473b2a WD |
347 | |
348 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ | |
6d0f6bcf JCPV |
349 | #define CONFIG_SYS_GT_REGS 0xf1000000 /* GT Registers will be mapped here */ |
350 | #define CONFIG_SYS_DEV_BASE 0xfc000000 /* GT Devices CS start here */ | |
351 | ||
352 | #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE /* DEV_CS0 device modul sram */ | |
353 | #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE) /* DEV_CS1 device modul real time clock (rtc) */ | |
354 | #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE) /* DEV_CS2 device modul doubel uart (duart) */ | |
355 | #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE) /* DEV_CS3 device modul large flash */ | |
356 | ||
357 | #define CONFIG_SYS_DEV0_SIZE _8M /* db64460 sram @ 0xfc00.0000 */ | |
358 | #define CONFIG_SYS_DEV1_SIZE _8M /* db64460 rtc @ 0xfc80.0000 */ | |
359 | #define CONFIG_SYS_DEV2_SIZE _16M /* db64460 duart @ 0xfd00.0000 */ | |
360 | #define CONFIG_SYS_DEV3_SIZE _16M /* db64460 flash @ 0xfe00.0000 */ | |
3a473b2a WD |
361 | /*++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++++*/ |
362 | ||
363 | /* Reset values for Port behavior (8bit/ 32bit, etc.) only corrected by device width */ | |
6d0f6bcf JCPV |
364 | #define CONFIG_SYS_DEV0_PAR 0x8FEFFFFF /* 32Bit sram */ |
365 | #define CONFIG_SYS_DEV1_PAR 0x8FCFFFFF /* 8Bit rtc */ | |
366 | #define CONFIG_SYS_DEV2_PAR 0x8FCFFFFF /* 8Bit duart */ | |
367 | #define CONFIG_SYS_8BIT_BOOT_PAR 0x8FCFFFFF /* 8Bit flash */ | |
368 | #define CONFIG_SYS_32BIT_BOOT_PAR 0x8FEFFFFF /* 32Bit flash */ | |
3a473b2a WD |
369 | |
370 | /* c 4 a 8 2 4 1 c */ | |
371 | /* 33 22|2222|22 22|111 1|11 11|1 1 | | */ | |
372 | /* 10 98|7654|32 10|987 6|54 32|1 098|7 654|3 210 */ | |
373 | /* 11|00|0100|10 10|100|0 00|10 0|100 0|001 1|100 */ | |
374 | /* 3| 0|.... ..| 2| 4 | 0 | 4 | 8 | 3 | 4 */ | |
375 | ||
376 | ||
377 | /* ronen - update MPP Control MV64460*/ | |
6d0f6bcf JCPV |
378 | #define CONFIG_SYS_MPP_CONTROL_0 0x02222222 |
379 | #define CONFIG_SYS_MPP_CONTROL_1 0x11333011 | |
380 | #define CONFIG_SYS_MPP_CONTROL_2 0x40431111 | |
381 | #define CONFIG_SYS_MPP_CONTROL_3 0x00000044 | |
3a473b2a | 382 | |
6d0f6bcf | 383 | /*# define CONFIG_SYS_SERIAL_PORT_MUX 0x00000102 0=hiZ 1=MPSC0 2=ETH 0 and 2 RMII */ |
3a473b2a WD |
384 | |
385 | ||
6d0f6bcf | 386 | # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 1111 1001 0000 1111 1100 0000 0000 0000*/ |
3a473b2a WD |
387 | /* gpp[31] gpp[30] gpp[29] gpp[28] */ |
388 | /* gpp[27] gpp[24]*/ | |
389 | /* gpp[19:14] */ | |
390 | ||
391 | /* setup new config_value for MV64460 DDR-RAM !! */ | |
6d0f6bcf | 392 | # define CONFIG_SYS_SDRAM_CONFIG 0x58200400 /* 0x1400 copied from Dink32 bzw. VxWorks*/ |
3a473b2a | 393 | |
6d0f6bcf JCPV |
394 | #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE |
395 | #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */ | |
396 | #define CONFIG_SYS_INIT_CHAN1 | |
397 | #define CONFIG_SYS_INIT_CHAN2 | |
3a473b2a | 398 | |
6d0f6bcf | 399 | #define SRAM_BASE CONFIG_SYS_DEV0_SPACE |
3a473b2a WD |
400 | #define SRAM_SIZE 0x00100000 /* 1 MB of sram */ |
401 | ||
402 | ||
403 | /*----------------------------------------------------------------------- | |
404 | * PCI stuff | |
405 | *----------------------------------------------------------------------- | |
406 | */ | |
407 | ||
408 | #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */ | |
409 | #define PCI_HOST_FORCE 1 /* configure as pci host */ | |
410 | #define PCI_HOST_AUTO 2 /* detected via arbiter enable */ | |
411 | ||
412 | #define CONFIG_PCI /* include pci support */ | |
413 | #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */ | |
414 | #define CONFIG_PCI_PNP /* do pci plug-and-play */ | |
415 | #define CONFIG_EEPRO100 /* ronen - Support for Intel 82557/82559/82559ER chips */ | |
416 | ||
417 | /* PCI MEMORY MAP section */ | |
6d0f6bcf JCPV |
418 | #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000 |
419 | #define CONFIG_SYS_PCI0_MEM_SIZE _128M | |
420 | #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000 | |
421 | #define CONFIG_SYS_PCI1_MEM_SIZE _128M | |
3a473b2a | 422 | |
6d0f6bcf JCPV |
423 | #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE) |
424 | #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE) | |
3a473b2a WD |
425 | |
426 | /* PCI I/O MAP section */ | |
6d0f6bcf JCPV |
427 | #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000 |
428 | #define CONFIG_SYS_PCI0_IO_SIZE _16M | |
429 | #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000 | |
430 | #define CONFIG_SYS_PCI1_IO_SIZE _16M | |
3a473b2a | 431 | |
6d0f6bcf JCPV |
432 | #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE) |
433 | #define CONFIG_SYS_PCI0_IO_SPACE_PCI (CONFIG_SYS_PCI0_IO_BASE) /* ronen we want phy=bus 0x00000000 */ | |
434 | #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE) | |
435 | #define CONFIG_SYS_PCI1_IO_SPACE_PCI (CONFIG_SYS_PCI1_IO_BASE) /* ronen we want phy=bus 0x00000000 */ | |
3a473b2a WD |
436 | |
437 | #if defined (CONFIG_750CX) | |
6d0f6bcf | 438 | #define CONFIG_SYS_PCI_IDSEL 0x0 |
3a473b2a | 439 | #else |
6d0f6bcf | 440 | #define CONFIG_SYS_PCI_IDSEL 0x30 |
3a473b2a WD |
441 | #endif |
442 | /*---------------------------------------------------------------------- | |
443 | * Initial BAT mappings | |
444 | */ | |
445 | ||
446 | /* NOTES: | |
447 | * 1) GUARDED and WRITE_THRU not allowed in IBATS | |
448 | * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT | |
449 | */ | |
450 | ||
451 | /* SDRAM */ | |
6d0f6bcf JCPV |
452 | #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT) |
453 | #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) | |
454 | #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE) | |
455 | #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U | |
3a473b2a WD |
456 | |
457 | /* init ram */ | |
6d0f6bcf JCPV |
458 | #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE) |
459 | #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_256K | BATU_VS | BATU_VP) | |
460 | #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L | |
461 | #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U | |
3a473b2a WD |
462 | |
463 | /* PCI0, PCI1 in one BAT */ | |
6d0f6bcf JCPV |
464 | #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS |
465 | #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U | |
466 | #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) | |
467 | #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP) | |
3a473b2a WD |
468 | |
469 | /* GT regs, bootrom, all the devices, PCI I/O */ | |
6d0f6bcf JCPV |
470 | #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW) |
471 | #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M) | |
472 | #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE) | |
473 | #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U | |
3a473b2a WD |
474 | |
475 | /* I2C addresses for the two DIMM SPD chips */ | |
476 | #define DIMM0_I2C_ADDR 0x56 | |
477 | #define DIMM1_I2C_ADDR 0x54 | |
478 | ||
479 | /* | |
480 | * For booting Linux, the board info and command line data | |
481 | * have to be in the first 8 MB of memory, since this is | |
482 | * the maximum mapped by the Linux kernel during initialization. | |
483 | */ | |
6d0f6bcf | 484 | #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */ |
3a473b2a WD |
485 | |
486 | /*----------------------------------------------------------------------- | |
487 | * FLASH organization | |
488 | */ | |
6d0f6bcf JCPV |
489 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
490 | #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */ | |
3a473b2a | 491 | |
6d0f6bcf JCPV |
492 | #define CONFIG_SYS_EXTRA_FLASH_DEVICE DEVICE3 /* extra flash at device 3 */ |
493 | #define CONFIG_SYS_EXTRA_FLASH_WIDTH 4 /* 32 bit */ | |
494 | #define CONFIG_SYS_BOOT_FLASH_WIDTH 1 /* 8 bit */ | |
3a473b2a | 495 | |
6d0f6bcf JCPV |
496 | #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */ |
497 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */ | |
498 | #define CONFIG_SYS_FLASH_LOCK_TOUT 500 /* Timeout for Flash Lock (in ms) */ | |
499 | #define CONFIG_SYS_FLASH_CFI 1 | |
3a473b2a | 500 | |
5a1aceb0 | 501 | #define CONFIG_ENV_IS_IN_FLASH 1 |
0e8d1586 JCPV |
502 | #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */ |
503 | #define CONFIG_ENV_SECT_SIZE 0x10000 | |
504 | #define CONFIG_ENV_ADDR 0xFFF78000 /* Marvell 8-Bit Bootflash last sector */ | |
6d0f6bcf | 505 | /* #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE+CONFIG_SYS_MONITOR_LEN-CONFIG_ENV_SECT_SIZE) */ |
3a473b2a WD |
506 | |
507 | /*----------------------------------------------------------------------- | |
508 | * Cache Configuration | |
509 | */ | |
6d0f6bcf | 510 | #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */ |
3c3227f3 | 511 | #if defined(CONFIG_CMD_KGDB) |
6d0f6bcf | 512 | #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */ |
3a473b2a WD |
513 | #endif |
514 | ||
515 | /*----------------------------------------------------------------------- | |
516 | * L2CR setup -- make sure this is right for your board! | |
517 | * look in include/mpc74xx.h for the defines used here | |
518 | */ | |
519 | ||
6d0f6bcf | 520 | #define CONFIG_SYS_L2 |
3a473b2a WD |
521 | |
522 | ||
523 | #if defined (CONFIG_750CX) || defined (CONFIG_750FX) | |
524 | #define L2_INIT 0 | |
525 | #else | |
526 | ||
527 | #define L2_INIT 0 | |
528 | /* | |
529 | #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \ | |
530 | L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT) | |
531 | */ | |
532 | #endif | |
533 | ||
534 | #define L2_ENABLE (L2_INIT | L2CR_L2E) | |
535 | ||
6d0f6bcf | 536 | #define CONFIG_SYS_BOARD_ASM_INIT 1 |
3a473b2a WD |
537 | |
538 | #endif /* __CONFIG_H */ |