]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
cba69eee IC |
2 | /* |
3 | * (C) Copyright 2012-2012 Henrik Nordstrom <[email protected]> | |
4 | * | |
5 | * (C) Copyright 2007-2011 | |
6 | * Allwinner Technology Co., Ltd. <www.allwinnertech.com> | |
7 | * Tom Cubie <[email protected]> | |
8 | * | |
9 | * Configuration settings for the Allwinner sunxi series of boards. | |
cba69eee IC |
10 | */ |
11 | ||
12 | #ifndef _SUNXI_COMMON_CONFIG_H | |
13 | #define _SUNXI_COMMON_CONFIG_H | |
14 | ||
daf6d399 | 15 | #include <asm/arch/cpu.h> |
e049fe28 HG |
16 | #include <linux/stringify.h> |
17 | ||
77ef1369 SS |
18 | #ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT |
19 | /* | |
20 | * The U-Boot workarounds bugs in the outdated buggy sunxi-3.4 kernels at the | |
21 | * expense of restricting some features, so the regular machine id values can | |
22 | * be used. | |
23 | */ | |
24 | # define CONFIG_MACH_TYPE_COMPAT_REV 0 | |
25 | #else | |
26 | /* | |
27 | * A compatibility guard to prevent loading outdated buggy sunxi-3.4 kernels. | |
28 | * Only sunxi-3.4 kernels with appropriate fixes applied are able to pass | |
29 | * beyond the machine id check. | |
30 | */ | |
31 | # define CONFIG_MACH_TYPE_COMPAT_REV 1 | |
32 | #endif | |
33 | ||
d29adf8e AP |
34 | #ifdef CONFIG_ARM64 |
35 | #define CONFIG_BUILD_TARGET "u-boot.itb" | |
e628f008 | 36 | #define CONFIG_SYS_BOOTM_LEN (32 << 20) |
d29adf8e AP |
37 | #endif |
38 | ||
cba69eee | 39 | /* Serial & console */ |
cba69eee IC |
40 | #define CONFIG_SYS_NS16550_SERIAL |
41 | /* ns16550 reg in the low bits of cpu reg */ | |
cba69eee | 42 | #define CONFIG_SYS_NS16550_CLK 24000000 |
4fb60552 | 43 | #ifndef CONFIG_DM_SERIAL |
1a81cf83 SG |
44 | # define CONFIG_SYS_NS16550_REG_SIZE -4 |
45 | # define CONFIG_SYS_NS16550_COM1 SUNXI_UART0_BASE | |
46 | # define CONFIG_SYS_NS16550_COM2 SUNXI_UART1_BASE | |
47 | # define CONFIG_SYS_NS16550_COM3 SUNXI_UART2_BASE | |
48 | # define CONFIG_SYS_NS16550_COM4 SUNXI_UART3_BASE | |
49 | # define CONFIG_SYS_NS16550_COM5 SUNXI_R_UART_BASE | |
50 | #endif | |
cba69eee | 51 | |
8a65f69c | 52 | /* CPU */ |
e4916e85 | 53 | #define COUNTER_FREQUENCY 24000000 |
8a65f69c | 54 | |
e049fe28 HG |
55 | /* |
56 | * The DRAM Base differs between some models. We cannot use macros for the | |
57 | * CONFIG_FOO defines which contain the DRAM base address since they end | |
58 | * up unexpanded in include/autoconf.mk . | |
59 | * | |
60 | * So we have to have this #ifdef #else #endif block for these. | |
61 | */ | |
62 | #ifdef CONFIG_MACH_SUN9I | |
63 | #define SDRAM_OFFSET(x) 0x2##x | |
64 | #define CONFIG_SYS_SDRAM_BASE 0x20000000 | |
65 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* default load address */ | |
ff42d107 HG |
66 | /* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here |
67 | * since it needs to fit in with the other values. By also #defining it | |
68 | * we get warnings if the Kconfig value mismatches. */ | |
69 | #define CONFIG_SPL_STACK_R_ADDR 0x2fe00000 | |
e049fe28 HG |
70 | #define CONFIG_SPL_BSS_START_ADDR 0x2ff80000 |
71 | #else | |
72 | #define SDRAM_OFFSET(x) 0x4##x | |
cba69eee | 73 | #define CONFIG_SYS_SDRAM_BASE 0x40000000 |
e049fe28 | 74 | #define CONFIG_SYS_LOAD_ADDR 0x42000000 /* default load address */ |
c199489f | 75 | /* V3s do not have enough memory to place code at 0x4a000000 */ |
ff42d107 HG |
76 | /* Note SPL_STACK_R_ADDR is set through Kconfig, we include it here |
77 | * since it needs to fit in with the other values. By also #defining it | |
78 | * we get warnings if the Kconfig value mismatches. */ | |
79 | #define CONFIG_SPL_STACK_R_ADDR 0x4fe00000 | |
e049fe28 HG |
80 | #define CONFIG_SPL_BSS_START_ADDR 0x4ff80000 |
81 | #endif | |
82 | ||
83 | #define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 /* 512 KiB */ | |
e049fe28 | 84 | |
77fe9887 HG |
85 | /* |
86 | * The A80's A1 sram starts at 0x00010000 rather then at 0x00000000 and is | |
87 | * slightly bigger. Note that it is possible to map the first 32 KiB of the | |
88 | * A1 at 0x00000000 like with older SoCs by writing 0x16aa0001 to the | |
89 | * undocumented 0x008000e0 SYS_CTRL register. Where the 16aa is a key and | |
90 | * the 1 actually activates the mapping of the first 32 KiB to 0x00000000. | |
cadc7c20 IZ |
91 | * A64 and H5 also has SRAM A1 at 0x00010000, but no magic remap register |
92 | * is known yet. | |
93 | * H6 has SRAM A1 at 0x00020000. | |
77fe9887 | 94 | */ |
cadc7c20 IZ |
95 | #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SUNXI_SRAM_ADDRESS |
96 | /* FIXME: this may be larger on some SoCs */ | |
97 | #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* 32 KiB */ | |
cba69eee IC |
98 | |
99 | #define CONFIG_SYS_INIT_SP_OFFSET \ | |
100 | (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) | |
101 | #define CONFIG_SYS_INIT_SP_ADDR \ | |
102 | (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_SP_OFFSET) | |
103 | ||
cba69eee IC |
104 | #define PHYS_SDRAM_0 CONFIG_SYS_SDRAM_BASE |
105 | #define PHYS_SDRAM_0_SIZE 0x80000000 /* 2 GiB */ | |
106 | ||
a6e50a88 | 107 | #ifdef CONFIG_AHCI |
a6e50a88 IC |
108 | #define CONFIG_SCSI_AHCI_PLAT |
109 | #define CONFIG_SUNXI_AHCI | |
0751b138 | 110 | #define CONFIG_SYS_64BIT_LBA |
a6e50a88 IC |
111 | #define CONFIG_SYS_SCSI_MAX_SCSI_ID 1 |
112 | #define CONFIG_SYS_SCSI_MAX_LUN 1 | |
113 | #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \ | |
114 | CONFIG_SYS_SCSI_MAX_LUN) | |
a6e50a88 IC |
115 | #endif |
116 | ||
cba69eee IC |
117 | #define CONFIG_SETUP_MEMORY_TAGS |
118 | #define CONFIG_CMDLINE_TAG | |
119 | #define CONFIG_INITRD_TAG | |
9f852211 | 120 | #define CONFIG_SERIAL_TAG |
cba69eee | 121 | |
e5268616 | 122 | #ifdef CONFIG_NAND_SUNXI |
a0dfa88b | 123 | #define CONFIG_SYS_NAND_MAX_ECCPOS 1664 |
4ccae81c BB |
124 | #define CONFIG_SYS_NAND_ONFI_DETECTION |
125 | #define CONFIG_SYS_MAX_NAND_DEVICE 8 | |
960caeba PZ |
126 | #endif |
127 | ||
19e99fb4 | 128 | #ifdef CONFIG_SPL_SPI_SUNXI |
19e99fb4 SS |
129 | #define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000 |
130 | #endif | |
131 | ||
e24ea55c | 132 | /* mmc config */ |
44c79879 | 133 | #ifdef CONFIG_MMC |
e24ea55c | 134 | #define CONFIG_MMC_SUNXI_SLOT 0 |
fb1c43cc MR |
135 | #endif |
136 | ||
137 | #if defined(CONFIG_ENV_IS_IN_MMC) | |
99219664 MR |
138 | |
139 | #ifdef CONFIG_ARM64 | |
140 | /* | |
141 | * This is actually (CONFIG_ENV_OFFSET - | |
142 | * (CONFIG_SYS_MMCSD_RAW_MODE_U_BOOT_SECTOR * 512)), but the value will be used | |
143 | * directly in a makefile, without the preprocessor expansion. | |
144 | */ | |
145 | #define CONFIG_BOARD_SIZE_LIMIT 0x7e000 | |
146 | #endif | |
147 | ||
de86fc38 MR |
148 | #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 |
149 | /* If we have two devices (most likely eMMC + MMC), favour the eMMC */ | |
150 | #define CONFIG_SYS_MMC_ENV_DEV 1 | |
151 | #else | |
152 | /* Otherwise, use the only device we have */ | |
153 | #define CONFIG_SYS_MMC_ENV_DEV 0 | |
154 | #endif | |
ae042beb | 155 | #define CONFIG_SYS_MMC_MAX_DEVICE 4 |
d6a7e0cb MR |
156 | #elif defined(CONFIG_ENV_IS_NOWHERE) |
157 | #define CONFIG_ENV_SIZE (128 << 10) | |
ff2b47f6 | 158 | #endif |
e24ea55c | 159 | |
c199489f | 160 | #ifndef CONFIG_MACH_SUN8I_V3S |
5c965ed9 HG |
161 | /* 64MB of malloc() pool */ |
162 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (64 << 20)) | |
c199489f IZ |
163 | #else |
164 | /* 2MB of malloc() pool */ | |
165 | #define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (2 << 20)) | |
166 | #endif | |
cba69eee IC |
167 | |
168 | /* | |
169 | * Miscellaneous configurable options | |
170 | */ | |
06beadb0 IC |
171 | #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */ |
172 | #define CONFIG_SYS_PBSIZE 1024 /* Print Buffer Size */ | |
cba69eee | 173 | |
cba69eee | 174 | /* standalone support */ |
e049fe28 | 175 | #define CONFIG_STANDALONE_LOAD_ADDR CONFIG_SYS_LOAD_ADDR |
cba69eee | 176 | |
cba69eee IC |
177 | /* FLASH and environment organization */ |
178 | ||
fa5e1020 | 179 | #define CONFIG_SYS_MONITOR_LEN (768 << 10) /* 768 KiB */ |
cba69eee | 180 | |
eb77f5c9 | 181 | #ifndef CONFIG_ARM64 /* AArch64 FEL support is not ready yet */ |
942cb0b6 | 182 | #define CONFIG_SPL_BOARD_LOAD_IMAGE |
eb77f5c9 | 183 | #endif |
942cb0b6 | 184 | |
cadc7c20 IZ |
185 | /* |
186 | * We cannot use expressions here, because expressions won't be evaluated in | |
187 | * autoconf.mk. | |
188 | */ | |
189 | #if CONFIG_SUNXI_SRAM_ADDRESS == 0x10000 | |
7f0ef5a9 SS |
190 | #define CONFIG_SPL_TEXT_BASE 0x10060 /* sram start+header */ |
191 | #define CONFIG_SPL_MAX_SIZE 0x7fa0 /* 32 KiB */ | |
54522c92 AP |
192 | #ifdef CONFIG_ARM64 |
193 | /* end of SRAM A2 for now, as SRAM A1 is pretty tight for an ARM64 build */ | |
194 | #define LOW_LEVEL_SRAM_STACK 0x00054000 | |
195 | #else | |
bc613d85 | 196 | #define LOW_LEVEL_SRAM_STACK 0x00018000 |
54522c92 | 197 | #endif /* !CONFIG_ARM64 */ |
e5715e71 IZ |
198 | #elif CONFIG_SUNXI_SRAM_ADDRESS == 0x20000 |
199 | #define CONFIG_SPL_TEXT_BASE 0x20060 /* sram start+header */ | |
200 | #define CONFIG_SPL_MAX_SIZE 0x7fa0 /* 32 KiB */ | |
201 | /* end of SRAM A2 on H6 for now */ | |
202 | #define LOW_LEVEL_SRAM_STACK 0x00118000 | |
d96ebc46 | 203 | #else |
7f0ef5a9 SS |
204 | #define CONFIG_SPL_TEXT_BASE 0x60 /* sram start+header */ |
205 | #define CONFIG_SPL_MAX_SIZE 0x5fa0 /* 24KB on sun4i/sun7i */ | |
bc613d85 | 206 | #define LOW_LEVEL_SRAM_STACK 0x00008000 /* End of sram */ |
d96ebc46 | 207 | #endif |
50827a59 | 208 | |
bc613d85 AP |
209 | #define CONFIG_SPL_STACK LOW_LEVEL_SRAM_STACK |
210 | ||
50827a59 IC |
211 | #define CONFIG_SPL_PAD_TO 32768 /* decimal for 'dd' */ |
212 | ||
cba69eee | 213 | |
6620377e | 214 | /* I2C */ |
0d8382ae JW |
215 | #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ |
216 | defined CONFIG_SY8106A_POWER | |
ad40610b HG |
217 | #endif |
218 | ||
6c739c5d PK |
219 | #if defined CONFIG_I2C0_ENABLE || defined CONFIG_I2C1_ENABLE || \ |
220 | defined CONFIG_I2C2_ENABLE || defined CONFIG_I2C3_ENABLE || \ | |
9d082687 | 221 | defined CONFIG_I2C4_ENABLE || defined CONFIG_R_I2C_ENABLE |
6620377e | 222 | #define CONFIG_SYS_I2C_MVTWSI |
a8f01ccf JS |
223 | #ifndef CONFIG_DM_I2C |
224 | #define CONFIG_SYS_I2C | |
6620377e HG |
225 | #define CONFIG_SYS_I2C_SPEED 400000 |
226 | #define CONFIG_SYS_I2C_SLAVE 0x7f | |
8b2db32a | 227 | #endif |
a8f01ccf | 228 | #endif |
55410089 HG |
229 | |
230 | #if defined CONFIG_VIDEO_LCD_PANEL_I2C && !(defined CONFIG_SPL_BUILD) | |
231 | #define CONFIG_SYS_I2C_SOFT | |
232 | #define CONFIG_SYS_I2C_SOFT_SPEED 50000 | |
233 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0x00 | |
55410089 HG |
234 | /* We use pin names in Kconfig and sunxi_name_to_gpio() */ |
235 | #define CONFIG_SOFT_I2C_GPIO_SDA soft_i2c_gpio_sda | |
236 | #define CONFIG_SOFT_I2C_GPIO_SCL soft_i2c_gpio_scl | |
237 | #ifndef __ASSEMBLY__ | |
238 | extern int soft_i2c_gpio_sda; | |
239 | extern int soft_i2c_gpio_scl; | |
240 | #endif | |
1fc42018 HG |
241 | #define CONFIG_VIDEO_LCD_I2C_BUS 0 /* The lcd panel soft i2c is bus 0 */ |
242 | #define CONFIG_SYS_SPD_BUS_NUM 1 /* And the axp209 i2c bus is bus 1 */ | |
243 | #else | |
244 | #define CONFIG_SYS_SPD_BUS_NUM 0 /* The axp209 i2c bus is bus 0 */ | |
245 | #define CONFIG_VIDEO_LCD_I2C_BUS -1 /* NA, but necessary to compile */ | |
55410089 HG |
246 | #endif |
247 | ||
14bc66bd | 248 | /* PMU */ |
95ab8fee | 249 | #if defined CONFIG_AXP152_POWER || defined CONFIG_AXP209_POWER || \ |
0d8382ae JW |
250 | defined CONFIG_AXP221_POWER || defined CONFIG_AXP818_POWER || \ |
251 | defined CONFIG_SY8106A_POWER | |
14bc66bd HN |
252 | #endif |
253 | ||
a5da3c83 | 254 | #ifdef CONFIG_REQUIRE_SERIAL_CONSOLE |
f3133962 HG |
255 | #if CONFIG_CONS_INDEX == 1 |
256 | #ifdef CONFIG_MACH_SUN9I | |
257 | #define OF_STDOUT_PATH "/soc/serial@07000000:115200" | |
258 | #else | |
259 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28000:115200" | |
260 | #endif | |
261 | #elif CONFIG_CONS_INDEX == 2 && defined(CONFIG_MACH_SUN5I) | |
262 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28400:115200" | |
5cd83b11 LI |
263 | #elif CONFIG_CONS_INDEX == 3 && defined(CONFIG_MACH_SUN8I) |
264 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01c28800:115200" | |
f3133962 HG |
265 | #elif CONFIG_CONS_INDEX == 5 && defined(CONFIG_MACH_SUN8I) |
266 | #define OF_STDOUT_PATH "/soc@01c00000/serial@01f02800:115200" | |
267 | #else | |
268 | #error Unsupported console port nr. Please fix stdout-path in sunxi-common.h. | |
269 | #endif | |
a5da3c83 | 270 | #endif /* ifdef CONFIG_REQUIRE_SERIAL_CONSOLE */ |
f3133962 | 271 | |
abce2c62 IC |
272 | /* GPIO */ |
273 | #define CONFIG_SUNXI_GPIO | |
abce2c62 | 274 | |
401a3ca0 | 275 | #ifdef CONFIG_VIDEO_SUNXI |
7f2c521f | 276 | /* |
5633a296 HG |
277 | * The amount of RAM to keep free at the top of RAM when relocating u-boot, |
278 | * to use as framebuffer. This must be a multiple of 4096. | |
7f2c521f | 279 | */ |
5c965ed9 | 280 | #define CONFIG_SUNXI_MAX_FB_SIZE (16 << 20) |
7f2c521f | 281 | |
7f2c521f | 282 | #define CONFIG_VIDEO_LOGO |
be8ec633 | 283 | #define CONFIG_VIDEO_STD_TIMINGS |
75481607 | 284 | #define CONFIG_I2C_EDID |
58332f89 | 285 | #define VIDEO_LINE_LEN (pGD->plnSizeX) |
7f2c521f LV |
286 | |
287 | /* allow both serial and cfb console. */ | |
7f2c521f | 288 | /* stop x86 thinking in cfbconsole from trying to init a pc keyboard */ |
7f2c521f | 289 | |
401a3ca0 | 290 | #endif /* CONFIG_VIDEO_SUNXI */ |
7f2c521f | 291 | |
c26fb9db | 292 | /* Ethernet support */ |
c26fb9db | 293 | |
6ff005cf | 294 | #ifdef CONFIG_SUN7I_GMAC |
1eae8f66 | 295 | #define CONFIG_PHY_REALTEK |
5835823d IC |
296 | #endif |
297 | ||
2582ca0d | 298 | #ifdef CONFIG_USB_EHCI_HCD |
6a72e804 HG |
299 | #define CONFIG_USB_OHCI_NEW |
300 | #define CONFIG_USB_OHCI_SUNXI | |
301 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 1 | |
1a800f7a HG |
302 | #endif |
303 | ||
86b49093 | 304 | #ifdef CONFIG_USB_KEYBOARD |
86b49093 | 305 | #define CONFIG_PREBOOT |
86b49093 HG |
306 | #endif |
307 | ||
b41d7d05 JL |
308 | #define CONFIG_MISC_INIT_R |
309 | ||
cba69eee | 310 | #ifndef CONFIG_SPL_BUILD |
2ec3a612 | 311 | |
671f9ad8 AP |
312 | #ifdef CONFIG_ARM64 |
313 | /* | |
314 | * Boards seem to come with at least 512MB of DRAM. | |
315 | * The kernel should go at 512K, which is the default text offset (that will | |
316 | * be adjusted at runtime if needed). | |
317 | * There is no compression for arm64 kernels (yet), so leave some space | |
318 | * for really big kernels, say 256MB for now. | |
319 | * Scripts, PXE and DTBs should go afterwards, leaving the rest for the initrd. | |
320 | * Align the initrd to a 2MB page. | |
321 | */ | |
c199489f | 322 | #define BOOTM_SIZE __stringify(0xa000000) |
671f9ad8 AP |
323 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(0080000)) |
324 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(FA00000)) | |
325 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(FC00000)) | |
326 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(FD00000)) | |
327 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(FE00000)) | |
328 | ||
329 | #else | |
8c95c556 | 330 | /* |
5c965ed9 | 331 | * 160M RAM (256M minimum minus 64MB heap + 32MB for u-boot, stack, fb, etc. |
8c95c556 HG |
332 | * 32M uncompressed kernel, 16M compressed kernel, 1M fdt, |
333 | * 1M script, 1M pxe and the ramdisk at the end. | |
334 | */ | |
c199489f IZ |
335 | #ifndef CONFIG_MACH_SUN8I_V3S |
336 | #define BOOTM_SIZE __stringify(0xa000000) | |
2a909c5f SS |
337 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(2000000)) |
338 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(3000000)) | |
339 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(3100000)) | |
340 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(3200000)) | |
341 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(3300000)) | |
c199489f IZ |
342 | #else |
343 | /* | |
344 | * 64M RAM minus 2MB heap + 16MB for u-boot, stack, fb, etc. | |
345 | * 16M uncompressed kernel, 8M compressed kernel, 1M fdt, | |
346 | * 1M script, 1M pxe and the ramdisk at the end. | |
347 | */ | |
348 | #define BOOTM_SIZE __stringify(0x2e00000) | |
349 | #define KERNEL_ADDR_R __stringify(SDRAM_OFFSET(1000000)) | |
350 | #define FDT_ADDR_R __stringify(SDRAM_OFFSET(1800000)) | |
351 | #define SCRIPT_ADDR_R __stringify(SDRAM_OFFSET(1900000)) | |
352 | #define PXEFILE_ADDR_R __stringify(SDRAM_OFFSET(1A00000)) | |
353 | #define RAMDISK_ADDR_R __stringify(SDRAM_OFFSET(1B00000)) | |
354 | #endif | |
671f9ad8 | 355 | #endif |
2a909c5f | 356 | |
846e3254 | 357 | #define MEM_LAYOUT_ENV_SETTINGS \ |
c199489f | 358 | "bootm_size=" BOOTM_SIZE "\0" \ |
2a909c5f SS |
359 | "kernel_addr_r=" KERNEL_ADDR_R "\0" \ |
360 | "fdt_addr_r=" FDT_ADDR_R "\0" \ | |
361 | "scriptaddr=" SCRIPT_ADDR_R "\0" \ | |
362 | "pxefile_addr_r=" PXEFILE_ADDR_R "\0" \ | |
363 | "ramdisk_addr_r=" RAMDISK_ADDR_R "\0" | |
364 | ||
365 | #define DFU_ALT_INFO_RAM \ | |
366 | "dfu_alt_info_ram=" \ | |
367 | "kernel ram " KERNEL_ADDR_R " 0x1000000;" \ | |
368 | "fdt ram " FDT_ADDR_R " 0x100000;" \ | |
369 | "ramdisk ram " RAMDISK_ADDR_R " 0x4000000\0" | |
846e3254 | 370 | |
41f8e9f5 | 371 | #ifdef CONFIG_MMC |
5a37a400 | 372 | #if CONFIG_MMC_SUNXI_SLOT_EXTRA != -1 |
de86fc38 MR |
373 | #define BOOTENV_DEV_MMC_AUTO(devtypeu, devtypel, instance) \ |
374 | BOOTENV_DEV_MMC(MMC, mmc, 0) \ | |
375 | BOOTENV_DEV_MMC(MMC, mmc, 1) \ | |
376 | "bootcmd_mmc_auto=" \ | |
377 | "if test ${mmc_bootdev} -eq 1; then " \ | |
378 | "run bootcmd_mmc1; " \ | |
379 | "run bootcmd_mmc0; " \ | |
380 | "elif test ${mmc_bootdev} -eq 0; then " \ | |
381 | "run bootcmd_mmc0; " \ | |
382 | "run bootcmd_mmc1; " \ | |
383 | "fi\0" | |
384 | ||
385 | #define BOOTENV_DEV_NAME_MMC_AUTO(devtypeu, devtypel, instance) \ | |
386 | "mmc_auto " | |
387 | ||
388 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC_AUTO, mmc_auto, na) | |
5a37a400 | 389 | #else |
de86fc38 | 390 | #define BOOT_TARGET_DEVICES_MMC(func) func(MMC, mmc, 0) |
5a37a400 | 391 | #endif |
41f8e9f5 CYT |
392 | #else |
393 | #define BOOT_TARGET_DEVICES_MMC(func) | |
394 | #endif | |
395 | ||
2ec3a612 HG |
396 | #ifdef CONFIG_AHCI |
397 | #define BOOT_TARGET_DEVICES_SCSI(func) func(SCSI, scsi, 0) | |
398 | #else | |
399 | #define BOOT_TARGET_DEVICES_SCSI(func) | |
400 | #endif | |
401 | ||
2582ca0d | 402 | #ifdef CONFIG_USB_STORAGE |
859b3f14 CYT |
403 | #define BOOT_TARGET_DEVICES_USB(func) func(USB, usb, 0) |
404 | #else | |
405 | #define BOOT_TARGET_DEVICES_USB(func) | |
406 | #endif | |
407 | ||
f3b589c0 BN |
408 | /* FEL boot support, auto-execute boot.scr if a script address was provided */ |
409 | #define BOOTENV_DEV_FEL(devtypeu, devtypel, instance) \ | |
410 | "bootcmd_fel=" \ | |
411 | "if test -n ${fel_booted} && test -n ${fel_scriptaddr}; then " \ | |
412 | "echo '(FEL boot)'; " \ | |
413 | "source ${fel_scriptaddr}; " \ | |
414 | "fi\0" | |
415 | #define BOOTENV_DEV_NAME_FEL(devtypeu, devtypel, instance) \ | |
416 | "fel " | |
417 | ||
2ec3a612 | 418 | #define BOOT_TARGET_DEVICES(func) \ |
f3b589c0 | 419 | func(FEL, fel, na) \ |
41f8e9f5 | 420 | BOOT_TARGET_DEVICES_MMC(func) \ |
2ec3a612 | 421 | BOOT_TARGET_DEVICES_SCSI(func) \ |
859b3f14 | 422 | BOOT_TARGET_DEVICES_USB(func) \ |
2ec3a612 HG |
423 | func(PXE, pxe, na) \ |
424 | func(DHCP, dhcp, na) | |
425 | ||
3b824025 HG |
426 | #ifdef CONFIG_OLD_SUNXI_KERNEL_COMPAT |
427 | #define BOOTCMD_SUNXI_COMPAT \ | |
428 | "bootcmd_sunxi_compat=" \ | |
429 | "setenv root /dev/mmcblk0p3 rootwait; " \ | |
430 | "if ext2load mmc 0 0x44000000 uEnv.txt; then " \ | |
431 | "echo Loaded environment from uEnv.txt; " \ | |
432 | "env import -t 0x44000000 ${filesize}; " \ | |
433 | "fi; " \ | |
434 | "setenv bootargs console=${console} root=${root} ${extraargs}; " \ | |
435 | "ext2load mmc 0 0x43000000 script.bin && " \ | |
436 | "ext2load mmc 0 0x48000000 uImage && " \ | |
437 | "bootm 0x48000000\0" | |
438 | #else | |
439 | #define BOOTCMD_SUNXI_COMPAT | |
440 | #endif | |
441 | ||
2ec3a612 HG |
442 | #include <config_distro_bootcmd.h> |
443 | ||
86b49093 HG |
444 | #ifdef CONFIG_USB_KEYBOARD |
445 | #define CONSOLE_STDIN_SETTINGS \ | |
446 | "preboot=usb start\0" \ | |
447 | "stdin=serial,usbkbd\0" | |
448 | #else | |
7f2c521f LV |
449 | #define CONSOLE_STDIN_SETTINGS \ |
450 | "stdin=serial\0" | |
86b49093 | 451 | #endif |
7f2c521f LV |
452 | |
453 | #ifdef CONFIG_VIDEO | |
454 | #define CONSOLE_STDOUT_SETTINGS \ | |
455 | "stdout=serial,vga\0" \ | |
456 | "stderr=serial,vga\0" | |
56009451 JS |
457 | #elif CONFIG_DM_VIDEO |
458 | #define CONFIG_SYS_WHITE_ON_BLACK | |
459 | #define CONSOLE_STDOUT_SETTINGS \ | |
460 | "stdout=serial,vidconsole\0" \ | |
461 | "stderr=serial,vidconsole\0" | |
7f2c521f LV |
462 | #else |
463 | #define CONSOLE_STDOUT_SETTINGS \ | |
464 | "stdout=serial\0" \ | |
465 | "stderr=serial\0" | |
466 | #endif | |
467 | ||
c8564b24 MR |
468 | #ifdef CONFIG_MTDIDS_DEFAULT |
469 | #define SUNXI_MTDIDS_DEFAULT \ | |
470 | "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" | |
471 | #else | |
472 | #define SUNXI_MTDIDS_DEFAULT | |
473 | #endif | |
474 | ||
475 | #ifdef CONFIG_MTDPARTS_DEFAULT | |
476 | #define SUNXI_MTDPARTS_DEFAULT \ | |
477 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" | |
478 | #else | |
479 | #define SUNXI_MTDPARTS_DEFAULT | |
480 | #endif | |
481 | ||
c53654fc MR |
482 | #define PARTS_DEFAULT \ |
483 | "name=loader1,start=8k,size=32k,uuid=${uuid_gpt_loader1};" \ | |
484 | "name=loader2,size=984k,uuid=${uuid_gpt_loader2};" \ | |
485 | "name=esp,size=128M,bootable,uuid=${uuid_gpt_esp};" \ | |
486 | "name=system,size=-,uuid=${uuid_gpt_system};" | |
487 | ||
488 | #define UUID_GPT_ESP "c12a7328-f81f-11d2-ba4b-00a0c93ec93b" | |
489 | ||
490 | #ifdef CONFIG_ARM64 | |
491 | #define UUID_GPT_SYSTEM "b921b045-1df0-41c3-af44-4c6f280d3fae" | |
492 | #else | |
493 | #define UUID_GPT_SYSTEM "69dad710-2ce4-4e3c-b16c-21a1d49abed3" | |
494 | #endif | |
495 | ||
7f2c521f LV |
496 | #define CONSOLE_ENV_SETTINGS \ |
497 | CONSOLE_STDIN_SETTINGS \ | |
498 | CONSOLE_STDOUT_SETTINGS | |
499 | ||
2eff3b71 AF |
500 | #ifdef CONFIG_ARM64 |
501 | #define FDTFILE "allwinner/" CONFIG_DEFAULT_DEVICE_TREE ".dtb" | |
502 | #else | |
503 | #define FDTFILE CONFIG_DEFAULT_DEVICE_TREE ".dtb" | |
504 | #endif | |
505 | ||
2ec3a612 | 506 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
7f2c521f | 507 | CONSOLE_ENV_SETTINGS \ |
846e3254 | 508 | MEM_LAYOUT_ENV_SETTINGS \ |
2a909c5f | 509 | DFU_ALT_INFO_RAM \ |
2eff3b71 | 510 | "fdtfile=" FDTFILE "\0" \ |
846e3254 | 511 | "console=ttyS0,115200\0" \ |
c8564b24 MR |
512 | SUNXI_MTDIDS_DEFAULT \ |
513 | SUNXI_MTDPARTS_DEFAULT \ | |
c53654fc MR |
514 | "uuid_gpt_esp=" UUID_GPT_ESP "\0" \ |
515 | "uuid_gpt_system=" UUID_GPT_SYSTEM "\0" \ | |
516 | "partitions=" PARTS_DEFAULT "\0" \ | |
3b824025 | 517 | BOOTCMD_SUNXI_COMPAT \ |
2ec3a612 HG |
518 | BOOTENV |
519 | ||
520 | #else /* ifndef CONFIG_SPL_BUILD */ | |
521 | #define CONFIG_EXTRA_ENV_SETTINGS | |
cba69eee IC |
522 | #endif |
523 | ||
524 | #endif /* _SUNXI_COMMON_CONFIG_H */ |