]> Git Repo - J-u-boot.git/blame - drivers/serial/serial_zynq.c
efi_selftest: simplify Makefile
[J-u-boot.git] / drivers / serial / serial_zynq.c
CommitLineData
83d290c5 1// SPDX-License-Identifier: GPL-2.0+
194846f3
MS
2/*
3 * Copyright (C) 2012 Michal Simek <[email protected]>
4 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
194846f3
MS
5 */
6
59da82ef 7#include <clk.h>
194846f3 8#include <common.h>
42800ffa
SG
9#include <debug_uart.h>
10#include <dm.h>
c54c0a4c 11#include <errno.h>
c9416b92 12#include <fdtdec.h>
f7ae49fc 13#include <log.h>
194846f3
MS
14#include <watchdog.h>
15#include <asm/io.h>
336d4615 16#include <dm/device_compat.h>
cd93d625 17#include <linux/bitops.h>
194846f3
MS
18#include <linux/compiler.h>
19#include <serial.h>
61b29b82 20#include <linux/err.h>
194846f3 21
c9a2c47b 22#define ZYNQ_UART_SR_TXACTIVE BIT(11) /* TX active */
e90d2659 23#define ZYNQ_UART_SR_TXFULL BIT(4) /* TX FIFO full */
c9a2c47b
MS
24#define ZYNQ_UART_SR_RXEMPTY BIT(1) /* RX FIFO empty */
25
26#define ZYNQ_UART_CR_TX_EN BIT(4) /* TX enabled */
27#define ZYNQ_UART_CR_RX_EN BIT(2) /* RX enabled */
28#define ZYNQ_UART_CR_TXRST BIT(1) /* TX logic reset */
29#define ZYNQ_UART_CR_RXRST BIT(0) /* RX logic reset */
194846f3
MS
30
31#define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
32
194846f3 33struct uart_zynq {
a2425e62
MS
34 u32 control; /* 0x0 - Control Register [8:0] */
35 u32 mode; /* 0x4 - Mode Register [10:0] */
194846f3 36 u32 reserved1[4];
a2425e62 37 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
194846f3 38 u32 reserved2[4];
a2425e62
MS
39 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
40 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
41 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
194846f3
MS
42};
43
6bdf0a99 44struct zynq_uart_platdata {
42800ffa 45 struct uart_zynq *regs;
bf834950
MS
46};
47
895a7866 48/* Set up the baud rate */
c54c0a4c
SG
49static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
50 unsigned long clock, unsigned long baud)
194846f3
MS
51{
52 /* Calculation results. */
53 unsigned int calc_bauderror, bdiv, bgen;
54 unsigned long calc_baud = 0;
194846f3 55
04bc5c93 56 /* Covering case where input clock is so slow */
c54c0a4c
SG
57 if (clock < 1000000 && baud > 4800)
58 baud = 4800;
04bc5c93 59
194846f3
MS
60 /* master clock
61 * Baud rate = ------------------
62 * bgen * (bdiv + 1)
63 *
64 * Find acceptable values for baud generation.
65 */
66 for (bdiv = 4; bdiv < 255; bdiv++) {
67 bgen = clock / (baud * (bdiv + 1));
68 if (bgen < 2 || bgen > 65535)
69 continue;
70
71 calc_baud = clock / (bgen * (bdiv + 1));
72
73 /*
74 * Use first calculated baudrate with
75 * an acceptable (<3%) error
76 */
77 if (baud > calc_baud)
78 calc_bauderror = baud - calc_baud;
79 else
80 calc_bauderror = calc_baud - baud;
81 if (((calc_bauderror * 100) / baud) < 3)
82 break;
83 }
84
85 writel(bdiv, &regs->baud_rate_divider);
86 writel(bgen, &regs->baud_rate_gen);
87}
88
c54c0a4c
SG
89/* Initialize the UART, with...some settings. */
90static void _uart_zynq_serial_init(struct uart_zynq *regs)
91{
194846f3
MS
92 /* RX/TX enabled & reset */
93 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
94 ZYNQ_UART_CR_RXRST, &regs->control);
95 writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
c54c0a4c
SG
96}
97
c54c0a4c
SG
98static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
99{
e90d2659 100 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_TXFULL)
c54c0a4c
SG
101 return -EAGAIN;
102
103 writel(c, &regs->tx_rx_fifo);
104
105 return 0;
106}
107
b729ed0d 108static int zynq_serial_setbrg(struct udevice *dev, int baudrate)
194846f3 109{
6bdf0a99 110 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
59da82ef 111 unsigned long clock;
194846f3 112
59da82ef
MS
113 int ret;
114 struct clk clk;
115
116 ret = clk_get_by_index(dev, 0, &clk);
117 if (ret < 0) {
118 dev_err(dev, "failed to get clock\n");
119 return ret;
120 }
121
122 clock = clk_get_rate(&clk);
123 if (IS_ERR_VALUE(clock)) {
124 dev_err(dev, "failed to get rate\n");
125 return clock;
126 }
127 debug("%s: CLK %ld\n", __func__, clock);
128
129 ret = clk_enable(&clk);
130 if (ret && ret != -ENOSYS) {
131 dev_err(dev, "failed to enable clock\n");
132 return ret;
133 }
781745bd 134
6bdf0a99 135 _uart_zynq_serial_setbrg(platdata->regs, clock, baudrate);
194846f3 136
42800ffa 137 return 0;
194846f3
MS
138}
139
42800ffa 140static int zynq_serial_probe(struct udevice *dev)
194846f3 141{
6bdf0a99 142 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
895a7866
MS
143 struct uart_zynq *regs = platdata->regs;
144 u32 val;
194846f3 145
895a7866
MS
146 /* No need to reinitialize the UART if TX already enabled */
147 val = readl(&regs->control);
148 if (val & ZYNQ_UART_CR_TX_EN)
a6730255
MS
149 return 0;
150
6bdf0a99 151 _uart_zynq_serial_init(platdata->regs);
194846f3 152
42800ffa 153 return 0;
194846f3
MS
154}
155
42800ffa 156static int zynq_serial_getc(struct udevice *dev)
194846f3 157{
6bdf0a99
MS
158 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
159 struct uart_zynq *regs = platdata->regs;
42800ffa
SG
160
161 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
162 return -EAGAIN;
194846f3 163
194846f3
MS
164 return readl(&regs->tx_rx_fifo);
165}
166
42800ffa
SG
167static int zynq_serial_putc(struct udevice *dev, const char ch)
168{
6bdf0a99 169 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
194846f3 170
6bdf0a99 171 return _uart_zynq_serial_putc(platdata->regs, ch);
42800ffa 172}
194846f3 173
42800ffa 174static int zynq_serial_pending(struct udevice *dev, bool input)
c9416b92 175{
6bdf0a99
MS
176 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
177 struct uart_zynq *regs = platdata->regs;
c9416b92 178
42800ffa
SG
179 if (input)
180 return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
181 else
182 return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
183}
c9416b92 184
42800ffa
SG
185static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
186{
6bdf0a99 187 struct zynq_uart_platdata *platdata = dev_get_platdata(dev);
c9416b92 188
6bdf0a99
MS
189 platdata->regs = (struct uart_zynq *)dev_read_addr(dev);
190 if (IS_ERR(platdata->regs))
191 return PTR_ERR(platdata->regs);
c9416b92 192
42800ffa 193 return 0;
c9416b92 194}
51d8102f 195
42800ffa
SG
196static const struct dm_serial_ops zynq_serial_ops = {
197 .putc = zynq_serial_putc,
198 .pending = zynq_serial_pending,
199 .getc = zynq_serial_getc,
200 .setbrg = zynq_serial_setbrg,
201};
202
203static const struct udevice_id zynq_serial_ids[] = {
204 { .compatible = "xlnx,xuartps" },
205 { .compatible = "cdns,uart-r1p8" },
a2533183 206 { .compatible = "cdns,uart-r1p12" },
42800ffa
SG
207 { }
208};
209
6bf87dac 210U_BOOT_DRIVER(serial_zynq) = {
42800ffa
SG
211 .name = "serial_zynq",
212 .id = UCLASS_SERIAL,
213 .of_match = zynq_serial_ids,
214 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
6bdf0a99 215 .platdata_auto_alloc_size = sizeof(struct zynq_uart_platdata),
42800ffa
SG
216 .probe = zynq_serial_probe,
217 .ops = &zynq_serial_ops,
42800ffa 218};
c54c0a4c
SG
219
220#ifdef CONFIG_DEBUG_UART_ZYNQ
80dc9997 221static inline void _debug_uart_init(void)
c54c0a4c
SG
222{
223 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
224
225 _uart_zynq_serial_init(regs);
226 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
227 CONFIG_BAUDRATE);
228}
229
230static inline void _debug_uart_putc(int ch)
231{
232 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
233
234 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
235 WATCHDOG_RESET();
236}
237
238DEBUG_UART_FUNCS
239
240#endif
This page took 0.432979 seconds and 4 git commands to generate.