]> Git Repo - J-u-boot.git/blame - cpu/ppc4xx/fdt.c
ppc4xx: Big cleanup of PPC4xx defines
[J-u-boot.git] / cpu / ppc4xx / fdt.c
CommitLineData
4f14ed62 1/*
cb5d88b9 2 * (C) Copyright 2007-2008
4f14ed62
SR
3 * Stefan Roese, DENX Software Engineering, [email protected].
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
4f14ed62
SR
24#include <common.h>
25#include <watchdog.h>
26#include <command.h>
27#include <asm/cache.h>
28#include <ppc4xx.h>
29
cb5d88b9 30#if defined(CONFIG_OF_LIBFDT) && defined(CONFIG_OF_BOARD_SETUP)
4f14ed62
SR
31#include <libfdt.h>
32#include <libfdt_env.h>
13628884 33#include <fdt_support.h>
24bfedbd 34#include <asm/4xx_pcie.h>
4f14ed62 35
f10493c6
SR
36DECLARE_GLOBAL_DATA_PTR;
37
cb5d88b9
SR
38void __ft_board_setup(void *blob, bd_t *bd)
39{
cb5d88b9 40 int rc;
43cbce69
SR
41 int i;
42 u32 bxcr;
43 u32 ranges[EBC_NUM_BANKS * 4];
44 u32 *p = ranges;
45 char *ebc_path = "/plb/opb/ebc";
cb5d88b9
SR
46
47 ft_cpu_setup(blob, bd);
48
43cbce69
SR
49 /*
50 * Read 4xx EBC bus bridge registers to get mappings of the
51 * peripheral banks into the OPB/PLB address space
52 */
53 for (i = 0; i < EBC_NUM_BANKS; i++) {
d1c3b275
SR
54 mtdcr(EBC0_CFGADDR, EBC_BXCR(i));
55 bxcr = mfdcr(EBC0_CFGDATA);
43cbce69
SR
56
57 if ((bxcr & EBC_BXCR_BU_MASK) != EBC_BXCR_BU_NONE) {
58 *p++ = i;
59 *p++ = 0;
60 *p++ = bxcr & EBC_BXCR_BAS_MASK;
61 *p++ = EBC_BXCR_BANK_SIZE(bxcr);
62 }
e321801b 63 }
43cbce69
SR
64
65 /* Some 405 PPC's have EBC as direct PLB child in the dts */
66 if (fdt_path_offset(blob, "/plb/opb/ebc") < 0)
67 strcpy(ebc_path, "/plb/ebc");
68 rc = fdt_find_and_setprop(blob, ebc_path, "ranges", ranges,
69 (p - ranges) * sizeof(u32), 1);
70 if (rc) {
71 printf("Unable to update property EBC mappings, err=%s\n",
cb5d88b9 72 fdt_strerror(rc));
43cbce69 73 }
cb5d88b9
SR
74}
75void ft_board_setup(void *blob, bd_t *bd) __attribute__((weak, alias("__ft_board_setup")));
76
24bfedbd
SR
77/*
78 * Fixup all PCIe nodes by setting the device_type property
79 * to "pci-endpoint" instead is "pci" for endpoint ports.
80 * This property will get checked later by the Linux driver
81 * to properly configure the PCIe port in Linux (again).
82 */
83void fdt_pcie_setup(void *blob)
84{
85 const char *compat = "ibm,plb-pciex";
86 const char *prop = "device_type";
87 const char *prop_val = "pci-endpoint";
88 const u32 *port;
89 int no;
90 int rc;
91
92 /* Search first PCIe node */
93 no = fdt_node_offset_by_compatible(blob, -1, compat);
94 while (no != -FDT_ERR_NOTFOUND) {
95 port = fdt_getprop(blob, no, "port", NULL);
96 if (port == NULL) {
97 printf("WARNING: could not find port property\n");
98 } else {
99 if (is_end_point(*port)) {
100 rc = fdt_setprop(blob, no, prop, prop_val,
101 strlen(prop_val) + 1);
102 if (rc < 0)
103 printf("WARNING: could not set %s for %s: %s.\n",
104 prop, compat, fdt_strerror(rc));
105 }
106 }
107
108 /* Jump to next PCIe node */
109 no = fdt_node_offset_by_compatible(blob, no, compat);
110 }
111}
112
4f14ed62
SR
113void ft_cpu_setup(void *blob, bd_t *bd)
114{
4f14ed62 115 sys_info_t sys_info;
b129eff5 116 int off, ndepth = 0;
4f14ed62 117
13628884 118 get_sys_info(&sys_info);
4f14ed62 119
328a3403
SR
120 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, "timebase-frequency",
121 bd->bi_intfreq, 1);
122 do_fixup_by_prop_u32(blob, "device_type", "cpu", 4, "clock-frequency",
123 bd->bi_intfreq, 1);
13628884
SR
124 do_fixup_by_path_u32(blob, "/plb", "clock-frequency", sys_info.freqPLB, 1);
125 do_fixup_by_path_u32(blob, "/plb/opb", "clock-frequency", sys_info.freqOPB, 1);
eea5a743
MB
126
127 if (fdt_path_offset(blob, "/plb/opb/ebc") >= 0)
128 do_fixup_by_path_u32(blob, "/plb/opb/ebc", "clock-frequency",
129 sys_info.freqEBC, 1);
130 else
131 do_fixup_by_path_u32(blob, "/plb/ebc", "clock-frequency",
132 sys_info.freqEBC, 1);
133
13628884 134 fdt_fixup_memory(blob, (u64)bd->bi_memstart, (u64)bd->bi_memsize);
4f14ed62
SR
135
136 /*
b129eff5
MF
137 * Fixup all UART clocks for CPU internal UARTs
138 * (only these UARTs are definitely clocked by gd->uart_clk)
139 *
140 * These UARTs are direct childs of /plb/opb. This code
141 * does not touch any UARTs that are connected to the ebc.
4f14ed62 142 */
b129eff5
MF
143 off = fdt_path_offset(blob, "/plb/opb");
144 while ((off = fdt_next_node(blob, off, &ndepth)) >= 0) {
145 /*
146 * process all sub nodes and stop when we are back
147 * at the starting depth
148 */
149 if (ndepth <= 0)
150 break;
151
152 /* only update direct childs */
153 if ((ndepth == 1) &&
154 (fdt_node_check_compatible(blob, off, "ns16550") == 0))
155 fdt_setprop(blob, off,
156 "clock-frequency",
157 (void*)&(gd->uart_clk), 4);
158 }
4f14ed62
SR
159
160 /*
871e6ce1
SR
161 * Fixup all ethernet nodes
162 * Note: aliases in the dts are required for this
4f14ed62 163 */
ba37aa03 164 fdt_fixup_ethernet(blob);
24bfedbd
SR
165
166 /*
167 * Fixup all available PCIe nodes by setting the device_type property
168 */
169 fdt_pcie_setup(blob);
4f14ed62 170}
cb5d88b9 171#endif /* CONFIG_OF_LIBFDT && CONFIG_OF_BOARD_SETUP */
This page took 0.094177 seconds and 4 git commands to generate.