]>
Commit | Line | Data |
---|---|---|
265817c7 WD |
1 | /* |
2 | * (C) Copyright 2003 | |
3 | * Wolfgang Denk, DENX Software Engineering, [email protected]. | |
4 | * | |
1a459660 | 5 | * SPDX-License-Identifier: GPL-2.0+ |
265817c7 WD |
6 | */ |
7 | ||
8 | /* | |
9 | * This file contains the configuration parameters for the dbau1x00 board. | |
10 | */ | |
11 | ||
12 | #ifndef __CONFIG_H | |
13 | #define __CONFIG_H | |
14 | ||
265817c7 | 15 | #define CONFIG_PB1X00 1 |
8bde63eb | 16 | #define CONFIG_SOC_AU1X00 1 /* alchemy series cpu */ |
265817c7 WD |
17 | |
18 | #ifdef CONFIG_PB1000 | |
8bde63eb | 19 | #define CONFIG_SOC_AU1000 1 |
265817c7 WD |
20 | #else |
21 | #ifdef CONFIG_PB1100 | |
8bde63eb | 22 | #define CONFIG_SOC_AU1100 1 |
265817c7 WD |
23 | #else |
24 | #ifdef CONFIG_PB1500 | |
8bde63eb | 25 | #define CONFIG_SOC_AU1500 1 |
265817c7 WD |
26 | #else |
27 | #error "No valid board set" | |
28 | #endif | |
29 | #endif | |
30 | #endif | |
31 | ||
265817c7 | 32 | #define CONFIG_TIMESTAMP /* Print image info with timestamp */ |
265817c7 WD |
33 | |
34 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
fe126d8b WD |
35 | "addmisc=setenv bootargs ${bootargs} " \ |
36 | "console=ttyS0,${baudrate} " \ | |
265817c7 WD |
37 | "panic=1\0" \ |
38 | "bootfile=/vmlinux.img\0" \ | |
fe126d8b | 39 | "load=tftp 80500000 ${u-boot}\0" \ |
265817c7 WD |
40 | "" |
41 | /* Boot from NFS root */ | |
fe126d8b | 42 | #define CONFIG_BOOTCOMMAND "bootp; setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; bootm" |
265817c7 WD |
43 | |
44 | /* | |
45 | * Miscellaneous configurable options | |
46 | */ | |
265817c7 | 47 | |
6d0f6bcf | 48 | #define CONFIG_SYS_MALLOC_LEN 128*1024 |
265817c7 | 49 | |
6d0f6bcf | 50 | #define CONFIG_SYS_BOOTPARAMS_LEN 128*1024 |
265817c7 | 51 | |
6d0f6bcf | 52 | #define CONFIG_SYS_MIPS_TIMER_FREQ 396000000 |
a55d4817 | 53 | |
6d0f6bcf | 54 | #define CONFIG_SYS_SDRAM_BASE 0x80000000 /* Cached addr */ |
265817c7 | 55 | |
6d0f6bcf | 56 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 /* default load address */ |
265817c7 | 57 | |
6d0f6bcf JCPV |
58 | #define CONFIG_SYS_MEMTEST_START 0x80100000 |
59 | #undef CONFIG_SYS_MEMTEST_START | |
60 | #define CONFIG_SYS_MEMTEST_START 0x80200000 | |
61 | #define CONFIG_SYS_MEMTEST_END 0x83800000 | |
265817c7 WD |
62 | |
63 | /*----------------------------------------------------------------------- | |
64 | * FLASH and environment organization | |
65 | */ | |
6d0f6bcf JCPV |
66 | #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */ |
67 | #define CONFIG_SYS_MAX_FLASH_SECT (128) /* max number of sectors on one chip */ | |
265817c7 WD |
68 | |
69 | #define PHYS_FLASH_1 0xbec00000 /* Flash Bank #1 */ | |
70 | #define PHYS_FLASH_2 0xbfc00000 /* Flash Bank #2 */ | |
71 | ||
14d0a02a | 72 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE |
6d0f6bcf | 73 | #define CONFIG_SYS_MONITOR_LEN (192 << 10) |
265817c7 | 74 | |
6d0f6bcf | 75 | #define CONFIG_SYS_INIT_SP_OFFSET 0x4000000 |
265817c7 WD |
76 | |
77 | /* We boot from this flash, selected with dip switch */ | |
6d0f6bcf | 78 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_2 |
265817c7 WD |
79 | |
80 | /* timeout values are in ticks */ | |
6d0f6bcf JCPV |
81 | #define CONFIG_SYS_FLASH_ERASE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Erase */ |
82 | #define CONFIG_SYS_FLASH_WRITE_TOUT (2 * CONFIG_SYS_HZ) /* Timeout for Flash Write */ | |
265817c7 | 83 | |
265817c7 | 84 | /* Address and size of Primary Environment Sector */ |
0e8d1586 JCPV |
85 | #define CONFIG_ENV_ADDR 0xB0030000 |
86 | #define CONFIG_ENV_SIZE 0x10000 | |
265817c7 WD |
87 | |
88 | #define CONFIG_FLASH_16BIT | |
89 | ||
90 | #define CONFIG_NR_DRAM_BANKS 2 | |
91 | ||
265817c7 WD |
92 | #define CONFIG_MEMSIZE_IN_BYTES |
93 | ||
265817c7 WD |
94 | /*---USB -------------------------------------------*/ |
95 | #if 0 | |
96 | #define CONFIG_USB_OHCI | |
265817c7 WD |
97 | #endif |
98 | ||
99 | /*---ATA PCMCIA ------------------------------------*/ | |
100 | #if 0 | |
6d0f6bcf JCPV |
101 | #define CONFIG_SYS_PCMCIA_MEM_SIZE 0x4000000 /* Offset to slot 1 FIXME!!! */ |
102 | #define CONFIG_SYS_PCMCIA_MEM_ADDR 0x20000000 | |
265817c7 WD |
103 | #define CONFIG_PCMCIA_SLOT_A |
104 | ||
105 | #define CONFIG_ATAPI 1 | |
265817c7 WD |
106 | |
107 | /* We run CF in "true ide" mode or a harddrive via pcmcia */ | |
108 | #define CONFIG_IDE_PCMCIA 1 | |
109 | ||
110 | /* We only support one slot for now */ | |
6d0f6bcf JCPV |
111 | #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */ |
112 | #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */ | |
265817c7 | 113 | |
265817c7 WD |
114 | #undef CONFIG_IDE_RESET /* reset for ide not supported */ |
115 | ||
6d0f6bcf | 116 | #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000 |
265817c7 | 117 | |
6d0f6bcf | 118 | #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR |
265817c7 WD |
119 | |
120 | /* Offset for data I/O */ | |
6d0f6bcf | 121 | #define CONFIG_SYS_ATA_DATA_OFFSET 8 |
265817c7 WD |
122 | |
123 | /* Offset for normal register accesses */ | |
6d0f6bcf | 124 | #define CONFIG_SYS_ATA_REG_OFFSET 0 |
265817c7 WD |
125 | |
126 | /* Offset for alternate registers */ | |
6d0f6bcf | 127 | #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100 |
265817c7 WD |
128 | |
129 | #endif | |
265817c7 | 130 | |
079a136c JL |
131 | /* |
132 | * BOOTP options | |
133 | */ | |
134 | #define CONFIG_BOOTP_BOOTFILESIZE | |
079a136c | 135 | |
26a34560 JL |
136 | /* |
137 | * Command line configuration. | |
138 | */ | |
26a34560 | 139 | |
265817c7 | 140 | #endif /* __CONFIG_H */ |