]> Git Repo - J-u-boot.git/blame - drivers/pinctrl/renesas/pfc-r8a77965.c
pinctrl: renesas: Minimize R8A77965 M3-N PFC tables
[J-u-boot.git] / drivers / pinctrl / renesas / pfc-r8a77965.c
CommitLineData
c6435c31
MV
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * R8A77965 processor support - PFC hardware block.
4 *
5 * Copyright (C) 2018 Jacopo Mondi <[email protected]>
7f2e60f1 6 * Copyright (C) 2016-2019 Renesas Electronics Corp.
c6435c31 7 *
a2a14854 8 * This file is based on the drivers/pinctrl/renesas/pfc-r8a7796.c
c6435c31
MV
9 *
10 * R-Car Gen3 processor support - PFC hardware block.
11 *
12 * Copyright (C) 2015 Renesas Electronics Corporation
13 */
14
c6435c31
MV
15#include <dm.h>
16#include <errno.h>
17#include <dm/pinctrl.h>
18#include <linux/kernel.h>
19
20#include "sh_pfc.h"
21
a2a14854 22#define CFG_FLAGS (SH_PFC_PIN_CFG_DRIVE_STRENGTH | SH_PFC_PIN_CFG_PULL_UP_DOWN)
c6435c31 23
a2a14854 24#define CPU_ALL_GP(fn, sfx) \
c6435c31
MV
25 PORT_GP_CFG_16(0, fn, sfx, CFG_FLAGS), \
26 PORT_GP_CFG_29(1, fn, sfx, CFG_FLAGS), \
27 PORT_GP_CFG_15(2, fn, sfx, CFG_FLAGS), \
617850ac 28 PORT_GP_CFG_12(3, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
c6435c31
MV
29 PORT_GP_CFG_1(3, 12, fn, sfx, CFG_FLAGS), \
30 PORT_GP_CFG_1(3, 13, fn, sfx, CFG_FLAGS), \
31 PORT_GP_CFG_1(3, 14, fn, sfx, CFG_FLAGS), \
32 PORT_GP_CFG_1(3, 15, fn, sfx, CFG_FLAGS), \
617850ac 33 PORT_GP_CFG_18(4, fn, sfx, CFG_FLAGS | SH_PFC_PIN_CFG_IO_VOLTAGE_18_33), \
c6435c31
MV
34 PORT_GP_CFG_26(5, fn, sfx, CFG_FLAGS), \
35 PORT_GP_CFG_32(6, fn, sfx, CFG_FLAGS), \
36 PORT_GP_CFG_4(7, fn, sfx, CFG_FLAGS)
a2a14854
MV
37
38#define CPU_ALL_NOGP(fn) \
39 PIN_NOGP_CFG(ASEBRK, "ASEBRK", fn, CFG_FLAGS), \
40 PIN_NOGP_CFG(AVB_MDIO, "AVB_MDIO", fn, CFG_FLAGS), \
41 PIN_NOGP_CFG(AVB_RD0, "AVB_RD0", fn, CFG_FLAGS), \
42 PIN_NOGP_CFG(AVB_RD1, "AVB_RD1", fn, CFG_FLAGS), \
43 PIN_NOGP_CFG(AVB_RD2, "AVB_RD2", fn, CFG_FLAGS), \
44 PIN_NOGP_CFG(AVB_RD3, "AVB_RD3", fn, CFG_FLAGS), \
45 PIN_NOGP_CFG(AVB_RXC, "AVB_RXC", fn, CFG_FLAGS), \
46 PIN_NOGP_CFG(AVB_RX_CTL, "AVB_RX_CTL", fn, CFG_FLAGS), \
47 PIN_NOGP_CFG(AVB_TD0, "AVB_TD0", fn, CFG_FLAGS), \
48 PIN_NOGP_CFG(AVB_TD1, "AVB_TD1", fn, CFG_FLAGS), \
49 PIN_NOGP_CFG(AVB_TD2, "AVB_TD2", fn, CFG_FLAGS), \
50 PIN_NOGP_CFG(AVB_TD3, "AVB_TD3", fn, CFG_FLAGS), \
51 PIN_NOGP_CFG(AVB_TXC, "AVB_TXC", fn, CFG_FLAGS), \
52 PIN_NOGP_CFG(AVB_TXCREFCLK, "AVB_TXCREFCLK", fn, CFG_FLAGS), \
53 PIN_NOGP_CFG(AVB_TX_CTL, "AVB_TX_CTL", fn, CFG_FLAGS), \
54 PIN_NOGP_CFG(DU_DOTCLKIN0, "DU_DOTCLKIN0", fn, CFG_FLAGS), \
55 PIN_NOGP_CFG(DU_DOTCLKIN1, "DU_DOTCLKIN1", fn, CFG_FLAGS), \
56 PIN_NOGP_CFG(DU_DOTCLKIN3, "DU_DOTCLKIN3", fn, CFG_FLAGS), \
57 PIN_NOGP_CFG(EXTALR, "EXTALR", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN),\
58 PIN_NOGP_CFG(FSCLKST, "FSCLKST", fn, CFG_FLAGS), \
59 PIN_NOGP_CFG(MLB_REF, "MLB_REF", fn, CFG_FLAGS), \
60 PIN_NOGP_CFG(PRESETOUT_N, "PRESETOUT#", fn, CFG_FLAGS), \
61 PIN_NOGP_CFG(QSPI0_IO2, "QSPI0_IO2", fn, CFG_FLAGS), \
62 PIN_NOGP_CFG(QSPI0_IO3, "QSPI0_IO3", fn, CFG_FLAGS), \
63 PIN_NOGP_CFG(QSPI0_MISO_IO1, "QSPI0_MISO_IO1", fn, CFG_FLAGS), \
64 PIN_NOGP_CFG(QSPI0_MOSI_IO0, "QSPI0_MOSI_IO0", fn, CFG_FLAGS), \
65 PIN_NOGP_CFG(QSPI0_SPCLK, "QSPI0_SPCLK", fn, CFG_FLAGS), \
66 PIN_NOGP_CFG(QSPI0_SSL, "QSPI0_SSL", fn, CFG_FLAGS), \
67 PIN_NOGP_CFG(QSPI1_IO2, "QSPI1_IO2", fn, CFG_FLAGS), \
68 PIN_NOGP_CFG(QSPI1_IO3, "QSPI1_IO3", fn, CFG_FLAGS), \
69 PIN_NOGP_CFG(QSPI1_MISO_IO1, "QSPI1_MISO_IO1", fn, CFG_FLAGS), \
70 PIN_NOGP_CFG(QSPI1_MOSI_IO0, "QSPI1_MOSI_IO0", fn, CFG_FLAGS), \
71 PIN_NOGP_CFG(QSPI1_SPCLK, "QSPI1_SPCLK", fn, CFG_FLAGS), \
72 PIN_NOGP_CFG(QSPI1_SSL, "QSPI1_SSL", fn, CFG_FLAGS), \
73 PIN_NOGP_CFG(RPC_INT_N, "RPC_INT#", fn, CFG_FLAGS), \
74 PIN_NOGP_CFG(RPC_RESET_N, "RPC_RESET#", fn, CFG_FLAGS), \
75 PIN_NOGP_CFG(RPC_WP_N, "RPC_WP#", fn, CFG_FLAGS), \
76 PIN_NOGP_CFG(TCK, "TCK", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
77 PIN_NOGP_CFG(TDI, "TDI", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN), \
78 PIN_NOGP_CFG(TDO, "TDO", fn, SH_PFC_PIN_CFG_DRIVE_STRENGTH), \
79 PIN_NOGP_CFG(TMS, "TMS", fn, CFG_FLAGS), \
80 PIN_NOGP_CFG(TRST_N, "TRST#", fn, SH_PFC_PIN_CFG_PULL_UP_DOWN)
81
c6435c31
MV
82/*
83 * F_() : just information
84 * FM() : macro for FN_xxx / xxx_MARK
85 */
86
87/* GPSR0 */
88#define GPSR0_15 F_(D15, IP7_11_8)
89#define GPSR0_14 F_(D14, IP7_7_4)
90#define GPSR0_13 F_(D13, IP7_3_0)
91#define GPSR0_12 F_(D12, IP6_31_28)
92#define GPSR0_11 F_(D11, IP6_27_24)
93#define GPSR0_10 F_(D10, IP6_23_20)
94#define GPSR0_9 F_(D9, IP6_19_16)
95#define GPSR0_8 F_(D8, IP6_15_12)
96#define GPSR0_7 F_(D7, IP6_11_8)
97#define GPSR0_6 F_(D6, IP6_7_4)
98#define GPSR0_5 F_(D5, IP6_3_0)
99#define GPSR0_4 F_(D4, IP5_31_28)
100#define GPSR0_3 F_(D3, IP5_27_24)
101#define GPSR0_2 F_(D2, IP5_23_20)
102#define GPSR0_1 F_(D1, IP5_19_16)
103#define GPSR0_0 F_(D0, IP5_15_12)
104
105/* GPSR1 */
106#define GPSR1_28 FM(CLKOUT)
107#define GPSR1_27 F_(EX_WAIT0_A, IP5_11_8)
108#define GPSR1_26 F_(WE1_N, IP5_7_4)
109#define GPSR1_25 F_(WE0_N, IP5_3_0)
110#define GPSR1_24 F_(RD_WR_N, IP4_31_28)
111#define GPSR1_23 F_(RD_N, IP4_27_24)
112#define GPSR1_22 F_(BS_N, IP4_23_20)
113#define GPSR1_21 F_(CS1_N, IP4_19_16)
114#define GPSR1_20 F_(CS0_N, IP4_15_12)
115#define GPSR1_19 F_(A19, IP4_11_8)
116#define GPSR1_18 F_(A18, IP4_7_4)
117#define GPSR1_17 F_(A17, IP4_3_0)
118#define GPSR1_16 F_(A16, IP3_31_28)
119#define GPSR1_15 F_(A15, IP3_27_24)
120#define GPSR1_14 F_(A14, IP3_23_20)
121#define GPSR1_13 F_(A13, IP3_19_16)
122#define GPSR1_12 F_(A12, IP3_15_12)
123#define GPSR1_11 F_(A11, IP3_11_8)
124#define GPSR1_10 F_(A10, IP3_7_4)
125#define GPSR1_9 F_(A9, IP3_3_0)
126#define GPSR1_8 F_(A8, IP2_31_28)
127#define GPSR1_7 F_(A7, IP2_27_24)
128#define GPSR1_6 F_(A6, IP2_23_20)
129#define GPSR1_5 F_(A5, IP2_19_16)
130#define GPSR1_4 F_(A4, IP2_15_12)
131#define GPSR1_3 F_(A3, IP2_11_8)
132#define GPSR1_2 F_(A2, IP2_7_4)
133#define GPSR1_1 F_(A1, IP2_3_0)
134#define GPSR1_0 F_(A0, IP1_31_28)
135
136/* GPSR2 */
137#define GPSR2_14 F_(AVB_AVTP_CAPTURE_A, IP0_23_20)
138#define GPSR2_13 F_(AVB_AVTP_MATCH_A, IP0_19_16)
139#define GPSR2_12 F_(AVB_LINK, IP0_15_12)
140#define GPSR2_11 F_(AVB_PHY_INT, IP0_11_8)
141#define GPSR2_10 F_(AVB_MAGIC, IP0_7_4)
142#define GPSR2_9 F_(AVB_MDC, IP0_3_0)
143#define GPSR2_8 F_(PWM2_A, IP1_27_24)
144#define GPSR2_7 F_(PWM1_A, IP1_23_20)
145#define GPSR2_6 F_(PWM0, IP1_19_16)
146#define GPSR2_5 F_(IRQ5, IP1_15_12)
147#define GPSR2_4 F_(IRQ4, IP1_11_8)
148#define GPSR2_3 F_(IRQ3, IP1_7_4)
149#define GPSR2_2 F_(IRQ2, IP1_3_0)
150#define GPSR2_1 F_(IRQ1, IP0_31_28)
151#define GPSR2_0 F_(IRQ0, IP0_27_24)
152
153/* GPSR3 */
154#define GPSR3_15 F_(SD1_WP, IP11_23_20)
155#define GPSR3_14 F_(SD1_CD, IP11_19_16)
156#define GPSR3_13 F_(SD0_WP, IP11_15_12)
157#define GPSR3_12 F_(SD0_CD, IP11_11_8)
158#define GPSR3_11 F_(SD1_DAT3, IP8_31_28)
159#define GPSR3_10 F_(SD1_DAT2, IP8_27_24)
160#define GPSR3_9 F_(SD1_DAT1, IP8_23_20)
161#define GPSR3_8 F_(SD1_DAT0, IP8_19_16)
162#define GPSR3_7 F_(SD1_CMD, IP8_15_12)
163#define GPSR3_6 F_(SD1_CLK, IP8_11_8)
164#define GPSR3_5 F_(SD0_DAT3, IP8_7_4)
165#define GPSR3_4 F_(SD0_DAT2, IP8_3_0)
166#define GPSR3_3 F_(SD0_DAT1, IP7_31_28)
167#define GPSR3_2 F_(SD0_DAT0, IP7_27_24)
168#define GPSR3_1 F_(SD0_CMD, IP7_23_20)
169#define GPSR3_0 F_(SD0_CLK, IP7_19_16)
170
171/* GPSR4 */
172#define GPSR4_17 F_(SD3_DS, IP11_7_4)
173#define GPSR4_16 F_(SD3_DAT7, IP11_3_0)
174#define GPSR4_15 F_(SD3_DAT6, IP10_31_28)
175#define GPSR4_14 F_(SD3_DAT5, IP10_27_24)
176#define GPSR4_13 F_(SD3_DAT4, IP10_23_20)
177#define GPSR4_12 F_(SD3_DAT3, IP10_19_16)
178#define GPSR4_11 F_(SD3_DAT2, IP10_15_12)
179#define GPSR4_10 F_(SD3_DAT1, IP10_11_8)
180#define GPSR4_9 F_(SD3_DAT0, IP10_7_4)
181#define GPSR4_8 F_(SD3_CMD, IP10_3_0)
182#define GPSR4_7 F_(SD3_CLK, IP9_31_28)
183#define GPSR4_6 F_(SD2_DS, IP9_27_24)
184#define GPSR4_5 F_(SD2_DAT3, IP9_23_20)
185#define GPSR4_4 F_(SD2_DAT2, IP9_19_16)
186#define GPSR4_3 F_(SD2_DAT1, IP9_15_12)
187#define GPSR4_2 F_(SD2_DAT0, IP9_11_8)
188#define GPSR4_1 F_(SD2_CMD, IP9_7_4)
189#define GPSR4_0 F_(SD2_CLK, IP9_3_0)
190
191/* GPSR5 */
192#define GPSR5_25 F_(MLB_DAT, IP14_19_16)
193#define GPSR5_24 F_(MLB_SIG, IP14_15_12)
194#define GPSR5_23 F_(MLB_CLK, IP14_11_8)
195#define GPSR5_22 FM(MSIOF0_RXD)
196#define GPSR5_21 F_(MSIOF0_SS2, IP14_7_4)
197#define GPSR5_20 FM(MSIOF0_TXD)
198#define GPSR5_19 F_(MSIOF0_SS1, IP14_3_0)
199#define GPSR5_18 F_(MSIOF0_SYNC, IP13_31_28)
200#define GPSR5_17 FM(MSIOF0_SCK)
201#define GPSR5_16 F_(HRTS0_N, IP13_27_24)
202#define GPSR5_15 F_(HCTS0_N, IP13_23_20)
203#define GPSR5_14 F_(HTX0, IP13_19_16)
204#define GPSR5_13 F_(HRX0, IP13_15_12)
205#define GPSR5_12 F_(HSCK0, IP13_11_8)
206#define GPSR5_11 F_(RX2_A, IP13_7_4)
207#define GPSR5_10 F_(TX2_A, IP13_3_0)
208#define GPSR5_9 F_(SCK2, IP12_31_28)
209#define GPSR5_8 F_(RTS1_N, IP12_27_24)
210#define GPSR5_7 F_(CTS1_N, IP12_23_20)
211#define GPSR5_6 F_(TX1_A, IP12_19_16)
212#define GPSR5_5 F_(RX1_A, IP12_15_12)
213#define GPSR5_4 F_(RTS0_N, IP12_11_8)
214#define GPSR5_3 F_(CTS0_N, IP12_7_4)
215#define GPSR5_2 F_(TX0, IP12_3_0)
216#define GPSR5_1 F_(RX0, IP11_31_28)
217#define GPSR5_0 F_(SCK0, IP11_27_24)
218
219/* GPSR6 */
220#define GPSR6_31 F_(GP6_31, IP18_7_4)
221#define GPSR6_30 F_(GP6_30, IP18_3_0)
222#define GPSR6_29 F_(USB30_OVC, IP17_31_28)
223#define GPSR6_28 F_(USB30_PWEN, IP17_27_24)
224#define GPSR6_27 F_(USB1_OVC, IP17_23_20)
225#define GPSR6_26 F_(USB1_PWEN, IP17_19_16)
226#define GPSR6_25 F_(USB0_OVC, IP17_15_12)
227#define GPSR6_24 F_(USB0_PWEN, IP17_11_8)
228#define GPSR6_23 F_(AUDIO_CLKB_B, IP17_7_4)
229#define GPSR6_22 F_(AUDIO_CLKA_A, IP17_3_0)
230#define GPSR6_21 F_(SSI_SDATA9_A, IP16_31_28)
231#define GPSR6_20 F_(SSI_SDATA8, IP16_27_24)
232#define GPSR6_19 F_(SSI_SDATA7, IP16_23_20)
233#define GPSR6_18 F_(SSI_WS78, IP16_19_16)
234#define GPSR6_17 F_(SSI_SCK78, IP16_15_12)
235#define GPSR6_16 F_(SSI_SDATA6, IP16_11_8)
236#define GPSR6_15 F_(SSI_WS6, IP16_7_4)
237#define GPSR6_14 F_(SSI_SCK6, IP16_3_0)
238#define GPSR6_13 FM(SSI_SDATA5)
239#define GPSR6_12 FM(SSI_WS5)
240#define GPSR6_11 FM(SSI_SCK5)
241#define GPSR6_10 F_(SSI_SDATA4, IP15_31_28)
242#define GPSR6_9 F_(SSI_WS4, IP15_27_24)
243#define GPSR6_8 F_(SSI_SCK4, IP15_23_20)
244#define GPSR6_7 F_(SSI_SDATA3, IP15_19_16)
245#define GPSR6_6 F_(SSI_WS349, IP15_15_12)
246#define GPSR6_5 F_(SSI_SCK349, IP15_11_8)
247#define GPSR6_4 F_(SSI_SDATA2_A, IP15_7_4)
248#define GPSR6_3 F_(SSI_SDATA1_A, IP15_3_0)
249#define GPSR6_2 F_(SSI_SDATA0, IP14_31_28)
250#define GPSR6_1 F_(SSI_WS01239, IP14_27_24)
251#define GPSR6_0 F_(SSI_SCK01239, IP14_23_20)
252
253/* GPSR7 */
254#define GPSR7_3 FM(GP7_03)
7f2e60f1 255#define GPSR7_2 FM(GP7_02)
c6435c31
MV
256#define GPSR7_1 FM(AVS2)
257#define GPSR7_0 FM(AVS1)
258
c6435c31
MV
259/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
260#define IP0_3_0 FM(AVB_MDC) F_(0, 0) FM(MSIOF2_SS2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
261#define IP0_7_4 FM(AVB_MAGIC) F_(0, 0) FM(MSIOF2_SS1_C) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
262#define IP0_11_8 FM(AVB_PHY_INT) F_(0, 0) FM(MSIOF2_SYNC_C) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
263#define IP0_15_12 FM(AVB_LINK) F_(0, 0) FM(MSIOF2_SCK_C) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
264#define IP0_19_16 FM(AVB_AVTP_MATCH_A) F_(0, 0) FM(MSIOF2_RXD_C) FM(CTS4_N_A) F_(0, 0) FM(FSCLKST2_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
265#define IP0_23_20 FM(AVB_AVTP_CAPTURE_A) F_(0, 0) FM(MSIOF2_TXD_C) FM(RTS4_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
266#define IP0_27_24 FM(IRQ0) FM(QPOLB) F_(0, 0) FM(DU_CDE) FM(VI4_DATA0_B) FM(CAN0_TX_B) FM(CANFD0_TX_B) FM(MSIOF3_SS2_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
267#define IP0_31_28 FM(IRQ1) FM(QPOLA) F_(0, 0) FM(DU_DISP) FM(VI4_DATA1_B) FM(CAN0_RX_B) FM(CANFD0_RX_B) FM(MSIOF3_SS1_E) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
268#define IP1_3_0 FM(IRQ2) FM(QCPV_QDE) F_(0, 0) FM(DU_EXODDF_DU_ODDF_DISP_CDE) FM(VI4_DATA2_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SYNC_E) F_(0, 0) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
269#define IP1_7_4 FM(IRQ3) FM(QSTVB_QVE) F_(0, 0) FM(DU_DOTCLKOUT1) FM(VI4_DATA3_B) F_(0, 0) F_(0, 0) FM(MSIOF3_SCK_E) F_(0, 0) FM(PWM4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
270#define IP1_11_8 FM(IRQ4) FM(QSTH_QHS) F_(0, 0) FM(DU_EXHSYNC_DU_HSYNC) FM(VI4_DATA4_B) F_(0, 0) F_(0, 0) FM(MSIOF3_RXD_E) F_(0, 0) FM(PWM5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
271#define IP1_15_12 FM(IRQ5) FM(QSTB_QHE) F_(0, 0) FM(DU_EXVSYNC_DU_VSYNC) FM(VI4_DATA5_B) FM(FSCLKST2_N_B) F_(0, 0) FM(MSIOF3_TXD_E) F_(0, 0) FM(PWM6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
272#define IP1_19_16 FM(PWM0) FM(AVB_AVTP_PPS)F_(0, 0) F_(0, 0) FM(VI4_DATA6_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IECLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
273#define IP1_23_20 FM(PWM1_A) F_(0, 0) F_(0, 0) FM(HRX3_D) FM(VI4_DATA7_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IERX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
274#define IP1_27_24 FM(PWM2_A) F_(0, 0) F_(0, 0) FM(HTX3_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(IETX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
275#define IP1_31_28 FM(A0) FM(LCDOUT16) FM(MSIOF3_SYNC_B) F_(0, 0) FM(VI4_DATA8) F_(0, 0) FM(DU_DB0) F_(0, 0) F_(0, 0) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
276#define IP2_3_0 FM(A1) FM(LCDOUT17) FM(MSIOF3_TXD_B) F_(0, 0) FM(VI4_DATA9) F_(0, 0) FM(DU_DB1) F_(0, 0) F_(0, 0) FM(PWM4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
277#define IP2_7_4 FM(A2) FM(LCDOUT18) FM(MSIOF3_SCK_B) F_(0, 0) FM(VI4_DATA10) F_(0, 0) FM(DU_DB2) F_(0, 0) F_(0, 0) FM(PWM5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
278#define IP2_11_8 FM(A3) FM(LCDOUT19) FM(MSIOF3_RXD_B) F_(0, 0) FM(VI4_DATA11) F_(0, 0) FM(DU_DB3) F_(0, 0) F_(0, 0) FM(PWM6_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
279#define IP2_15_12 FM(A4) FM(LCDOUT20) FM(MSIOF3_SS1_B) F_(0, 0) FM(VI4_DATA12) FM(VI5_DATA12) FM(DU_DB4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
280#define IP2_19_16 FM(A5) FM(LCDOUT21) FM(MSIOF3_SS2_B) FM(SCK4_B) FM(VI4_DATA13) FM(VI5_DATA13) FM(DU_DB5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
281#define IP2_23_20 FM(A6) FM(LCDOUT22) FM(MSIOF2_SS1_A) FM(RX4_B) FM(VI4_DATA14) FM(VI5_DATA14) FM(DU_DB6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
282#define IP2_27_24 FM(A7) FM(LCDOUT23) FM(MSIOF2_SS2_A) FM(TX4_B) FM(VI4_DATA15) FM(VI5_DATA15) FM(DU_DB7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
283#define IP2_31_28 FM(A8) FM(RX3_B) FM(MSIOF2_SYNC_A) FM(HRX4_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(SDA6_A) FM(AVB_AVTP_MATCH_B) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
284#define IP3_3_0 FM(A9) F_(0, 0) FM(MSIOF2_SCK_A) FM(CTS4_N_B) F_(0, 0) FM(VI5_VSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
285#define IP3_7_4 FM(A10) F_(0, 0) FM(MSIOF2_RXD_A) FM(RTS4_N_B) F_(0, 0) FM(VI5_HSYNC_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
286#define IP3_11_8 FM(A11) FM(TX3_B) FM(MSIOF2_TXD_A) FM(HTX4_B) FM(HSCK4) FM(VI5_FIELD) F_(0, 0) FM(SCL6_A) FM(AVB_AVTP_CAPTURE_B) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
287
288/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
289#define IP3_15_12 FM(A12) FM(LCDOUT12) FM(MSIOF3_SCK_C) F_(0, 0) FM(HRX4_A) FM(VI5_DATA8) FM(DU_DG4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
290#define IP3_19_16 FM(A13) FM(LCDOUT13) FM(MSIOF3_SYNC_C) F_(0, 0) FM(HTX4_A) FM(VI5_DATA9) FM(DU_DG5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
291#define IP3_23_20 FM(A14) FM(LCDOUT14) FM(MSIOF3_RXD_C) F_(0, 0) FM(HCTS4_N) FM(VI5_DATA10) FM(DU_DG6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
292#define IP3_27_24 FM(A15) FM(LCDOUT15) FM(MSIOF3_TXD_C) F_(0, 0) FM(HRTS4_N) FM(VI5_DATA11) FM(DU_DG7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
293#define IP3_31_28 FM(A16) FM(LCDOUT8) F_(0, 0) F_(0, 0) FM(VI4_FIELD) F_(0, 0) FM(DU_DG0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
294#define IP4_3_0 FM(A17) FM(LCDOUT9) F_(0, 0) F_(0, 0) FM(VI4_VSYNC_N) F_(0, 0) FM(DU_DG1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
295#define IP4_7_4 FM(A18) FM(LCDOUT10) F_(0, 0) F_(0, 0) FM(VI4_HSYNC_N) F_(0, 0) FM(DU_DG2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
296#define IP4_11_8 FM(A19) FM(LCDOUT11) F_(0, 0) F_(0, 0) FM(VI4_CLKENB) F_(0, 0) FM(DU_DG3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
297#define IP4_15_12 FM(CS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLKENB) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
298#define IP4_19_16 FM(CS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(VI5_CLK) F_(0, 0) FM(EX_WAIT0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
299#define IP4_23_20 FM(BS_N) FM(QSTVA_QVS) FM(MSIOF3_SCK_D) FM(SCK3) FM(HSCK3) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN1_TX) FM(CANFD1_TX) FM(IETX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
300#define IP4_27_24 FM(RD_N) F_(0, 0) FM(MSIOF3_SYNC_D) FM(RX3_A) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_TX_A) FM(CANFD0_TX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
301#define IP4_31_28 FM(RD_WR_N) F_(0, 0) FM(MSIOF3_RXD_D) FM(TX3_A) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(CAN0_RX_A) FM(CANFD0_RX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
302#define IP5_3_0 FM(WE0_N) F_(0, 0) FM(MSIOF3_TXD_D) FM(CTS3_N) FM(HCTS3_N) F_(0, 0) F_(0, 0) FM(SCL6_B) FM(CAN_CLK) F_(0, 0) FM(IECLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
303#define IP5_7_4 FM(WE1_N) F_(0, 0) FM(MSIOF3_SS1_D) FM(RTS3_N) FM(HRTS3_N) F_(0, 0) F_(0, 0) FM(SDA6_B) FM(CAN1_RX) FM(CANFD1_RX) FM(IERX_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
304#define IP5_11_8 FM(EX_WAIT0_A) FM(QCLK) F_(0, 0) F_(0, 0) FM(VI4_CLK) F_(0, 0) FM(DU_DOTCLKOUT0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
305#define IP5_15_12 FM(D0) FM(MSIOF2_SS1_B)FM(MSIOF3_SCK_A) F_(0, 0) FM(VI4_DATA16) FM(VI5_DATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
306#define IP5_19_16 FM(D1) FM(MSIOF2_SS2_B)FM(MSIOF3_SYNC_A) F_(0, 0) FM(VI4_DATA17) FM(VI5_DATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
307#define IP5_23_20 FM(D2) F_(0, 0) FM(MSIOF3_RXD_A) F_(0, 0) FM(VI4_DATA18) FM(VI5_DATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
308#define IP5_27_24 FM(D3) F_(0, 0) FM(MSIOF3_TXD_A) F_(0, 0) FM(VI4_DATA19) FM(VI5_DATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
309#define IP5_31_28 FM(D4) FM(MSIOF2_SCK_B)F_(0, 0) F_(0, 0) FM(VI4_DATA20) FM(VI5_DATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
310#define IP6_3_0 FM(D5) FM(MSIOF2_SYNC_B)F_(0, 0) F_(0, 0) FM(VI4_DATA21) FM(VI5_DATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
311#define IP6_7_4 FM(D6) FM(MSIOF2_RXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA22) FM(VI5_DATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
312#define IP6_11_8 FM(D7) FM(MSIOF2_TXD_B)F_(0, 0) F_(0, 0) FM(VI4_DATA23) FM(VI5_DATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
313#define IP6_15_12 FM(D8) FM(LCDOUT0) FM(MSIOF2_SCK_D) FM(SCK4_C) FM(VI4_DATA0_A) F_(0, 0) FM(DU_DR0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
314#define IP6_19_16 FM(D9) FM(LCDOUT1) FM(MSIOF2_SYNC_D) F_(0, 0) FM(VI4_DATA1_A) F_(0, 0) FM(DU_DR1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
315#define IP6_23_20 FM(D10) FM(LCDOUT2) FM(MSIOF2_RXD_D) FM(HRX3_B) FM(VI4_DATA2_A) FM(CTS4_N_C) FM(DU_DR2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
316#define IP6_27_24 FM(D11) FM(LCDOUT3) FM(MSIOF2_TXD_D) FM(HTX3_B) FM(VI4_DATA3_A) FM(RTS4_N_C) FM(DU_DR3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
317#define IP6_31_28 FM(D12) FM(LCDOUT4) FM(MSIOF2_SS1_D) FM(RX4_C) FM(VI4_DATA4_A) F_(0, 0) FM(DU_DR4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
318
319/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
320#define IP7_3_0 FM(D13) FM(LCDOUT5) FM(MSIOF2_SS2_D) FM(TX4_C) FM(VI4_DATA5_A) F_(0, 0) FM(DU_DR5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
321#define IP7_7_4 FM(D14) FM(LCDOUT6) FM(MSIOF3_SS1_A) FM(HRX3_C) FM(VI4_DATA6_A) F_(0, 0) FM(DU_DR6) FM(SCL6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
322#define IP7_11_8 FM(D15) FM(LCDOUT7) FM(MSIOF3_SS2_A) FM(HTX3_C) FM(VI4_DATA7_A) F_(0, 0) FM(DU_DR7) FM(SDA6_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
323#define IP7_19_16 FM(SD0_CLK) F_(0, 0) FM(MSIOF1_SCK_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
324#define IP7_23_20 FM(SD0_CMD) F_(0, 0) FM(MSIOF1_SYNC_E) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
325#define IP7_27_24 FM(SD0_DAT0) F_(0, 0) FM(MSIOF1_RXD_E) F_(0, 0) F_(0, 0) FM(TS_SCK0_B) FM(STP_ISCLK_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
326#define IP7_31_28 FM(SD0_DAT1) F_(0, 0) FM(MSIOF1_TXD_E) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_B)FM(STP_ISSYNC_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
327#define IP8_3_0 FM(SD0_DAT2) F_(0, 0) FM(MSIOF1_SS1_E) F_(0, 0) F_(0, 0) FM(TS_SDAT0_B) FM(STP_ISD_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
328#define IP8_7_4 FM(SD0_DAT3) F_(0, 0) FM(MSIOF1_SS2_E) F_(0, 0) F_(0, 0) FM(TS_SDEN0_B) FM(STP_ISEN_0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
329#define IP8_11_8 FM(SD1_CLK) F_(0, 0) FM(MSIOF1_SCK_G) F_(0, 0) F_(0, 0) FM(SIM0_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
330#define IP8_15_12 FM(SD1_CMD) F_(0, 0) FM(MSIOF1_SYNC_G) FM(NFCE_N_B) F_(0, 0) FM(SIM0_D_A) FM(STP_IVCXO27_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
331#define IP8_19_16 FM(SD1_DAT0) FM(SD2_DAT4) FM(MSIOF1_RXD_G) FM(NFWP_N_B) F_(0, 0) FM(TS_SCK1_B) FM(STP_ISCLK_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
332#define IP8_23_20 FM(SD1_DAT1) FM(SD2_DAT5) FM(MSIOF1_TXD_G) FM(NFDATA14_B) F_(0, 0) FM(TS_SPSYNC1_B)FM(STP_ISSYNC_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
333#define IP8_27_24 FM(SD1_DAT2) FM(SD2_DAT6) FM(MSIOF1_SS1_G) FM(NFDATA15_B) F_(0, 0) FM(TS_SDAT1_B) FM(STP_ISD_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
334#define IP8_31_28 FM(SD1_DAT3) FM(SD2_DAT7) FM(MSIOF1_SS2_G) FM(NFRB_N_B) F_(0, 0) FM(TS_SDEN1_B) FM(STP_ISEN_1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
335#define IP9_3_0 FM(SD2_CLK) F_(0, 0) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
336#define IP9_7_4 FM(SD2_CMD) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
337#define IP9_11_8 FM(SD2_DAT0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
338#define IP9_15_12 FM(SD2_DAT1) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
339#define IP9_19_16 FM(SD2_DAT2) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
340#define IP9_23_20 FM(SD2_DAT3) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
341#define IP9_27_24 FM(SD2_DS) F_(0, 0) FM(NFALE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
342#define IP9_31_28 FM(SD3_CLK) F_(0, 0) FM(NFWE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
343#define IP10_3_0 FM(SD3_CMD) F_(0, 0) FM(NFRE_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
344#define IP10_7_4 FM(SD3_DAT0) F_(0, 0) FM(NFDATA0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
345#define IP10_11_8 FM(SD3_DAT1) F_(0, 0) FM(NFDATA1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
346#define IP10_15_12 FM(SD3_DAT2) F_(0, 0) FM(NFDATA2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
347#define IP10_19_16 FM(SD3_DAT3) F_(0, 0) FM(NFDATA3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
348#define IP10_23_20 FM(SD3_DAT4) FM(SD2_CD_A) FM(NFDATA4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
349#define IP10_27_24 FM(SD3_DAT5) FM(SD2_WP_A) FM(NFDATA5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
350#define IP10_31_28 FM(SD3_DAT6) FM(SD3_CD) FM(NFDATA6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
351#define IP11_3_0 FM(SD3_DAT7) FM(SD3_WP) FM(NFDATA7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
352#define IP11_7_4 FM(SD3_DS) F_(0, 0) FM(NFCLE) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
353#define IP11_11_8 FM(SD0_CD) F_(0, 0) FM(NFDATA14_A) F_(0, 0) FM(SCL2_B) FM(SIM0_RST_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
354
355/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
356#define IP11_15_12 FM(SD0_WP) F_(0, 0) FM(NFDATA15_A) F_(0, 0) FM(SDA2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
357#define IP11_19_16 FM(SD1_CD) F_(0, 0) FM(NFRB_N_A) F_(0, 0) F_(0, 0) FM(SIM0_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
358#define IP11_23_20 FM(SD1_WP) F_(0, 0) FM(NFCE_N_A) F_(0, 0) F_(0, 0) FM(SIM0_D_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
359#define IP11_27_24 FM(SCK0) FM(HSCK1_B) FM(MSIOF1_SS2_B) FM(AUDIO_CLKC_B) FM(SDA2_A) FM(SIM0_RST_B) FM(STP_OPWM_0_C) FM(RIF0_CLK_B) F_(0, 0) FM(ADICHS2) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
360#define IP11_31_28 FM(RX0) FM(HRX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SCK0_C) FM(STP_ISCLK_0_C) FM(RIF0_D0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
361#define IP12_3_0 FM(TX0) FM(HTX1_B) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_C)FM(STP_ISSYNC_0_C) FM(RIF0_D1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
362#define IP12_7_4 FM(CTS0_N) FM(HCTS1_N_B) FM(MSIOF1_SYNC_B) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_C)FM(STP_ISSYNC_1_C) FM(RIF1_SYNC_B) FM(AUDIO_CLKOUT_C) FM(ADICS_SAMP) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
363#define IP12_11_8 FM(RTS0_N) FM(HRTS1_N_B) FM(MSIOF1_SS1_B) FM(AUDIO_CLKA_B) FM(SCL2_A) F_(0, 0) FM(STP_IVCXO27_1_C) FM(RIF0_SYNC_B) F_(0, 0) FM(ADICHS1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
364#define IP12_15_12 FM(RX1_A) FM(HRX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDAT0_C) FM(STP_ISD_0_C) FM(RIF1_CLK_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
365#define IP12_19_16 FM(TX1_A) FM(HTX1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(TS_SDEN0_C) FM(STP_ISEN_0_C) FM(RIF1_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
366#define IP12_23_20 FM(CTS1_N) FM(HCTS1_N_A) FM(MSIOF1_RXD_B) F_(0, 0) F_(0, 0) FM(TS_SDEN1_C) FM(STP_ISEN_1_C) FM(RIF1_D0_B) F_(0, 0) FM(ADIDATA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
367#define IP12_27_24 FM(RTS1_N) FM(HRTS1_N_A) FM(MSIOF1_TXD_B) F_(0, 0) F_(0, 0) FM(TS_SDAT1_C) FM(STP_ISD_1_C) FM(RIF1_D1_B) F_(0, 0) FM(ADICHS0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
368#define IP12_31_28 FM(SCK2) FM(SCIF_CLK_B) FM(MSIOF1_SCK_B) F_(0, 0) F_(0, 0) FM(TS_SCK1_C) FM(STP_ISCLK_1_C) FM(RIF1_CLK_B) F_(0, 0) FM(ADICLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
369#define IP13_3_0 FM(TX2_A) F_(0, 0) F_(0, 0) FM(SD2_CD_B) FM(SCL1_A) F_(0, 0) FM(FMCLK_A) FM(RIF1_D1_C) F_(0, 0) FM(FSO_CFE_0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
370#define IP13_7_4 FM(RX2_A) F_(0, 0) F_(0, 0) FM(SD2_WP_B) FM(SDA1_A) F_(0, 0) FM(FMIN_A) FM(RIF1_SYNC_C) F_(0, 0) FM(FSO_CFE_1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
371#define IP13_11_8 FM(HSCK0) F_(0, 0) FM(MSIOF1_SCK_D) FM(AUDIO_CLKB_A) FM(SSI_SDATA1_B)FM(TS_SCK0_D) FM(STP_ISCLK_0_D) FM(RIF0_CLK_C) F_(0, 0) F_(0, 0) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
372#define IP13_15_12 FM(HRX0) F_(0, 0) FM(MSIOF1_RXD_D) F_(0, 0) FM(SSI_SDATA2_B)FM(TS_SDEN0_D) FM(STP_ISEN_0_D) FM(RIF0_D0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
373#define IP13_19_16 FM(HTX0) F_(0, 0) FM(MSIOF1_TXD_D) F_(0, 0) FM(SSI_SDATA9_B)FM(TS_SDAT0_D) FM(STP_ISD_0_D) FM(RIF0_D1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
374#define IP13_23_20 FM(HCTS0_N) FM(RX2_B) FM(MSIOF1_SYNC_D) F_(0, 0) FM(SSI_SCK9_A) FM(TS_SPSYNC0_D)FM(STP_ISSYNC_0_D) FM(RIF0_SYNC_C) FM(AUDIO_CLKOUT1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
375#define IP13_27_24 FM(HRTS0_N) FM(TX2_B) FM(MSIOF1_SS1_D) F_(0, 0) FM(SSI_WS9_A) F_(0, 0) FM(STP_IVCXO27_0_D) FM(BPFCLK_A) FM(AUDIO_CLKOUT2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
376#define IP13_31_28 FM(MSIOF0_SYNC) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_A) F_(0, 0) FM(TX5_B) F_(0, 0) F_(0, 0) FM(BPFCLK_D) F_(0, 0) F_(0, 0)
377#define IP14_3_0 FM(MSIOF0_SS1) FM(RX5_A) FM(NFWP_N_A) FM(AUDIO_CLKA_C) FM(SSI_SCK2_A) F_(0, 0) FM(STP_IVCXO27_0_C) F_(0, 0) FM(AUDIO_CLKOUT3_A) F_(0, 0) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
378#define IP14_7_4 FM(MSIOF0_SS2) FM(TX5_A) FM(MSIOF1_SS2_D) FM(AUDIO_CLKC_A) FM(SSI_WS2_A) F_(0, 0) FM(STP_OPWM_0_D) F_(0, 0) FM(AUDIO_CLKOUT_D) F_(0, 0) FM(SPEEDIN_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
379#define IP14_11_8 FM(MLB_CLK) F_(0, 0) FM(MSIOF1_SCK_F) F_(0, 0) FM(SCL1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
380#define IP14_15_12 FM(MLB_SIG) FM(RX1_B) FM(MSIOF1_SYNC_F) F_(0, 0) FM(SDA1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
381#define IP14_19_16 FM(MLB_DAT) FM(TX1_B) FM(MSIOF1_RXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
382#define IP14_23_20 FM(SSI_SCK01239) F_(0, 0) FM(MSIOF1_TXD_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
383#define IP14_27_24 FM(SSI_WS01239) F_(0, 0) FM(MSIOF1_SS1_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
384
385/* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */ /* 8 */ /* 9 */ /* A */ /* B */ /* C - F */
386#define IP14_31_28 FM(SSI_SDATA0) F_(0, 0) FM(MSIOF1_SS2_F) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
387#define IP15_3_0 FM(SSI_SDATA1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
388#define IP15_7_4 FM(SSI_SDATA2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(SSI_SCK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
389#define IP15_11_8 FM(SSI_SCK349) F_(0, 0) FM(MSIOF1_SS1_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_OPWM_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
390#define IP15_15_12 FM(SSI_WS349) FM(HCTS2_N_A) FM(MSIOF1_SS2_A) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
391#define IP15_19_16 FM(SSI_SDATA3) FM(HRTS2_N_A) FM(MSIOF1_TXD_A) F_(0, 0) F_(0, 0) FM(TS_SCK0_A) FM(STP_ISCLK_0_A) FM(RIF0_D1_A) FM(RIF2_D0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
392#define IP15_23_20 FM(SSI_SCK4) FM(HRX2_A) FM(MSIOF1_SCK_A) F_(0, 0) F_(0, 0) FM(TS_SDAT0_A) FM(STP_ISD_0_A) FM(RIF0_CLK_A) FM(RIF2_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
393#define IP15_27_24 FM(SSI_WS4) FM(HTX2_A) FM(MSIOF1_SYNC_A) F_(0, 0) F_(0, 0) FM(TS_SDEN0_A) FM(STP_ISEN_0_A) FM(RIF0_SYNC_A) FM(RIF2_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
394#define IP15_31_28 FM(SSI_SDATA4) FM(HSCK2_A) FM(MSIOF1_RXD_A) F_(0, 0) F_(0, 0) FM(TS_SPSYNC0_A)FM(STP_ISSYNC_0_A) FM(RIF0_D0_A) FM(RIF2_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
395#define IP16_3_0 FM(SSI_SCK6) F_(0, 0) F_(0, 0) FM(SIM0_RST_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
396#define IP16_7_4 FM(SSI_WS6) F_(0, 0) F_(0, 0) FM(SIM0_D_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
397#define IP16_11_8 FM(SSI_SDATA6) F_(0, 0) F_(0, 0) FM(SIM0_CLK_D) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(SATA_DEVSLP_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
398#define IP16_15_12 FM(SSI_SCK78) FM(HRX2_B) FM(MSIOF1_SCK_C) F_(0, 0) F_(0, 0) FM(TS_SCK1_A) FM(STP_ISCLK_1_A) FM(RIF1_CLK_A) FM(RIF3_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
399#define IP16_19_16 FM(SSI_WS78) FM(HTX2_B) FM(MSIOF1_SYNC_C) F_(0, 0) F_(0, 0) FM(TS_SDAT1_A) FM(STP_ISD_1_A) FM(RIF1_SYNC_A) FM(RIF3_SYNC_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
400#define IP16_23_20 FM(SSI_SDATA7) FM(HCTS2_N_B) FM(MSIOF1_RXD_C) F_(0, 0) F_(0, 0) FM(TS_SDEN1_A) FM(STP_ISEN_1_A) FM(RIF1_D0_A) FM(RIF3_D0_A) F_(0, 0) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
401#define IP16_27_24 FM(SSI_SDATA8) FM(HRTS2_N_B) FM(MSIOF1_TXD_C) F_(0, 0) F_(0, 0) FM(TS_SPSYNC1_A)FM(STP_ISSYNC_1_A) FM(RIF1_D1_A) FM(RIF3_D1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
402#define IP16_31_28 FM(SSI_SDATA9_A) FM(HSCK2_B) FM(MSIOF1_SS1_C) FM(HSCK1_A) FM(SSI_WS1_B) FM(SCK1) FM(STP_IVCXO27_1_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
7f2e60f1 403#define IP17_3_0 FM(AUDIO_CLKA_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
c6435c31
MV
404#define IP17_7_4 FM(AUDIO_CLKB_B) FM(SCIF_CLK_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(STP_IVCXO27_1_D) FM(REMOCON_A) F_(0, 0) F_(0, 0) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
405#define IP17_11_8 FM(USB0_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_RST_C) F_(0, 0) FM(TS_SCK1_D) FM(STP_ISCLK_1_D) FM(BPFCLK_B) FM(RIF3_CLK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HSCK2_C) F_(0, 0) F_(0, 0)
406#define IP17_15_12 FM(USB0_OVC) F_(0, 0) F_(0, 0) FM(SIM0_D_C) F_(0, 0) FM(TS_SDAT1_D) FM(STP_ISD_1_D) F_(0, 0) FM(RIF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(HRX2_C) F_(0, 0) F_(0, 0)
407#define IP17_19_16 FM(USB1_PWEN) F_(0, 0) F_(0, 0) FM(SIM0_CLK_C) FM(SSI_SCK1_A) FM(TS_SCK0_E) FM(STP_ISCLK_0_E) FM(FMCLK_B) FM(RIF2_CLK_B) F_(0, 0) FM(SPEEDIN_A) F_(0, 0) F_(0, 0) FM(HTX2_C) F_(0, 0) F_(0, 0)
408#define IP17_23_20 FM(USB1_OVC) F_(0, 0) FM(MSIOF1_SS2_C) F_(0, 0) FM(SSI_WS1_A) FM(TS_SDAT0_E) FM(STP_ISD_0_E) FM(FMIN_B) FM(RIF2_SYNC_B) F_(0, 0) FM(REMOCON_B) F_(0, 0) F_(0, 0) FM(HCTS2_N_C) F_(0, 0) F_(0, 0)
409#define IP17_27_24 FM(USB30_PWEN) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT_B) FM(SSI_SCK2_B) FM(TS_SDEN1_D) FM(STP_ISEN_1_D) FM(STP_OPWM_0_E)FM(RIF3_D0_B) F_(0, 0) FM(TCLK2_B) FM(TPU0TO0) FM(BPFCLK_C) FM(HRTS2_N_C) F_(0, 0) F_(0, 0)
410#define IP17_31_28 FM(USB30_OVC) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT1_B) FM(SSI_WS2_B) FM(TS_SPSYNC1_D)FM(STP_ISSYNC_1_D) FM(STP_IVCXO27_0_E)FM(RIF3_D1_B) F_(0, 0) FM(FSO_TOE_N) FM(TPU0TO1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
411#define IP18_3_0 FM(GP6_30) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT2_B) FM(SSI_SCK9_B) FM(TS_SDEN0_E) FM(STP_ISEN_0_E) F_(0, 0) FM(RIF2_D0_B) F_(0, 0) F_(0, 0) FM(TPU0TO2) FM(FMCLK_C) FM(FMCLK_D) F_(0, 0) F_(0, 0)
412#define IP18_7_4 FM(GP6_31) F_(0, 0) F_(0, 0) FM(AUDIO_CLKOUT3_B) FM(SSI_WS9_B) FM(TS_SPSYNC0_E)FM(STP_ISSYNC_0_E) F_(0, 0) FM(RIF2_D1_B) F_(0, 0) F_(0, 0) FM(TPU0TO3) FM(FMIN_C) FM(FMIN_D) F_(0, 0) F_(0, 0)
413
414#define PINMUX_GPSR \
415\
416 GPSR6_31 \
417 GPSR6_30 \
418 GPSR6_29 \
419 GPSR1_28 GPSR6_28 \
420 GPSR1_27 GPSR6_27 \
421 GPSR1_26 GPSR6_26 \
422 GPSR1_25 GPSR5_25 GPSR6_25 \
423 GPSR1_24 GPSR5_24 GPSR6_24 \
424 GPSR1_23 GPSR5_23 GPSR6_23 \
425 GPSR1_22 GPSR5_22 GPSR6_22 \
426 GPSR1_21 GPSR5_21 GPSR6_21 \
427 GPSR1_20 GPSR5_20 GPSR6_20 \
428 GPSR1_19 GPSR5_19 GPSR6_19 \
429 GPSR1_18 GPSR5_18 GPSR6_18 \
430 GPSR1_17 GPSR4_17 GPSR5_17 GPSR6_17 \
431 GPSR1_16 GPSR4_16 GPSR5_16 GPSR6_16 \
432GPSR0_15 GPSR1_15 GPSR3_15 GPSR4_15 GPSR5_15 GPSR6_15 \
433GPSR0_14 GPSR1_14 GPSR2_14 GPSR3_14 GPSR4_14 GPSR5_14 GPSR6_14 \
434GPSR0_13 GPSR1_13 GPSR2_13 GPSR3_13 GPSR4_13 GPSR5_13 GPSR6_13 \
435GPSR0_12 GPSR1_12 GPSR2_12 GPSR3_12 GPSR4_12 GPSR5_12 GPSR6_12 \
436GPSR0_11 GPSR1_11 GPSR2_11 GPSR3_11 GPSR4_11 GPSR5_11 GPSR6_11 \
437GPSR0_10 GPSR1_10 GPSR2_10 GPSR3_10 GPSR4_10 GPSR5_10 GPSR6_10 \
438GPSR0_9 GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
439GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
440GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
441GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
442GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
443GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
444GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 GPSR7_3 \
445GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 GPSR7_2 \
446GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 GPSR7_1 \
447GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0 GPSR7_0
448
449#define PINMUX_IPSR \
450\
451FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
452FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
453FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
454FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
455FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
456FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
457FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
458FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
459\
460FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
461FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
462FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
463FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 \
464FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
465FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
466FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
467FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
468\
469FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
470FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
471FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
472FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
473FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
474FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
475FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
476FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
477\
478FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 FM(IP14_3_0) IP14_3_0 FM(IP15_3_0) IP15_3_0 \
479FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 FM(IP14_7_4) IP14_7_4 FM(IP15_7_4) IP15_7_4 \
480FM(IP12_11_8) IP12_11_8 FM(IP13_11_8) IP13_11_8 FM(IP14_11_8) IP14_11_8 FM(IP15_11_8) IP15_11_8 \
481FM(IP12_15_12) IP12_15_12 FM(IP13_15_12) IP13_15_12 FM(IP14_15_12) IP14_15_12 FM(IP15_15_12) IP15_15_12 \
482FM(IP12_19_16) IP12_19_16 FM(IP13_19_16) IP13_19_16 FM(IP14_19_16) IP14_19_16 FM(IP15_19_16) IP15_19_16 \
483FM(IP12_23_20) IP12_23_20 FM(IP13_23_20) IP13_23_20 FM(IP14_23_20) IP14_23_20 FM(IP15_23_20) IP15_23_20 \
484FM(IP12_27_24) IP12_27_24 FM(IP13_27_24) IP13_27_24 FM(IP14_27_24) IP14_27_24 FM(IP15_27_24) IP15_27_24 \
485FM(IP12_31_28) IP12_31_28 FM(IP13_31_28) IP13_31_28 FM(IP14_31_28) IP14_31_28 FM(IP15_31_28) IP15_31_28 \
486\
487FM(IP16_3_0) IP16_3_0 FM(IP17_3_0) IP17_3_0 FM(IP18_3_0) IP18_3_0 \
488FM(IP16_7_4) IP16_7_4 FM(IP17_7_4) IP17_7_4 FM(IP18_7_4) IP18_7_4 \
489FM(IP16_11_8) IP16_11_8 FM(IP17_11_8) IP17_11_8 \
490FM(IP16_15_12) IP16_15_12 FM(IP17_15_12) IP17_15_12 \
491FM(IP16_19_16) IP16_19_16 FM(IP17_19_16) IP17_19_16 \
492FM(IP16_23_20) IP16_23_20 FM(IP17_23_20) IP17_23_20 \
493FM(IP16_27_24) IP16_27_24 FM(IP17_27_24) IP17_27_24 \
494FM(IP16_31_28) IP16_31_28 FM(IP17_31_28) IP17_31_28
495
496/* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
497#define MOD_SEL0_31_30_29 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1) FM(SEL_MSIOF3_2) FM(SEL_MSIOF3_3) FM(SEL_MSIOF3_4) F_(0, 0) F_(0, 0) F_(0, 0)
498#define MOD_SEL0_28_27 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1) FM(SEL_MSIOF2_2) FM(SEL_MSIOF2_3)
499#define MOD_SEL0_26_25_24 FM(SEL_MSIOF1_0) FM(SEL_MSIOF1_1) FM(SEL_MSIOF1_2) FM(SEL_MSIOF1_3) FM(SEL_MSIOF1_4) FM(SEL_MSIOF1_5) FM(SEL_MSIOF1_6) F_(0, 0)
500#define MOD_SEL0_23 FM(SEL_LBSC_0) FM(SEL_LBSC_1)
501#define MOD_SEL0_22 FM(SEL_IEBUS_0) FM(SEL_IEBUS_1)
502#define MOD_SEL0_21 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
503#define MOD_SEL0_20 FM(SEL_I2C1_0) FM(SEL_I2C1_1)
504#define MOD_SEL0_19 FM(SEL_HSCIF4_0) FM(SEL_HSCIF4_1)
505#define MOD_SEL0_18_17 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1) FM(SEL_HSCIF3_2) FM(SEL_HSCIF3_3)
506#define MOD_SEL0_16 FM(SEL_HSCIF1_0) FM(SEL_HSCIF1_1)
507#define MOD_SEL0_14_13 FM(SEL_HSCIF2_0) FM(SEL_HSCIF2_1) FM(SEL_HSCIF2_2) F_(0, 0)
508#define MOD_SEL0_12 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
509#define MOD_SEL0_11 FM(SEL_DRIF3_0) FM(SEL_DRIF3_1)
510#define MOD_SEL0_10 FM(SEL_DRIF2_0) FM(SEL_DRIF2_1)
511#define MOD_SEL0_9_8 FM(SEL_DRIF1_0) FM(SEL_DRIF1_1) FM(SEL_DRIF1_2) F_(0, 0)
512#define MOD_SEL0_7_6 FM(SEL_DRIF0_0) FM(SEL_DRIF0_1) FM(SEL_DRIF0_2) F_(0, 0)
513#define MOD_SEL0_5 FM(SEL_CANFD0_0) FM(SEL_CANFD0_1)
7f2e60f1 514#define MOD_SEL0_4_3 FM(SEL_ADGA_0) FM(SEL_ADGA_1) FM(SEL_ADGA_2) FM(SEL_ADGA_3)
c6435c31
MV
515
516/* MOD_SEL1 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
517#define MOD_SEL1_31_30 FM(SEL_TSIF1_0) FM(SEL_TSIF1_1) FM(SEL_TSIF1_2) FM(SEL_TSIF1_3)
518#define MOD_SEL1_29_28_27 FM(SEL_TSIF0_0) FM(SEL_TSIF0_1) FM(SEL_TSIF0_2) FM(SEL_TSIF0_3) FM(SEL_TSIF0_4) F_(0, 0) F_(0, 0) F_(0, 0)
519#define MOD_SEL1_26 FM(SEL_TIMER_TMU_0) FM(SEL_TIMER_TMU_1)
520#define MOD_SEL1_25_24 FM(SEL_SSP1_1_0) FM(SEL_SSP1_1_1) FM(SEL_SSP1_1_2) FM(SEL_SSP1_1_3)
521#define MOD_SEL1_23_22_21 FM(SEL_SSP1_0_0) FM(SEL_SSP1_0_1) FM(SEL_SSP1_0_2) FM(SEL_SSP1_0_3) FM(SEL_SSP1_0_4) F_(0, 0) F_(0, 0) F_(0, 0)
522#define MOD_SEL1_20 FM(SEL_SSI1_0) FM(SEL_SSI1_1)
523#define MOD_SEL1_19 FM(SEL_SPEED_PULSE_0) FM(SEL_SPEED_PULSE_1)
524#define MOD_SEL1_18_17 FM(SEL_SIMCARD_0) FM(SEL_SIMCARD_1) FM(SEL_SIMCARD_2) FM(SEL_SIMCARD_3)
525#define MOD_SEL1_16 FM(SEL_SDHI2_0) FM(SEL_SDHI2_1)
526#define MOD_SEL1_15_14 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1) FM(SEL_SCIF4_2) F_(0, 0)
527#define MOD_SEL1_13 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
528#define MOD_SEL1_12 FM(SEL_SCIF2_0) FM(SEL_SCIF2_1)
529#define MOD_SEL1_11 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
530#define MOD_SEL1_10 FM(SEL_SCIF_0) FM(SEL_SCIF_1)
531#define MOD_SEL1_9 FM(SEL_REMOCON_0) FM(SEL_REMOCON_1)
532#define MOD_SEL1_6 FM(SEL_RCAN0_0) FM(SEL_RCAN0_1)
533#define MOD_SEL1_5 FM(SEL_PWM6_0) FM(SEL_PWM6_1)
534#define MOD_SEL1_4 FM(SEL_PWM5_0) FM(SEL_PWM5_1)
535#define MOD_SEL1_3 FM(SEL_PWM4_0) FM(SEL_PWM4_1)
536#define MOD_SEL1_2 FM(SEL_PWM3_0) FM(SEL_PWM3_1)
537#define MOD_SEL1_1 FM(SEL_PWM2_0) FM(SEL_PWM2_1)
538#define MOD_SEL1_0 FM(SEL_PWM1_0) FM(SEL_PWM1_1)
539
540/* MOD_SEL2 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 */ /* 7 */
541#define MOD_SEL2_31 FM(I2C_SEL_5_0) FM(I2C_SEL_5_1)
542#define MOD_SEL2_30 FM(I2C_SEL_3_0) FM(I2C_SEL_3_1)
543#define MOD_SEL2_29 FM(I2C_SEL_0_0) FM(I2C_SEL_0_1)
544#define MOD_SEL2_28_27 FM(SEL_FM_0) FM(SEL_FM_1) FM(SEL_FM_2) FM(SEL_FM_3)
545#define MOD_SEL2_26 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
546#define MOD_SEL2_25_24_23 FM(SEL_I2C6_0) FM(SEL_I2C6_1) FM(SEL_I2C6_2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
7f2e60f1 547#define MOD_SEL2_22 FM(SEL_NDF_0) FM(SEL_NDF_1)
c6435c31
MV
548#define MOD_SEL2_21 FM(SEL_SSI2_0) FM(SEL_SSI2_1)
549#define MOD_SEL2_20 FM(SEL_SSI9_0) FM(SEL_SSI9_1)
550#define MOD_SEL2_19 FM(SEL_TIMER_TMU2_0) FM(SEL_TIMER_TMU2_1)
7f2e60f1
ER
551#define MOD_SEL2_18 FM(SEL_ADGB_0) FM(SEL_ADGB_1)
552#define MOD_SEL2_17 FM(SEL_ADGC_0) FM(SEL_ADGC_1)
c6435c31
MV
553#define MOD_SEL2_0 FM(SEL_VIN4_0) FM(SEL_VIN4_1)
554
555#define PINMUX_MOD_SELS \
556\
557MOD_SEL0_31_30_29 MOD_SEL1_31_30 MOD_SEL2_31 \
558 MOD_SEL2_30 \
559 MOD_SEL1_29_28_27 MOD_SEL2_29 \
560MOD_SEL0_28_27 MOD_SEL2_28_27 \
561MOD_SEL0_26_25_24 MOD_SEL1_26 MOD_SEL2_26 \
562 MOD_SEL1_25_24 MOD_SEL2_25_24_23 \
563MOD_SEL0_23 MOD_SEL1_23_22_21 \
564MOD_SEL0_22 MOD_SEL2_22 \
565MOD_SEL0_21 MOD_SEL2_21 \
566MOD_SEL0_20 MOD_SEL1_20 MOD_SEL2_20 \
567MOD_SEL0_19 MOD_SEL1_19 MOD_SEL2_19 \
568MOD_SEL0_18_17 MOD_SEL1_18_17 MOD_SEL2_18 \
569 MOD_SEL2_17 \
570MOD_SEL0_16 MOD_SEL1_16 \
571 MOD_SEL1_15_14 \
572MOD_SEL0_14_13 \
573 MOD_SEL1_13 \
574MOD_SEL0_12 MOD_SEL1_12 \
575MOD_SEL0_11 MOD_SEL1_11 \
576MOD_SEL0_10 MOD_SEL1_10 \
577MOD_SEL0_9_8 MOD_SEL1_9 \
578MOD_SEL0_7_6 \
579 MOD_SEL1_6 \
580MOD_SEL0_5 MOD_SEL1_5 \
581MOD_SEL0_4_3 MOD_SEL1_4 \
582 MOD_SEL1_3 \
583 MOD_SEL1_2 \
584 MOD_SEL1_1 \
585 MOD_SEL1_0 MOD_SEL2_0
586
587/*
588 * These pins are not able to be muxed but have other properties
589 * that can be set, such as drive-strength or pull-up/pull-down enable.
590 */
591#define PINMUX_STATIC \
592 FM(QSPI0_SPCLK) FM(QSPI0_SSL) FM(QSPI0_MOSI_IO0) FM(QSPI0_MISO_IO1) \
593 FM(QSPI0_IO2) FM(QSPI0_IO3) \
594 FM(QSPI1_SPCLK) FM(QSPI1_SSL) FM(QSPI1_MOSI_IO0) FM(QSPI1_MISO_IO1) \
595 FM(QSPI1_IO2) FM(QSPI1_IO3) \
596 FM(RPC_INT) FM(RPC_WP) FM(RPC_RESET) \
597 FM(AVB_TX_CTL) FM(AVB_TXC) FM(AVB_TD0) FM(AVB_TD1) FM(AVB_TD2) FM(AVB_TD3) \
598 FM(AVB_RX_CTL) FM(AVB_RXC) FM(AVB_RD0) FM(AVB_RD1) FM(AVB_RD2) FM(AVB_RD3) \
599 FM(AVB_TXCREFCLK) FM(AVB_MDIO) \
600 FM(PRESETOUT) \
8719ca81 601 FM(DU_DOTCLKIN0) FM(DU_DOTCLKIN1) FM(DU_DOTCLKIN3) \
c6435c31
MV
602 FM(TMS) FM(TDO) FM(ASEBRK) FM(MLB_REF) FM(TDI) FM(TCK) FM(TRST) FM(EXTALR)
603
7f2e60f1
ER
604#define PINMUX_PHYS \
605 FM(SCL0) FM(SDA0) FM(SCL3) FM(SDA3) FM(SCL5) FM(SDA5)
606
c6435c31
MV
607enum {
608 PINMUX_RESERVED = 0,
609
610 PINMUX_DATA_BEGIN,
611 GP_ALL(DATA),
612 PINMUX_DATA_END,
613
614#define F_(x, y)
615#define FM(x) FN_##x,
616 PINMUX_FUNCTION_BEGIN,
617 GP_ALL(FN),
618 PINMUX_GPSR
619 PINMUX_IPSR
620 PINMUX_MOD_SELS
621 PINMUX_FUNCTION_END,
622#undef F_
623#undef FM
624
625#define F_(x, y)
626#define FM(x) x##_MARK,
627 PINMUX_MARK_BEGIN,
628 PINMUX_GPSR
629 PINMUX_IPSR
630 PINMUX_MOD_SELS
631 PINMUX_STATIC
7f2e60f1 632 PINMUX_PHYS
c6435c31
MV
633 PINMUX_MARK_END,
634#undef F_
635#undef FM
636};
637
638static const u16 pinmux_data[] = {
639 PINMUX_DATA_GP_ALL(),
640
641 PINMUX_SINGLE(AVS1),
642 PINMUX_SINGLE(AVS2),
643 PINMUX_SINGLE(CLKOUT),
644 PINMUX_SINGLE(GP7_03),
7f2e60f1 645 PINMUX_SINGLE(GP7_02),
c6435c31
MV
646 PINMUX_SINGLE(MSIOF0_RXD),
647 PINMUX_SINGLE(MSIOF0_SCK),
648 PINMUX_SINGLE(MSIOF0_TXD),
649 PINMUX_SINGLE(SSI_SCK5),
650 PINMUX_SINGLE(SSI_SDATA5),
651 PINMUX_SINGLE(SSI_WS5),
652
653 /* IPSR0 */
654 PINMUX_IPSR_GPSR(IP0_3_0, AVB_MDC),
655 PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SS2_C, SEL_MSIOF2_2),
656
657 PINMUX_IPSR_GPSR(IP0_7_4, AVB_MAGIC),
658 PINMUX_IPSR_MSEL(IP0_7_4, MSIOF2_SS1_C, SEL_MSIOF2_2),
659 PINMUX_IPSR_MSEL(IP0_7_4, SCK4_A, SEL_SCIF4_0),
660
661 PINMUX_IPSR_GPSR(IP0_11_8, AVB_PHY_INT),
662 PINMUX_IPSR_MSEL(IP0_11_8, MSIOF2_SYNC_C, SEL_MSIOF2_2),
663 PINMUX_IPSR_MSEL(IP0_11_8, RX4_A, SEL_SCIF4_0),
664
665 PINMUX_IPSR_GPSR(IP0_15_12, AVB_LINK),
666 PINMUX_IPSR_MSEL(IP0_15_12, MSIOF2_SCK_C, SEL_MSIOF2_2),
667 PINMUX_IPSR_MSEL(IP0_15_12, TX4_A, SEL_SCIF4_0),
668 PINMUX_IPSR_GPSR(IP0_19_16, FSCLKST2_N_A),
669
50970e8c
MV
670 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, AVB_AVTP_MATCH_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
671 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, MSIOF2_RXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
672 PINMUX_IPSR_PHYS_MSEL(IP0_19_16, CTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
7f2e60f1 673 PINMUX_IPSR_PHYS(IP0_19_16, SCL5, I2C_SEL_5_1),
c6435c31 674
50970e8c
MV
675 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, AVB_AVTP_CAPTURE_A, I2C_SEL_5_0, SEL_ETHERAVB_0),
676 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, MSIOF2_TXD_C, I2C_SEL_5_0, SEL_MSIOF2_2),
677 PINMUX_IPSR_PHYS_MSEL(IP0_23_20, RTS4_N_A, I2C_SEL_5_0, SEL_SCIF4_0),
7f2e60f1 678 PINMUX_IPSR_PHYS(IP0_23_20, SDA5, I2C_SEL_5_1),
c6435c31
MV
679
680 PINMUX_IPSR_GPSR(IP0_27_24, IRQ0),
681 PINMUX_IPSR_GPSR(IP0_27_24, QPOLB),
682 PINMUX_IPSR_GPSR(IP0_27_24, DU_CDE),
683 PINMUX_IPSR_MSEL(IP0_27_24, VI4_DATA0_B, SEL_VIN4_1),
684 PINMUX_IPSR_MSEL(IP0_27_24, CAN0_TX_B, SEL_RCAN0_1),
685 PINMUX_IPSR_MSEL(IP0_27_24, CANFD0_TX_B, SEL_CANFD0_1),
686 PINMUX_IPSR_MSEL(IP0_27_24, MSIOF3_SS2_E, SEL_MSIOF3_4),
687
688 PINMUX_IPSR_GPSR(IP0_31_28, IRQ1),
689 PINMUX_IPSR_GPSR(IP0_31_28, QPOLA),
690 PINMUX_IPSR_GPSR(IP0_31_28, DU_DISP),
691 PINMUX_IPSR_MSEL(IP0_31_28, VI4_DATA1_B, SEL_VIN4_1),
692 PINMUX_IPSR_MSEL(IP0_31_28, CAN0_RX_B, SEL_RCAN0_1),
693 PINMUX_IPSR_MSEL(IP0_31_28, CANFD0_RX_B, SEL_CANFD0_1),
694 PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_SS1_E, SEL_MSIOF3_4),
695
696 /* IPSR1 */
697 PINMUX_IPSR_GPSR(IP1_3_0, IRQ2),
698 PINMUX_IPSR_GPSR(IP1_3_0, QCPV_QDE),
699 PINMUX_IPSR_GPSR(IP1_3_0, DU_EXODDF_DU_ODDF_DISP_CDE),
700 PINMUX_IPSR_MSEL(IP1_3_0, VI4_DATA2_B, SEL_VIN4_1),
701 PINMUX_IPSR_MSEL(IP1_3_0, PWM3_B, SEL_PWM3_1),
702 PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_SYNC_E, SEL_MSIOF3_4),
703
704 PINMUX_IPSR_GPSR(IP1_7_4, IRQ3),
705 PINMUX_IPSR_GPSR(IP1_7_4, QSTVB_QVE),
706 PINMUX_IPSR_GPSR(IP1_7_4, DU_DOTCLKOUT1),
707 PINMUX_IPSR_MSEL(IP1_7_4, VI4_DATA3_B, SEL_VIN4_1),
708 PINMUX_IPSR_MSEL(IP1_7_4, PWM4_B, SEL_PWM4_1),
709 PINMUX_IPSR_MSEL(IP1_7_4, MSIOF3_SCK_E, SEL_MSIOF3_4),
710
711 PINMUX_IPSR_GPSR(IP1_11_8, IRQ4),
712 PINMUX_IPSR_GPSR(IP1_11_8, QSTH_QHS),
713 PINMUX_IPSR_GPSR(IP1_11_8, DU_EXHSYNC_DU_HSYNC),
714 PINMUX_IPSR_MSEL(IP1_11_8, VI4_DATA4_B, SEL_VIN4_1),
715 PINMUX_IPSR_MSEL(IP1_11_8, PWM5_B, SEL_PWM5_1),
716 PINMUX_IPSR_MSEL(IP1_11_8, MSIOF3_RXD_E, SEL_MSIOF3_4),
717
718 PINMUX_IPSR_GPSR(IP1_15_12, IRQ5),
719 PINMUX_IPSR_GPSR(IP1_15_12, QSTB_QHE),
720 PINMUX_IPSR_GPSR(IP1_15_12, DU_EXVSYNC_DU_VSYNC),
721 PINMUX_IPSR_MSEL(IP1_15_12, VI4_DATA5_B, SEL_VIN4_1),
722 PINMUX_IPSR_MSEL(IP1_15_12, PWM6_B, SEL_PWM6_1),
723 PINMUX_IPSR_GPSR(IP1_15_12, FSCLKST2_N_B),
724 PINMUX_IPSR_MSEL(IP1_15_12, MSIOF3_TXD_E, SEL_MSIOF3_4),
725
726 PINMUX_IPSR_GPSR(IP1_19_16, PWM0),
727 PINMUX_IPSR_GPSR(IP1_19_16, AVB_AVTP_PPS),
728 PINMUX_IPSR_MSEL(IP1_19_16, VI4_DATA6_B, SEL_VIN4_1),
729 PINMUX_IPSR_MSEL(IP1_19_16, IECLK_B, SEL_IEBUS_1),
730
50970e8c
MV
731 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, PWM1_A, I2C_SEL_3_0, SEL_PWM1_0),
732 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, HRX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
733 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, VI4_DATA7_B, I2C_SEL_3_0, SEL_VIN4_1),
734 PINMUX_IPSR_PHYS_MSEL(IP1_23_20, IERX_B, I2C_SEL_3_0, SEL_IEBUS_1),
735 PINMUX_IPSR_PHYS(IP1_23_20, SCL3, I2C_SEL_3_1),
c6435c31 736
50970e8c
MV
737 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, PWM2_A, I2C_SEL_3_0, SEL_PWM2_0),
738 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, HTX3_D, I2C_SEL_3_0, SEL_HSCIF3_3),
739 PINMUX_IPSR_PHYS_MSEL(IP1_27_24, IETX_B, I2C_SEL_3_0, SEL_IEBUS_1),
740 PINMUX_IPSR_PHYS(IP1_27_24, SDA3, I2C_SEL_3_1),
c6435c31
MV
741
742 PINMUX_IPSR_GPSR(IP1_31_28, A0),
743 PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT16),
744 PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SYNC_B, SEL_MSIOF3_1),
745 PINMUX_IPSR_GPSR(IP1_31_28, VI4_DATA8),
746 PINMUX_IPSR_GPSR(IP1_31_28, DU_DB0),
747 PINMUX_IPSR_MSEL(IP1_31_28, PWM3_A, SEL_PWM3_0),
748
749 /* IPSR2 */
750 PINMUX_IPSR_GPSR(IP2_3_0, A1),
751 PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT17),
752 PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_TXD_B, SEL_MSIOF3_1),
753 PINMUX_IPSR_GPSR(IP2_3_0, VI4_DATA9),
754 PINMUX_IPSR_GPSR(IP2_3_0, DU_DB1),
755 PINMUX_IPSR_MSEL(IP2_3_0, PWM4_A, SEL_PWM4_0),
756
757 PINMUX_IPSR_GPSR(IP2_7_4, A2),
758 PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT18),
759 PINMUX_IPSR_MSEL(IP2_7_4, MSIOF3_SCK_B, SEL_MSIOF3_1),
760 PINMUX_IPSR_GPSR(IP2_7_4, VI4_DATA10),
761 PINMUX_IPSR_GPSR(IP2_7_4, DU_DB2),
762 PINMUX_IPSR_MSEL(IP2_7_4, PWM5_A, SEL_PWM5_0),
763
764 PINMUX_IPSR_GPSR(IP2_11_8, A3),
765 PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT19),
766 PINMUX_IPSR_MSEL(IP2_11_8, MSIOF3_RXD_B, SEL_MSIOF3_1),
767 PINMUX_IPSR_GPSR(IP2_11_8, VI4_DATA11),
768 PINMUX_IPSR_GPSR(IP2_11_8, DU_DB3),
769 PINMUX_IPSR_MSEL(IP2_11_8, PWM6_A, SEL_PWM6_0),
770
771 PINMUX_IPSR_GPSR(IP2_15_12, A4),
772 PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT20),
773 PINMUX_IPSR_MSEL(IP2_15_12, MSIOF3_SS1_B, SEL_MSIOF3_1),
774 PINMUX_IPSR_GPSR(IP2_15_12, VI4_DATA12),
775 PINMUX_IPSR_GPSR(IP2_15_12, VI5_DATA12),
776 PINMUX_IPSR_GPSR(IP2_15_12, DU_DB4),
777
778 PINMUX_IPSR_GPSR(IP2_19_16, A5),
779 PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT21),
780 PINMUX_IPSR_MSEL(IP2_19_16, MSIOF3_SS2_B, SEL_MSIOF3_1),
781 PINMUX_IPSR_MSEL(IP2_19_16, SCK4_B, SEL_SCIF4_1),
782 PINMUX_IPSR_GPSR(IP2_19_16, VI4_DATA13),
783 PINMUX_IPSR_GPSR(IP2_19_16, VI5_DATA13),
784 PINMUX_IPSR_GPSR(IP2_19_16, DU_DB5),
785
786 PINMUX_IPSR_GPSR(IP2_23_20, A6),
787 PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT22),
788 PINMUX_IPSR_MSEL(IP2_23_20, MSIOF2_SS1_A, SEL_MSIOF2_0),
789 PINMUX_IPSR_MSEL(IP2_23_20, RX4_B, SEL_SCIF4_1),
790 PINMUX_IPSR_GPSR(IP2_23_20, VI4_DATA14),
791 PINMUX_IPSR_GPSR(IP2_23_20, VI5_DATA14),
792 PINMUX_IPSR_GPSR(IP2_23_20, DU_DB6),
793
794 PINMUX_IPSR_GPSR(IP2_27_24, A7),
795 PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT23),
796 PINMUX_IPSR_MSEL(IP2_27_24, MSIOF2_SS2_A, SEL_MSIOF2_0),
797 PINMUX_IPSR_MSEL(IP2_27_24, TX4_B, SEL_SCIF4_1),
798 PINMUX_IPSR_GPSR(IP2_27_24, VI4_DATA15),
799 PINMUX_IPSR_GPSR(IP2_27_24, VI5_DATA15),
800 PINMUX_IPSR_GPSR(IP2_27_24, DU_DB7),
801
802 PINMUX_IPSR_GPSR(IP2_31_28, A8),
803 PINMUX_IPSR_MSEL(IP2_31_28, RX3_B, SEL_SCIF3_1),
804 PINMUX_IPSR_MSEL(IP2_31_28, MSIOF2_SYNC_A, SEL_MSIOF2_0),
805 PINMUX_IPSR_MSEL(IP2_31_28, HRX4_B, SEL_HSCIF4_1),
806 PINMUX_IPSR_MSEL(IP2_31_28, SDA6_A, SEL_I2C6_0),
807 PINMUX_IPSR_MSEL(IP2_31_28, AVB_AVTP_MATCH_B, SEL_ETHERAVB_1),
808 PINMUX_IPSR_MSEL(IP2_31_28, PWM1_B, SEL_PWM1_1),
809
810 /* IPSR3 */
811 PINMUX_IPSR_GPSR(IP3_3_0, A9),
812 PINMUX_IPSR_MSEL(IP3_3_0, MSIOF2_SCK_A, SEL_MSIOF2_0),
813 PINMUX_IPSR_MSEL(IP3_3_0, CTS4_N_B, SEL_SCIF4_1),
814 PINMUX_IPSR_GPSR(IP3_3_0, VI5_VSYNC_N),
815
816 PINMUX_IPSR_GPSR(IP3_7_4, A10),
817 PINMUX_IPSR_MSEL(IP3_7_4, MSIOF2_RXD_A, SEL_MSIOF2_0),
818 PINMUX_IPSR_MSEL(IP3_7_4, RTS4_N_B, SEL_SCIF4_1),
819 PINMUX_IPSR_GPSR(IP3_7_4, VI5_HSYNC_N),
820
821 PINMUX_IPSR_GPSR(IP3_11_8, A11),
822 PINMUX_IPSR_MSEL(IP3_11_8, TX3_B, SEL_SCIF3_1),
823 PINMUX_IPSR_MSEL(IP3_11_8, MSIOF2_TXD_A, SEL_MSIOF2_0),
824 PINMUX_IPSR_MSEL(IP3_11_8, HTX4_B, SEL_HSCIF4_1),
825 PINMUX_IPSR_GPSR(IP3_11_8, HSCK4),
826 PINMUX_IPSR_GPSR(IP3_11_8, VI5_FIELD),
827 PINMUX_IPSR_MSEL(IP3_11_8, SCL6_A, SEL_I2C6_0),
828 PINMUX_IPSR_MSEL(IP3_11_8, AVB_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
829 PINMUX_IPSR_MSEL(IP3_11_8, PWM2_B, SEL_PWM2_1),
830
831 PINMUX_IPSR_GPSR(IP3_15_12, A12),
832 PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT12),
833 PINMUX_IPSR_MSEL(IP3_15_12, MSIOF3_SCK_C, SEL_MSIOF3_2),
834 PINMUX_IPSR_MSEL(IP3_15_12, HRX4_A, SEL_HSCIF4_0),
835 PINMUX_IPSR_GPSR(IP3_15_12, VI5_DATA8),
836 PINMUX_IPSR_GPSR(IP3_15_12, DU_DG4),
837
838 PINMUX_IPSR_GPSR(IP3_19_16, A13),
839 PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT13),
840 PINMUX_IPSR_MSEL(IP3_19_16, MSIOF3_SYNC_C, SEL_MSIOF3_2),
841 PINMUX_IPSR_MSEL(IP3_19_16, HTX4_A, SEL_HSCIF4_0),
842 PINMUX_IPSR_GPSR(IP3_19_16, VI5_DATA9),
843 PINMUX_IPSR_GPSR(IP3_19_16, DU_DG5),
844
845 PINMUX_IPSR_GPSR(IP3_23_20, A14),
846 PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT14),
847 PINMUX_IPSR_MSEL(IP3_23_20, MSIOF3_RXD_C, SEL_MSIOF3_2),
848 PINMUX_IPSR_GPSR(IP3_23_20, HCTS4_N),
849 PINMUX_IPSR_GPSR(IP3_23_20, VI5_DATA10),
850 PINMUX_IPSR_GPSR(IP3_23_20, DU_DG6),
851
852 PINMUX_IPSR_GPSR(IP3_27_24, A15),
853 PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT15),
854 PINMUX_IPSR_MSEL(IP3_27_24, MSIOF3_TXD_C, SEL_MSIOF3_2),
855 PINMUX_IPSR_GPSR(IP3_27_24, HRTS4_N),
856 PINMUX_IPSR_GPSR(IP3_27_24, VI5_DATA11),
857 PINMUX_IPSR_GPSR(IP3_27_24, DU_DG7),
858
859 PINMUX_IPSR_GPSR(IP3_31_28, A16),
860 PINMUX_IPSR_GPSR(IP3_31_28, LCDOUT8),
861 PINMUX_IPSR_GPSR(IP3_31_28, VI4_FIELD),
862 PINMUX_IPSR_GPSR(IP3_31_28, DU_DG0),
863
864 /* IPSR4 */
865 PINMUX_IPSR_GPSR(IP4_3_0, A17),
866 PINMUX_IPSR_GPSR(IP4_3_0, LCDOUT9),
867 PINMUX_IPSR_GPSR(IP4_3_0, VI4_VSYNC_N),
868 PINMUX_IPSR_GPSR(IP4_3_0, DU_DG1),
869
870 PINMUX_IPSR_GPSR(IP4_7_4, A18),
871 PINMUX_IPSR_GPSR(IP4_7_4, LCDOUT10),
872 PINMUX_IPSR_GPSR(IP4_7_4, VI4_HSYNC_N),
873 PINMUX_IPSR_GPSR(IP4_7_4, DU_DG2),
874
875 PINMUX_IPSR_GPSR(IP4_11_8, A19),
876 PINMUX_IPSR_GPSR(IP4_11_8, LCDOUT11),
877 PINMUX_IPSR_GPSR(IP4_11_8, VI4_CLKENB),
878 PINMUX_IPSR_GPSR(IP4_11_8, DU_DG3),
879
880 PINMUX_IPSR_GPSR(IP4_15_12, CS0_N),
881 PINMUX_IPSR_GPSR(IP4_15_12, VI5_CLKENB),
882
883 PINMUX_IPSR_GPSR(IP4_19_16, CS1_N),
884 PINMUX_IPSR_GPSR(IP4_19_16, VI5_CLK),
885 PINMUX_IPSR_MSEL(IP4_19_16, EX_WAIT0_B, SEL_LBSC_1),
886
887 PINMUX_IPSR_GPSR(IP4_23_20, BS_N),
888 PINMUX_IPSR_GPSR(IP4_23_20, QSTVA_QVS),
889 PINMUX_IPSR_MSEL(IP4_23_20, MSIOF3_SCK_D, SEL_MSIOF3_3),
890 PINMUX_IPSR_GPSR(IP4_23_20, SCK3),
891 PINMUX_IPSR_GPSR(IP4_23_20, HSCK3),
892 PINMUX_IPSR_GPSR(IP4_23_20, CAN1_TX),
893 PINMUX_IPSR_GPSR(IP4_23_20, CANFD1_TX),
894 PINMUX_IPSR_MSEL(IP4_23_20, IETX_A, SEL_IEBUS_0),
895
896 PINMUX_IPSR_GPSR(IP4_27_24, RD_N),
897 PINMUX_IPSR_MSEL(IP4_27_24, MSIOF3_SYNC_D, SEL_MSIOF3_3),
898 PINMUX_IPSR_MSEL(IP4_27_24, RX3_A, SEL_SCIF3_0),
899 PINMUX_IPSR_MSEL(IP4_27_24, HRX3_A, SEL_HSCIF3_0),
900 PINMUX_IPSR_MSEL(IP4_27_24, CAN0_TX_A, SEL_RCAN0_0),
901 PINMUX_IPSR_MSEL(IP4_27_24, CANFD0_TX_A, SEL_CANFD0_0),
902
903 PINMUX_IPSR_GPSR(IP4_31_28, RD_WR_N),
904 PINMUX_IPSR_MSEL(IP4_31_28, MSIOF3_RXD_D, SEL_MSIOF3_3),
905 PINMUX_IPSR_MSEL(IP4_31_28, TX3_A, SEL_SCIF3_0),
906 PINMUX_IPSR_MSEL(IP4_31_28, HTX3_A, SEL_HSCIF3_0),
907 PINMUX_IPSR_MSEL(IP4_31_28, CAN0_RX_A, SEL_RCAN0_0),
908 PINMUX_IPSR_MSEL(IP4_31_28, CANFD0_RX_A, SEL_CANFD0_0),
909
910 /* IPSR5 */
911 PINMUX_IPSR_GPSR(IP5_3_0, WE0_N),
912 PINMUX_IPSR_MSEL(IP5_3_0, MSIOF3_TXD_D, SEL_MSIOF3_3),
913 PINMUX_IPSR_GPSR(IP5_3_0, CTS3_N),
914 PINMUX_IPSR_GPSR(IP5_3_0, HCTS3_N),
915 PINMUX_IPSR_MSEL(IP5_3_0, SCL6_B, SEL_I2C6_1),
916 PINMUX_IPSR_GPSR(IP5_3_0, CAN_CLK),
917 PINMUX_IPSR_MSEL(IP5_3_0, IECLK_A, SEL_IEBUS_0),
918
919 PINMUX_IPSR_GPSR(IP5_7_4, WE1_N),
920 PINMUX_IPSR_MSEL(IP5_7_4, MSIOF3_SS1_D, SEL_MSIOF3_3),
921 PINMUX_IPSR_GPSR(IP5_7_4, RTS3_N),
922 PINMUX_IPSR_GPSR(IP5_7_4, HRTS3_N),
923 PINMUX_IPSR_MSEL(IP5_7_4, SDA6_B, SEL_I2C6_1),
924 PINMUX_IPSR_GPSR(IP5_7_4, CAN1_RX),
925 PINMUX_IPSR_GPSR(IP5_7_4, CANFD1_RX),
926 PINMUX_IPSR_MSEL(IP5_7_4, IERX_A, SEL_IEBUS_0),
927
928 PINMUX_IPSR_MSEL(IP5_11_8, EX_WAIT0_A, SEL_LBSC_0),
929 PINMUX_IPSR_GPSR(IP5_11_8, QCLK),
930 PINMUX_IPSR_GPSR(IP5_11_8, VI4_CLK),
931 PINMUX_IPSR_GPSR(IP5_11_8, DU_DOTCLKOUT0),
932
933 PINMUX_IPSR_GPSR(IP5_15_12, D0),
934 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF2_SS1_B, SEL_MSIOF2_1),
935 PINMUX_IPSR_MSEL(IP5_15_12, MSIOF3_SCK_A, SEL_MSIOF3_0),
936 PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA16),
937 PINMUX_IPSR_GPSR(IP5_15_12, VI5_DATA0),
938
939 PINMUX_IPSR_GPSR(IP5_19_16, D1),
940 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF2_SS2_B, SEL_MSIOF2_1),
941 PINMUX_IPSR_MSEL(IP5_19_16, MSIOF3_SYNC_A, SEL_MSIOF3_0),
942 PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA17),
943 PINMUX_IPSR_GPSR(IP5_19_16, VI5_DATA1),
944
945 PINMUX_IPSR_GPSR(IP5_23_20, D2),
946 PINMUX_IPSR_MSEL(IP5_23_20, MSIOF3_RXD_A, SEL_MSIOF3_0),
947 PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA18),
948 PINMUX_IPSR_GPSR(IP5_23_20, VI5_DATA2),
949
950 PINMUX_IPSR_GPSR(IP5_27_24, D3),
951 PINMUX_IPSR_MSEL(IP5_27_24, MSIOF3_TXD_A, SEL_MSIOF3_0),
952 PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA19),
953 PINMUX_IPSR_GPSR(IP5_27_24, VI5_DATA3),
954
955 PINMUX_IPSR_GPSR(IP5_31_28, D4),
956 PINMUX_IPSR_MSEL(IP5_31_28, MSIOF2_SCK_B, SEL_MSIOF2_1),
957 PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA20),
958 PINMUX_IPSR_GPSR(IP5_31_28, VI5_DATA4),
959
960 /* IPSR6 */
961 PINMUX_IPSR_GPSR(IP6_3_0, D5),
962 PINMUX_IPSR_MSEL(IP6_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
963 PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA21),
964 PINMUX_IPSR_GPSR(IP6_3_0, VI5_DATA5),
965
966 PINMUX_IPSR_GPSR(IP6_7_4, D6),
967 PINMUX_IPSR_MSEL(IP6_7_4, MSIOF2_RXD_B, SEL_MSIOF2_1),
968 PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA22),
969 PINMUX_IPSR_GPSR(IP6_7_4, VI5_DATA6),
970
971 PINMUX_IPSR_GPSR(IP6_11_8, D7),
972 PINMUX_IPSR_MSEL(IP6_11_8, MSIOF2_TXD_B, SEL_MSIOF2_1),
973 PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA23),
974 PINMUX_IPSR_GPSR(IP6_11_8, VI5_DATA7),
975
976 PINMUX_IPSR_GPSR(IP6_15_12, D8),
977 PINMUX_IPSR_GPSR(IP6_15_12, LCDOUT0),
978 PINMUX_IPSR_MSEL(IP6_15_12, MSIOF2_SCK_D, SEL_MSIOF2_3),
979 PINMUX_IPSR_MSEL(IP6_15_12, SCK4_C, SEL_SCIF4_2),
980 PINMUX_IPSR_MSEL(IP6_15_12, VI4_DATA0_A, SEL_VIN4_0),
981 PINMUX_IPSR_GPSR(IP6_15_12, DU_DR0),
982
983 PINMUX_IPSR_GPSR(IP6_19_16, D9),
984 PINMUX_IPSR_GPSR(IP6_19_16, LCDOUT1),
985 PINMUX_IPSR_MSEL(IP6_19_16, MSIOF2_SYNC_D, SEL_MSIOF2_3),
986 PINMUX_IPSR_MSEL(IP6_19_16, VI4_DATA1_A, SEL_VIN4_0),
987 PINMUX_IPSR_GPSR(IP6_19_16, DU_DR1),
988
989 PINMUX_IPSR_GPSR(IP6_23_20, D10),
990 PINMUX_IPSR_GPSR(IP6_23_20, LCDOUT2),
991 PINMUX_IPSR_MSEL(IP6_23_20, MSIOF2_RXD_D, SEL_MSIOF2_3),
992 PINMUX_IPSR_MSEL(IP6_23_20, HRX3_B, SEL_HSCIF3_1),
993 PINMUX_IPSR_MSEL(IP6_23_20, VI4_DATA2_A, SEL_VIN4_0),
994 PINMUX_IPSR_MSEL(IP6_23_20, CTS4_N_C, SEL_SCIF4_2),
995 PINMUX_IPSR_GPSR(IP6_23_20, DU_DR2),
996
997 PINMUX_IPSR_GPSR(IP6_27_24, D11),
998 PINMUX_IPSR_GPSR(IP6_27_24, LCDOUT3),
999 PINMUX_IPSR_MSEL(IP6_27_24, MSIOF2_TXD_D, SEL_MSIOF2_3),
1000 PINMUX_IPSR_MSEL(IP6_27_24, HTX3_B, SEL_HSCIF3_1),
1001 PINMUX_IPSR_MSEL(IP6_27_24, VI4_DATA3_A, SEL_VIN4_0),
1002 PINMUX_IPSR_MSEL(IP6_27_24, RTS4_N_C, SEL_SCIF4_2),
1003 PINMUX_IPSR_GPSR(IP6_27_24, DU_DR3),
1004
1005 PINMUX_IPSR_GPSR(IP6_31_28, D12),
1006 PINMUX_IPSR_GPSR(IP6_31_28, LCDOUT4),
1007 PINMUX_IPSR_MSEL(IP6_31_28, MSIOF2_SS1_D, SEL_MSIOF2_3),
1008 PINMUX_IPSR_MSEL(IP6_31_28, RX4_C, SEL_SCIF4_2),
1009 PINMUX_IPSR_MSEL(IP6_31_28, VI4_DATA4_A, SEL_VIN4_0),
1010 PINMUX_IPSR_GPSR(IP6_31_28, DU_DR4),
1011
1012 /* IPSR7 */
1013 PINMUX_IPSR_GPSR(IP7_3_0, D13),
1014 PINMUX_IPSR_GPSR(IP7_3_0, LCDOUT5),
1015 PINMUX_IPSR_MSEL(IP7_3_0, MSIOF2_SS2_D, SEL_MSIOF2_3),
1016 PINMUX_IPSR_MSEL(IP7_3_0, TX4_C, SEL_SCIF4_2),
1017 PINMUX_IPSR_MSEL(IP7_3_0, VI4_DATA5_A, SEL_VIN4_0),
1018 PINMUX_IPSR_GPSR(IP7_3_0, DU_DR5),
1019
1020 PINMUX_IPSR_GPSR(IP7_7_4, D14),
1021 PINMUX_IPSR_GPSR(IP7_7_4, LCDOUT6),
1022 PINMUX_IPSR_MSEL(IP7_7_4, MSIOF3_SS1_A, SEL_MSIOF3_0),
1023 PINMUX_IPSR_MSEL(IP7_7_4, HRX3_C, SEL_HSCIF3_2),
1024 PINMUX_IPSR_MSEL(IP7_7_4, VI4_DATA6_A, SEL_VIN4_0),
1025 PINMUX_IPSR_GPSR(IP7_7_4, DU_DR6),
1026 PINMUX_IPSR_MSEL(IP7_7_4, SCL6_C, SEL_I2C6_2),
1027
1028 PINMUX_IPSR_GPSR(IP7_11_8, D15),
1029 PINMUX_IPSR_GPSR(IP7_11_8, LCDOUT7),
1030 PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SS2_A, SEL_MSIOF3_0),
1031 PINMUX_IPSR_MSEL(IP7_11_8, HTX3_C, SEL_HSCIF3_2),
1032 PINMUX_IPSR_MSEL(IP7_11_8, VI4_DATA7_A, SEL_VIN4_0),
1033 PINMUX_IPSR_GPSR(IP7_11_8, DU_DR7),
1034 PINMUX_IPSR_MSEL(IP7_11_8, SDA6_C, SEL_I2C6_2),
1035
1036 PINMUX_IPSR_GPSR(IP7_19_16, SD0_CLK),
1037 PINMUX_IPSR_MSEL(IP7_19_16, MSIOF1_SCK_E, SEL_MSIOF1_4),
1038 PINMUX_IPSR_MSEL(IP7_19_16, STP_OPWM_0_B, SEL_SSP1_0_1),
1039
1040 PINMUX_IPSR_GPSR(IP7_23_20, SD0_CMD),
1041 PINMUX_IPSR_MSEL(IP7_23_20, MSIOF1_SYNC_E, SEL_MSIOF1_4),
1042 PINMUX_IPSR_MSEL(IP7_23_20, STP_IVCXO27_0_B, SEL_SSP1_0_1),
1043
1044 PINMUX_IPSR_GPSR(IP7_27_24, SD0_DAT0),
1045 PINMUX_IPSR_MSEL(IP7_27_24, MSIOF1_RXD_E, SEL_MSIOF1_4),
1046 PINMUX_IPSR_MSEL(IP7_27_24, TS_SCK0_B, SEL_TSIF0_1),
1047 PINMUX_IPSR_MSEL(IP7_27_24, STP_ISCLK_0_B, SEL_SSP1_0_1),
1048
1049 PINMUX_IPSR_GPSR(IP7_31_28, SD0_DAT1),
1050 PINMUX_IPSR_MSEL(IP7_31_28, MSIOF1_TXD_E, SEL_MSIOF1_4),
1051 PINMUX_IPSR_MSEL(IP7_31_28, TS_SPSYNC0_B, SEL_TSIF0_1),
1052 PINMUX_IPSR_MSEL(IP7_31_28, STP_ISSYNC_0_B, SEL_SSP1_0_1),
1053
1054 /* IPSR8 */
1055 PINMUX_IPSR_GPSR(IP8_3_0, SD0_DAT2),
1056 PINMUX_IPSR_MSEL(IP8_3_0, MSIOF1_SS1_E, SEL_MSIOF1_4),
1057 PINMUX_IPSR_MSEL(IP8_3_0, TS_SDAT0_B, SEL_TSIF0_1),
1058 PINMUX_IPSR_MSEL(IP8_3_0, STP_ISD_0_B, SEL_SSP1_0_1),
1059
1060 PINMUX_IPSR_GPSR(IP8_7_4, SD0_DAT3),
1061 PINMUX_IPSR_MSEL(IP8_7_4, MSIOF1_SS2_E, SEL_MSIOF1_4),
1062 PINMUX_IPSR_MSEL(IP8_7_4, TS_SDEN0_B, SEL_TSIF0_1),
1063 PINMUX_IPSR_MSEL(IP8_7_4, STP_ISEN_0_B, SEL_SSP1_0_1),
1064
1065 PINMUX_IPSR_GPSR(IP8_11_8, SD1_CLK),
1066 PINMUX_IPSR_MSEL(IP8_11_8, MSIOF1_SCK_G, SEL_MSIOF1_6),
1067 PINMUX_IPSR_MSEL(IP8_11_8, SIM0_CLK_A, SEL_SIMCARD_0),
1068
1069 PINMUX_IPSR_GPSR(IP8_15_12, SD1_CMD),
1070 PINMUX_IPSR_MSEL(IP8_15_12, MSIOF1_SYNC_G, SEL_MSIOF1_6),
7f2e60f1 1071 PINMUX_IPSR_MSEL(IP8_15_12, NFCE_N_B, SEL_NDF_1),
c6435c31
MV
1072 PINMUX_IPSR_MSEL(IP8_15_12, SIM0_D_A, SEL_SIMCARD_0),
1073 PINMUX_IPSR_MSEL(IP8_15_12, STP_IVCXO27_1_B, SEL_SSP1_1_1),
1074
1075 PINMUX_IPSR_GPSR(IP8_19_16, SD1_DAT0),
1076 PINMUX_IPSR_GPSR(IP8_19_16, SD2_DAT4),
1077 PINMUX_IPSR_MSEL(IP8_19_16, MSIOF1_RXD_G, SEL_MSIOF1_6),
7f2e60f1 1078 PINMUX_IPSR_MSEL(IP8_19_16, NFWP_N_B, SEL_NDF_1),
c6435c31
MV
1079 PINMUX_IPSR_MSEL(IP8_19_16, TS_SCK1_B, SEL_TSIF1_1),
1080 PINMUX_IPSR_MSEL(IP8_19_16, STP_ISCLK_1_B, SEL_SSP1_1_1),
1081
1082 PINMUX_IPSR_GPSR(IP8_23_20, SD1_DAT1),
1083 PINMUX_IPSR_GPSR(IP8_23_20, SD2_DAT5),
1084 PINMUX_IPSR_MSEL(IP8_23_20, MSIOF1_TXD_G, SEL_MSIOF1_6),
7f2e60f1 1085 PINMUX_IPSR_MSEL(IP8_23_20, NFDATA14_B, SEL_NDF_1),
c6435c31
MV
1086 PINMUX_IPSR_MSEL(IP8_23_20, TS_SPSYNC1_B, SEL_TSIF1_1),
1087 PINMUX_IPSR_MSEL(IP8_23_20, STP_ISSYNC_1_B, SEL_SSP1_1_1),
1088
1089 PINMUX_IPSR_GPSR(IP8_27_24, SD1_DAT2),
1090 PINMUX_IPSR_GPSR(IP8_27_24, SD2_DAT6),
1091 PINMUX_IPSR_MSEL(IP8_27_24, MSIOF1_SS1_G, SEL_MSIOF1_6),
7f2e60f1 1092 PINMUX_IPSR_MSEL(IP8_27_24, NFDATA15_B, SEL_NDF_1),
c6435c31
MV
1093 PINMUX_IPSR_MSEL(IP8_27_24, TS_SDAT1_B, SEL_TSIF1_1),
1094 PINMUX_IPSR_MSEL(IP8_27_24, STP_ISD_1_B, SEL_SSP1_1_1),
1095
1096 PINMUX_IPSR_GPSR(IP8_31_28, SD1_DAT3),
1097 PINMUX_IPSR_GPSR(IP8_31_28, SD2_DAT7),
1098 PINMUX_IPSR_MSEL(IP8_31_28, MSIOF1_SS2_G, SEL_MSIOF1_6),
7f2e60f1 1099 PINMUX_IPSR_MSEL(IP8_31_28, NFRB_N_B, SEL_NDF_1),
c6435c31
MV
1100 PINMUX_IPSR_MSEL(IP8_31_28, TS_SDEN1_B, SEL_TSIF1_1),
1101 PINMUX_IPSR_MSEL(IP8_31_28, STP_ISEN_1_B, SEL_SSP1_1_1),
1102
1103 /* IPSR9 */
1104 PINMUX_IPSR_GPSR(IP9_3_0, SD2_CLK),
1105 PINMUX_IPSR_GPSR(IP9_3_0, NFDATA8),
1106
1107 PINMUX_IPSR_GPSR(IP9_7_4, SD2_CMD),
1108 PINMUX_IPSR_GPSR(IP9_7_4, NFDATA9),
1109
1110 PINMUX_IPSR_GPSR(IP9_11_8, SD2_DAT0),
1111 PINMUX_IPSR_GPSR(IP9_11_8, NFDATA10),
1112
1113 PINMUX_IPSR_GPSR(IP9_15_12, SD2_DAT1),
1114 PINMUX_IPSR_GPSR(IP9_15_12, NFDATA11),
1115
1116 PINMUX_IPSR_GPSR(IP9_19_16, SD2_DAT2),
1117 PINMUX_IPSR_GPSR(IP9_19_16, NFDATA12),
1118
1119 PINMUX_IPSR_GPSR(IP9_23_20, SD2_DAT3),
1120 PINMUX_IPSR_GPSR(IP9_23_20, NFDATA13),
1121
1122 PINMUX_IPSR_GPSR(IP9_27_24, SD2_DS),
1123 PINMUX_IPSR_GPSR(IP9_27_24, NFALE),
1124 PINMUX_IPSR_GPSR(IP9_27_24, SATA_DEVSLP_B),
1125
1126 PINMUX_IPSR_GPSR(IP9_31_28, SD3_CLK),
1127 PINMUX_IPSR_GPSR(IP9_31_28, NFWE_N),
1128
1129 /* IPSR10 */
1130 PINMUX_IPSR_GPSR(IP10_3_0, SD3_CMD),
1131 PINMUX_IPSR_GPSR(IP10_3_0, NFRE_N),
1132
1133 PINMUX_IPSR_GPSR(IP10_7_4, SD3_DAT0),
1134 PINMUX_IPSR_GPSR(IP10_7_4, NFDATA0),
1135
1136 PINMUX_IPSR_GPSR(IP10_11_8, SD3_DAT1),
1137 PINMUX_IPSR_GPSR(IP10_11_8, NFDATA1),
1138
1139 PINMUX_IPSR_GPSR(IP10_15_12, SD3_DAT2),
1140 PINMUX_IPSR_GPSR(IP10_15_12, NFDATA2),
1141
1142 PINMUX_IPSR_GPSR(IP10_19_16, SD3_DAT3),
1143 PINMUX_IPSR_GPSR(IP10_19_16, NFDATA3),
1144
1145 PINMUX_IPSR_GPSR(IP10_23_20, SD3_DAT4),
1146 PINMUX_IPSR_MSEL(IP10_23_20, SD2_CD_A, SEL_SDHI2_0),
1147 PINMUX_IPSR_GPSR(IP10_23_20, NFDATA4),
1148
1149 PINMUX_IPSR_GPSR(IP10_27_24, SD3_DAT5),
1150 PINMUX_IPSR_MSEL(IP10_27_24, SD2_WP_A, SEL_SDHI2_0),
1151 PINMUX_IPSR_GPSR(IP10_27_24, NFDATA5),
1152
1153 PINMUX_IPSR_GPSR(IP10_31_28, SD3_DAT6),
1154 PINMUX_IPSR_GPSR(IP10_31_28, SD3_CD),
1155 PINMUX_IPSR_GPSR(IP10_31_28, NFDATA6),
1156
1157 /* IPSR11 */
1158 PINMUX_IPSR_GPSR(IP11_3_0, SD3_DAT7),
1159 PINMUX_IPSR_GPSR(IP11_3_0, SD3_WP),
1160 PINMUX_IPSR_GPSR(IP11_3_0, NFDATA7),
1161
1162 PINMUX_IPSR_GPSR(IP11_7_4, SD3_DS),
1163 PINMUX_IPSR_GPSR(IP11_7_4, NFCLE),
1164
1165 PINMUX_IPSR_GPSR(IP11_11_8, SD0_CD),
7f2e60f1 1166 PINMUX_IPSR_MSEL(IP11_11_8, NFDATA14_A, SEL_NDF_0),
c6435c31
MV
1167 PINMUX_IPSR_MSEL(IP11_11_8, SCL2_B, SEL_I2C2_1),
1168 PINMUX_IPSR_MSEL(IP11_11_8, SIM0_RST_A, SEL_SIMCARD_0),
1169
1170 PINMUX_IPSR_GPSR(IP11_15_12, SD0_WP),
7f2e60f1 1171 PINMUX_IPSR_MSEL(IP11_15_12, NFDATA15_A, SEL_NDF_0),
c6435c31
MV
1172 PINMUX_IPSR_MSEL(IP11_15_12, SDA2_B, SEL_I2C2_1),
1173
7f2e60f1 1174 PINMUX_IPSR_MSEL(IP11_19_16, SD1_CD, I2C_SEL_0_0),
50970e8c
MV
1175 PINMUX_IPSR_PHYS_MSEL(IP11_19_16, NFRB_N_A, I2C_SEL_0_0, SEL_NDF_0),
1176 PINMUX_IPSR_PHYS_MSEL(IP11_19_16, SIM0_CLK_B, I2C_SEL_0_0, SEL_SIMCARD_1),
7f2e60f1 1177 PINMUX_IPSR_PHYS(IP11_19_16, SCL0, I2C_SEL_0_1),
c6435c31 1178
7f2e60f1 1179 PINMUX_IPSR_MSEL(IP11_23_20, SD1_WP, I2C_SEL_0_0),
50970e8c
MV
1180 PINMUX_IPSR_PHYS_MSEL(IP11_23_20, NFCE_N_A, I2C_SEL_0_0, SEL_NDF_0),
1181 PINMUX_IPSR_PHYS_MSEL(IP11_23_20, SIM0_D_B, I2C_SEL_0_0, SEL_SIMCARD_1),
7f2e60f1 1182 PINMUX_IPSR_PHYS(IP11_23_20, SDA0, I2C_SEL_0_1),
c6435c31
MV
1183
1184 PINMUX_IPSR_GPSR(IP11_27_24, SCK0),
1185 PINMUX_IPSR_MSEL(IP11_27_24, HSCK1_B, SEL_HSCIF1_1),
1186 PINMUX_IPSR_MSEL(IP11_27_24, MSIOF1_SS2_B, SEL_MSIOF1_1),
7f2e60f1 1187 PINMUX_IPSR_MSEL(IP11_27_24, AUDIO_CLKC_B, SEL_ADGC_1),
c6435c31
MV
1188 PINMUX_IPSR_MSEL(IP11_27_24, SDA2_A, SEL_I2C2_0),
1189 PINMUX_IPSR_MSEL(IP11_27_24, SIM0_RST_B, SEL_SIMCARD_1),
1190 PINMUX_IPSR_MSEL(IP11_27_24, STP_OPWM_0_C, SEL_SSP1_0_2),
1191 PINMUX_IPSR_MSEL(IP11_27_24, RIF0_CLK_B, SEL_DRIF0_1),
1192 PINMUX_IPSR_GPSR(IP11_27_24, ADICHS2),
1193 PINMUX_IPSR_MSEL(IP11_27_24, SCK5_B, SEL_SCIF5_1),
1194
1195 PINMUX_IPSR_GPSR(IP11_31_28, RX0),
1196 PINMUX_IPSR_MSEL(IP11_31_28, HRX1_B, SEL_HSCIF1_1),
1197 PINMUX_IPSR_MSEL(IP11_31_28, TS_SCK0_C, SEL_TSIF0_2),
1198 PINMUX_IPSR_MSEL(IP11_31_28, STP_ISCLK_0_C, SEL_SSP1_0_2),
1199 PINMUX_IPSR_MSEL(IP11_31_28, RIF0_D0_B, SEL_DRIF0_1),
1200
1201 /* IPSR12 */
1202 PINMUX_IPSR_GPSR(IP12_3_0, TX0),
1203 PINMUX_IPSR_MSEL(IP12_3_0, HTX1_B, SEL_HSCIF1_1),
1204 PINMUX_IPSR_MSEL(IP12_3_0, TS_SPSYNC0_C, SEL_TSIF0_2),
1205 PINMUX_IPSR_MSEL(IP12_3_0, STP_ISSYNC_0_C, SEL_SSP1_0_2),
1206 PINMUX_IPSR_MSEL(IP12_3_0, RIF0_D1_B, SEL_DRIF0_1),
1207
1208 PINMUX_IPSR_GPSR(IP12_7_4, CTS0_N),
1209 PINMUX_IPSR_MSEL(IP12_7_4, HCTS1_N_B, SEL_HSCIF1_1),
1210 PINMUX_IPSR_MSEL(IP12_7_4, MSIOF1_SYNC_B, SEL_MSIOF1_1),
1211 PINMUX_IPSR_MSEL(IP12_7_4, TS_SPSYNC1_C, SEL_TSIF1_2),
1212 PINMUX_IPSR_MSEL(IP12_7_4, STP_ISSYNC_1_C, SEL_SSP1_1_2),
1213 PINMUX_IPSR_MSEL(IP12_7_4, RIF1_SYNC_B, SEL_DRIF1_1),
1214 PINMUX_IPSR_GPSR(IP12_7_4, AUDIO_CLKOUT_C),
1215 PINMUX_IPSR_GPSR(IP12_7_4, ADICS_SAMP),
1216
1217 PINMUX_IPSR_GPSR(IP12_11_8, RTS0_N),
1218 PINMUX_IPSR_MSEL(IP12_11_8, HRTS1_N_B, SEL_HSCIF1_1),
1219 PINMUX_IPSR_MSEL(IP12_11_8, MSIOF1_SS1_B, SEL_MSIOF1_1),
7f2e60f1 1220 PINMUX_IPSR_MSEL(IP12_11_8, AUDIO_CLKA_B, SEL_ADGA_1),
c6435c31
MV
1221 PINMUX_IPSR_MSEL(IP12_11_8, SCL2_A, SEL_I2C2_0),
1222 PINMUX_IPSR_MSEL(IP12_11_8, STP_IVCXO27_1_C, SEL_SSP1_1_2),
1223 PINMUX_IPSR_MSEL(IP12_11_8, RIF0_SYNC_B, SEL_DRIF0_1),
1224 PINMUX_IPSR_GPSR(IP12_11_8, ADICHS1),
1225
1226 PINMUX_IPSR_MSEL(IP12_15_12, RX1_A, SEL_SCIF1_0),
1227 PINMUX_IPSR_MSEL(IP12_15_12, HRX1_A, SEL_HSCIF1_0),
1228 PINMUX_IPSR_MSEL(IP12_15_12, TS_SDAT0_C, SEL_TSIF0_2),
1229 PINMUX_IPSR_MSEL(IP12_15_12, STP_ISD_0_C, SEL_SSP1_0_2),
1230 PINMUX_IPSR_MSEL(IP12_15_12, RIF1_CLK_C, SEL_DRIF1_2),
1231
1232 PINMUX_IPSR_MSEL(IP12_19_16, TX1_A, SEL_SCIF1_0),
1233 PINMUX_IPSR_MSEL(IP12_19_16, HTX1_A, SEL_HSCIF1_0),
1234 PINMUX_IPSR_MSEL(IP12_19_16, TS_SDEN0_C, SEL_TSIF0_2),
1235 PINMUX_IPSR_MSEL(IP12_19_16, STP_ISEN_0_C, SEL_SSP1_0_2),
1236 PINMUX_IPSR_MSEL(IP12_19_16, RIF1_D0_C, SEL_DRIF1_2),
1237
1238 PINMUX_IPSR_GPSR(IP12_23_20, CTS1_N),
1239 PINMUX_IPSR_MSEL(IP12_23_20, HCTS1_N_A, SEL_HSCIF1_0),
1240 PINMUX_IPSR_MSEL(IP12_23_20, MSIOF1_RXD_B, SEL_MSIOF1_1),
1241 PINMUX_IPSR_MSEL(IP12_23_20, TS_SDEN1_C, SEL_TSIF1_2),
1242 PINMUX_IPSR_MSEL(IP12_23_20, STP_ISEN_1_C, SEL_SSP1_1_2),
1243 PINMUX_IPSR_MSEL(IP12_23_20, RIF1_D0_B, SEL_DRIF1_1),
1244 PINMUX_IPSR_GPSR(IP12_23_20, ADIDATA),
1245
1246 PINMUX_IPSR_GPSR(IP12_27_24, RTS1_N),
1247 PINMUX_IPSR_MSEL(IP12_27_24, HRTS1_N_A, SEL_HSCIF1_0),
1248 PINMUX_IPSR_MSEL(IP12_27_24, MSIOF1_TXD_B, SEL_MSIOF1_1),
1249 PINMUX_IPSR_MSEL(IP12_27_24, TS_SDAT1_C, SEL_TSIF1_2),
1250 PINMUX_IPSR_MSEL(IP12_27_24, STP_ISD_1_C, SEL_SSP1_1_2),
1251 PINMUX_IPSR_MSEL(IP12_27_24, RIF1_D1_B, SEL_DRIF1_1),
1252 PINMUX_IPSR_GPSR(IP12_27_24, ADICHS0),
1253
1254 PINMUX_IPSR_GPSR(IP12_31_28, SCK2),
1255 PINMUX_IPSR_MSEL(IP12_31_28, SCIF_CLK_B, SEL_SCIF_1),
1256 PINMUX_IPSR_MSEL(IP12_31_28, MSIOF1_SCK_B, SEL_MSIOF1_1),
1257 PINMUX_IPSR_MSEL(IP12_31_28, TS_SCK1_C, SEL_TSIF1_2),
1258 PINMUX_IPSR_MSEL(IP12_31_28, STP_ISCLK_1_C, SEL_SSP1_1_2),
1259 PINMUX_IPSR_MSEL(IP12_31_28, RIF1_CLK_B, SEL_DRIF1_1),
1260 PINMUX_IPSR_GPSR(IP12_31_28, ADICLK),
1261
1262 /* IPSR13 */
1263 PINMUX_IPSR_MSEL(IP13_3_0, TX2_A, SEL_SCIF2_0),
1264 PINMUX_IPSR_MSEL(IP13_3_0, SD2_CD_B, SEL_SDHI2_1),
1265 PINMUX_IPSR_MSEL(IP13_3_0, SCL1_A, SEL_I2C1_0),
1266 PINMUX_IPSR_MSEL(IP13_3_0, FMCLK_A, SEL_FM_0),
1267 PINMUX_IPSR_MSEL(IP13_3_0, RIF1_D1_C, SEL_DRIF1_2),
1268 PINMUX_IPSR_GPSR(IP13_3_0, FSO_CFE_0_N),
1269
1270 PINMUX_IPSR_MSEL(IP13_7_4, RX2_A, SEL_SCIF2_0),
1271 PINMUX_IPSR_MSEL(IP13_7_4, SD2_WP_B, SEL_SDHI2_1),
1272 PINMUX_IPSR_MSEL(IP13_7_4, SDA1_A, SEL_I2C1_0),
1273 PINMUX_IPSR_MSEL(IP13_7_4, FMIN_A, SEL_FM_0),
1274 PINMUX_IPSR_MSEL(IP13_7_4, RIF1_SYNC_C, SEL_DRIF1_2),
1275 PINMUX_IPSR_GPSR(IP13_7_4, FSO_CFE_1_N),
1276
1277 PINMUX_IPSR_GPSR(IP13_11_8, HSCK0),
1278 PINMUX_IPSR_MSEL(IP13_11_8, MSIOF1_SCK_D, SEL_MSIOF1_3),
7f2e60f1 1279 PINMUX_IPSR_MSEL(IP13_11_8, AUDIO_CLKB_A, SEL_ADGB_0),
c6435c31
MV
1280 PINMUX_IPSR_MSEL(IP13_11_8, SSI_SDATA1_B, SEL_SSI1_1),
1281 PINMUX_IPSR_MSEL(IP13_11_8, TS_SCK0_D, SEL_TSIF0_3),
1282 PINMUX_IPSR_MSEL(IP13_11_8, STP_ISCLK_0_D, SEL_SSP1_0_3),
1283 PINMUX_IPSR_MSEL(IP13_11_8, RIF0_CLK_C, SEL_DRIF0_2),
1284 PINMUX_IPSR_MSEL(IP13_11_8, RX5_B, SEL_SCIF5_1),
1285
1286 PINMUX_IPSR_GPSR(IP13_15_12, HRX0),
1287 PINMUX_IPSR_MSEL(IP13_15_12, MSIOF1_RXD_D, SEL_MSIOF1_3),
1288 PINMUX_IPSR_MSEL(IP13_15_12, SSI_SDATA2_B, SEL_SSI2_1),
1289 PINMUX_IPSR_MSEL(IP13_15_12, TS_SDEN0_D, SEL_TSIF0_3),
1290 PINMUX_IPSR_MSEL(IP13_15_12, STP_ISEN_0_D, SEL_SSP1_0_3),
1291 PINMUX_IPSR_MSEL(IP13_15_12, RIF0_D0_C, SEL_DRIF0_2),
1292
1293 PINMUX_IPSR_GPSR(IP13_19_16, HTX0),
1294 PINMUX_IPSR_MSEL(IP13_19_16, MSIOF1_TXD_D, SEL_MSIOF1_3),
1295 PINMUX_IPSR_MSEL(IP13_19_16, SSI_SDATA9_B, SEL_SSI9_1),
1296 PINMUX_IPSR_MSEL(IP13_19_16, TS_SDAT0_D, SEL_TSIF0_3),
1297 PINMUX_IPSR_MSEL(IP13_19_16, STP_ISD_0_D, SEL_SSP1_0_3),
1298 PINMUX_IPSR_MSEL(IP13_19_16, RIF0_D1_C, SEL_DRIF0_2),
1299
1300 PINMUX_IPSR_GPSR(IP13_23_20, HCTS0_N),
1301 PINMUX_IPSR_MSEL(IP13_23_20, RX2_B, SEL_SCIF2_1),
1302 PINMUX_IPSR_MSEL(IP13_23_20, MSIOF1_SYNC_D, SEL_MSIOF1_3),
1303 PINMUX_IPSR_MSEL(IP13_23_20, SSI_SCK9_A, SEL_SSI9_0),
1304 PINMUX_IPSR_MSEL(IP13_23_20, TS_SPSYNC0_D, SEL_TSIF0_3),
1305 PINMUX_IPSR_MSEL(IP13_23_20, STP_ISSYNC_0_D, SEL_SSP1_0_3),
1306 PINMUX_IPSR_MSEL(IP13_23_20, RIF0_SYNC_C, SEL_DRIF0_2),
1307 PINMUX_IPSR_GPSR(IP13_23_20, AUDIO_CLKOUT1_A),
1308
1309 PINMUX_IPSR_GPSR(IP13_27_24, HRTS0_N),
1310 PINMUX_IPSR_MSEL(IP13_27_24, TX2_B, SEL_SCIF2_1),
1311 PINMUX_IPSR_MSEL(IP13_27_24, MSIOF1_SS1_D, SEL_MSIOF1_3),
1312 PINMUX_IPSR_MSEL(IP13_27_24, SSI_WS9_A, SEL_SSI9_0),
1313 PINMUX_IPSR_MSEL(IP13_27_24, STP_IVCXO27_0_D, SEL_SSP1_0_3),
1314 PINMUX_IPSR_MSEL(IP13_27_24, BPFCLK_A, SEL_FM_0),
1315 PINMUX_IPSR_GPSR(IP13_27_24, AUDIO_CLKOUT2_A),
1316
1317 PINMUX_IPSR_GPSR(IP13_31_28, MSIOF0_SYNC),
1318 PINMUX_IPSR_GPSR(IP13_31_28, AUDIO_CLKOUT_A),
1319 PINMUX_IPSR_MSEL(IP13_31_28, TX5_B, SEL_SCIF5_1),
1320 PINMUX_IPSR_MSEL(IP13_31_28, BPFCLK_D, SEL_FM_3),
1321
1322 /* IPSR14 */
1323 PINMUX_IPSR_GPSR(IP14_3_0, MSIOF0_SS1),
1324 PINMUX_IPSR_MSEL(IP14_3_0, RX5_A, SEL_SCIF5_0),
7f2e60f1
ER
1325 PINMUX_IPSR_MSEL(IP14_3_0, NFWP_N_A, SEL_NDF_0),
1326 PINMUX_IPSR_MSEL(IP14_3_0, AUDIO_CLKA_C, SEL_ADGA_2),
c6435c31
MV
1327 PINMUX_IPSR_MSEL(IP14_3_0, SSI_SCK2_A, SEL_SSI2_0),
1328 PINMUX_IPSR_MSEL(IP14_3_0, STP_IVCXO27_0_C, SEL_SSP1_0_2),
1329 PINMUX_IPSR_GPSR(IP14_3_0, AUDIO_CLKOUT3_A),
1330 PINMUX_IPSR_MSEL(IP14_3_0, TCLK1_B, SEL_TIMER_TMU_1),
1331
1332 PINMUX_IPSR_GPSR(IP14_7_4, MSIOF0_SS2),
1333 PINMUX_IPSR_MSEL(IP14_7_4, TX5_A, SEL_SCIF5_0),
1334 PINMUX_IPSR_MSEL(IP14_7_4, MSIOF1_SS2_D, SEL_MSIOF1_3),
7f2e60f1 1335 PINMUX_IPSR_MSEL(IP14_7_4, AUDIO_CLKC_A, SEL_ADGC_0),
c6435c31
MV
1336 PINMUX_IPSR_MSEL(IP14_7_4, SSI_WS2_A, SEL_SSI2_0),
1337 PINMUX_IPSR_MSEL(IP14_7_4, STP_OPWM_0_D, SEL_SSP1_0_3),
1338 PINMUX_IPSR_GPSR(IP14_7_4, AUDIO_CLKOUT_D),
1339 PINMUX_IPSR_MSEL(IP14_7_4, SPEEDIN_B, SEL_SPEED_PULSE_1),
1340
1341 PINMUX_IPSR_GPSR(IP14_11_8, MLB_CLK),
1342 PINMUX_IPSR_MSEL(IP14_11_8, MSIOF1_SCK_F, SEL_MSIOF1_5),
1343 PINMUX_IPSR_MSEL(IP14_11_8, SCL1_B, SEL_I2C1_1),
1344
1345 PINMUX_IPSR_GPSR(IP14_15_12, MLB_SIG),
1346 PINMUX_IPSR_MSEL(IP14_15_12, RX1_B, SEL_SCIF1_1),
1347 PINMUX_IPSR_MSEL(IP14_15_12, MSIOF1_SYNC_F, SEL_MSIOF1_5),
1348 PINMUX_IPSR_MSEL(IP14_15_12, SDA1_B, SEL_I2C1_1),
1349
1350 PINMUX_IPSR_GPSR(IP14_19_16, MLB_DAT),
1351 PINMUX_IPSR_MSEL(IP14_19_16, TX1_B, SEL_SCIF1_1),
1352 PINMUX_IPSR_MSEL(IP14_19_16, MSIOF1_RXD_F, SEL_MSIOF1_5),
1353
1354 PINMUX_IPSR_GPSR(IP14_23_20, SSI_SCK01239),
1355 PINMUX_IPSR_MSEL(IP14_23_20, MSIOF1_TXD_F, SEL_MSIOF1_5),
1356
1357 PINMUX_IPSR_GPSR(IP14_27_24, SSI_WS01239),
1358 PINMUX_IPSR_MSEL(IP14_27_24, MSIOF1_SS1_F, SEL_MSIOF1_5),
1359
1360 PINMUX_IPSR_GPSR(IP14_31_28, SSI_SDATA0),
1361 PINMUX_IPSR_MSEL(IP14_31_28, MSIOF1_SS2_F, SEL_MSIOF1_5),
1362
1363 /* IPSR15 */
1364 PINMUX_IPSR_MSEL(IP15_3_0, SSI_SDATA1_A, SEL_SSI1_0),
1365
1366 PINMUX_IPSR_MSEL(IP15_7_4, SSI_SDATA2_A, SEL_SSI2_0),
1367 PINMUX_IPSR_MSEL(IP15_7_4, SSI_SCK1_B, SEL_SSI1_1),
1368
1369 PINMUX_IPSR_GPSR(IP15_11_8, SSI_SCK349),
1370 PINMUX_IPSR_MSEL(IP15_11_8, MSIOF1_SS1_A, SEL_MSIOF1_0),
1371 PINMUX_IPSR_MSEL(IP15_11_8, STP_OPWM_0_A, SEL_SSP1_0_0),
1372
1373 PINMUX_IPSR_GPSR(IP15_15_12, SSI_WS349),
1374 PINMUX_IPSR_MSEL(IP15_15_12, HCTS2_N_A, SEL_HSCIF2_0),
1375 PINMUX_IPSR_MSEL(IP15_15_12, MSIOF1_SS2_A, SEL_MSIOF1_0),
1376 PINMUX_IPSR_MSEL(IP15_15_12, STP_IVCXO27_0_A, SEL_SSP1_0_0),
1377
1378 PINMUX_IPSR_GPSR(IP15_19_16, SSI_SDATA3),
1379 PINMUX_IPSR_MSEL(IP15_19_16, HRTS2_N_A, SEL_HSCIF2_0),
1380 PINMUX_IPSR_MSEL(IP15_19_16, MSIOF1_TXD_A, SEL_MSIOF1_0),
1381 PINMUX_IPSR_MSEL(IP15_19_16, TS_SCK0_A, SEL_TSIF0_0),
1382 PINMUX_IPSR_MSEL(IP15_19_16, STP_ISCLK_0_A, SEL_SSP1_0_0),
1383 PINMUX_IPSR_MSEL(IP15_19_16, RIF0_D1_A, SEL_DRIF0_0),
1384 PINMUX_IPSR_MSEL(IP15_19_16, RIF2_D0_A, SEL_DRIF2_0),
1385
1386 PINMUX_IPSR_GPSR(IP15_23_20, SSI_SCK4),
1387 PINMUX_IPSR_MSEL(IP15_23_20, HRX2_A, SEL_HSCIF2_0),
1388 PINMUX_IPSR_MSEL(IP15_23_20, MSIOF1_SCK_A, SEL_MSIOF1_0),
1389 PINMUX_IPSR_MSEL(IP15_23_20, TS_SDAT0_A, SEL_TSIF0_0),
1390 PINMUX_IPSR_MSEL(IP15_23_20, STP_ISD_0_A, SEL_SSP1_0_0),
1391 PINMUX_IPSR_MSEL(IP15_23_20, RIF0_CLK_A, SEL_DRIF0_0),
1392 PINMUX_IPSR_MSEL(IP15_23_20, RIF2_CLK_A, SEL_DRIF2_0),
1393
1394 PINMUX_IPSR_GPSR(IP15_27_24, SSI_WS4),
1395 PINMUX_IPSR_MSEL(IP15_27_24, HTX2_A, SEL_HSCIF2_0),
1396 PINMUX_IPSR_MSEL(IP15_27_24, MSIOF1_SYNC_A, SEL_MSIOF1_0),
1397 PINMUX_IPSR_MSEL(IP15_27_24, TS_SDEN0_A, SEL_TSIF0_0),
1398 PINMUX_IPSR_MSEL(IP15_27_24, STP_ISEN_0_A, SEL_SSP1_0_0),
1399 PINMUX_IPSR_MSEL(IP15_27_24, RIF0_SYNC_A, SEL_DRIF0_0),
1400 PINMUX_IPSR_MSEL(IP15_27_24, RIF2_SYNC_A, SEL_DRIF2_0),
1401
1402 PINMUX_IPSR_GPSR(IP15_31_28, SSI_SDATA4),
1403 PINMUX_IPSR_MSEL(IP15_31_28, HSCK2_A, SEL_HSCIF2_0),
1404 PINMUX_IPSR_MSEL(IP15_31_28, MSIOF1_RXD_A, SEL_MSIOF1_0),
1405 PINMUX_IPSR_MSEL(IP15_31_28, TS_SPSYNC0_A, SEL_TSIF0_0),
1406 PINMUX_IPSR_MSEL(IP15_31_28, STP_ISSYNC_0_A, SEL_SSP1_0_0),
1407 PINMUX_IPSR_MSEL(IP15_31_28, RIF0_D0_A, SEL_DRIF0_0),
1408 PINMUX_IPSR_MSEL(IP15_31_28, RIF2_D1_A, SEL_DRIF2_0),
1409
1410 /* IPSR16 */
1411 PINMUX_IPSR_GPSR(IP16_3_0, SSI_SCK6),
1412 PINMUX_IPSR_MSEL(IP16_3_0, SIM0_RST_D, SEL_SIMCARD_3),
1413
1414 PINMUX_IPSR_GPSR(IP16_7_4, SSI_WS6),
1415 PINMUX_IPSR_MSEL(IP16_7_4, SIM0_D_D, SEL_SIMCARD_3),
1416
1417 PINMUX_IPSR_GPSR(IP16_11_8, SSI_SDATA6),
1418 PINMUX_IPSR_MSEL(IP16_11_8, SIM0_CLK_D, SEL_SIMCARD_3),
1419 PINMUX_IPSR_GPSR(IP16_11_8, SATA_DEVSLP_A),
1420
1421 PINMUX_IPSR_GPSR(IP16_15_12, SSI_SCK78),
1422 PINMUX_IPSR_MSEL(IP16_15_12, HRX2_B, SEL_HSCIF2_1),
1423 PINMUX_IPSR_MSEL(IP16_15_12, MSIOF1_SCK_C, SEL_MSIOF1_2),
1424 PINMUX_IPSR_MSEL(IP16_15_12, TS_SCK1_A, SEL_TSIF1_0),
1425 PINMUX_IPSR_MSEL(IP16_15_12, STP_ISCLK_1_A, SEL_SSP1_1_0),
1426 PINMUX_IPSR_MSEL(IP16_15_12, RIF1_CLK_A, SEL_DRIF1_0),
1427 PINMUX_IPSR_MSEL(IP16_15_12, RIF3_CLK_A, SEL_DRIF3_0),
1428
1429 PINMUX_IPSR_GPSR(IP16_19_16, SSI_WS78),
1430 PINMUX_IPSR_MSEL(IP16_19_16, HTX2_B, SEL_HSCIF2_1),
1431 PINMUX_IPSR_MSEL(IP16_19_16, MSIOF1_SYNC_C, SEL_MSIOF1_2),
1432 PINMUX_IPSR_MSEL(IP16_19_16, TS_SDAT1_A, SEL_TSIF1_0),
1433 PINMUX_IPSR_MSEL(IP16_19_16, STP_ISD_1_A, SEL_SSP1_1_0),
1434 PINMUX_IPSR_MSEL(IP16_19_16, RIF1_SYNC_A, SEL_DRIF1_0),
1435 PINMUX_IPSR_MSEL(IP16_19_16, RIF3_SYNC_A, SEL_DRIF3_0),
1436
1437 PINMUX_IPSR_GPSR(IP16_23_20, SSI_SDATA7),
1438 PINMUX_IPSR_MSEL(IP16_23_20, HCTS2_N_B, SEL_HSCIF2_1),
1439 PINMUX_IPSR_MSEL(IP16_23_20, MSIOF1_RXD_C, SEL_MSIOF1_2),
1440 PINMUX_IPSR_MSEL(IP16_23_20, TS_SDEN1_A, SEL_TSIF1_0),
1441 PINMUX_IPSR_MSEL(IP16_23_20, STP_ISEN_1_A, SEL_SSP1_1_0),
1442 PINMUX_IPSR_MSEL(IP16_23_20, RIF1_D0_A, SEL_DRIF1_0),
1443 PINMUX_IPSR_MSEL(IP16_23_20, RIF3_D0_A, SEL_DRIF3_0),
1444 PINMUX_IPSR_MSEL(IP16_23_20, TCLK2_A, SEL_TIMER_TMU2_0),
1445
1446 PINMUX_IPSR_GPSR(IP16_27_24, SSI_SDATA8),
1447 PINMUX_IPSR_MSEL(IP16_27_24, HRTS2_N_B, SEL_HSCIF2_1),
1448 PINMUX_IPSR_MSEL(IP16_27_24, MSIOF1_TXD_C, SEL_MSIOF1_2),
1449 PINMUX_IPSR_MSEL(IP16_27_24, TS_SPSYNC1_A, SEL_TSIF1_0),
1450 PINMUX_IPSR_MSEL(IP16_27_24, STP_ISSYNC_1_A, SEL_SSP1_1_0),
1451 PINMUX_IPSR_MSEL(IP16_27_24, RIF1_D1_A, SEL_DRIF1_0),
1452 PINMUX_IPSR_MSEL(IP16_27_24, RIF3_D1_A, SEL_DRIF3_0),
1453
1454 PINMUX_IPSR_MSEL(IP16_31_28, SSI_SDATA9_A, SEL_SSI9_0),
1455 PINMUX_IPSR_MSEL(IP16_31_28, HSCK2_B, SEL_HSCIF2_1),
1456 PINMUX_IPSR_MSEL(IP16_31_28, MSIOF1_SS1_C, SEL_MSIOF1_2),
1457 PINMUX_IPSR_MSEL(IP16_31_28, HSCK1_A, SEL_HSCIF1_0),
1458 PINMUX_IPSR_MSEL(IP16_31_28, SSI_WS1_B, SEL_SSI1_1),
1459 PINMUX_IPSR_GPSR(IP16_31_28, SCK1),
1460 PINMUX_IPSR_MSEL(IP16_31_28, STP_IVCXO27_1_A, SEL_SSP1_1_0),
1461 PINMUX_IPSR_MSEL(IP16_31_28, SCK5_A, SEL_SCIF5_0),
1462
1463 /* IPSR17 */
7f2e60f1 1464 PINMUX_IPSR_MSEL(IP17_3_0, AUDIO_CLKA_A, SEL_ADGA_0),
c6435c31 1465
7f2e60f1 1466 PINMUX_IPSR_MSEL(IP17_7_4, AUDIO_CLKB_B, SEL_ADGB_1),
c6435c31
MV
1467 PINMUX_IPSR_MSEL(IP17_7_4, SCIF_CLK_A, SEL_SCIF_0),
1468 PINMUX_IPSR_MSEL(IP17_7_4, STP_IVCXO27_1_D, SEL_SSP1_1_3),
1469 PINMUX_IPSR_MSEL(IP17_7_4, REMOCON_A, SEL_REMOCON_0),
1470 PINMUX_IPSR_MSEL(IP17_7_4, TCLK1_A, SEL_TIMER_TMU_0),
1471
1472 PINMUX_IPSR_GPSR(IP17_11_8, USB0_PWEN),
1473 PINMUX_IPSR_MSEL(IP17_11_8, SIM0_RST_C, SEL_SIMCARD_2),
1474 PINMUX_IPSR_MSEL(IP17_11_8, TS_SCK1_D, SEL_TSIF1_3),
1475 PINMUX_IPSR_MSEL(IP17_11_8, STP_ISCLK_1_D, SEL_SSP1_1_3),
1476 PINMUX_IPSR_MSEL(IP17_11_8, BPFCLK_B, SEL_FM_1),
1477 PINMUX_IPSR_MSEL(IP17_11_8, RIF3_CLK_B, SEL_DRIF3_1),
1478 PINMUX_IPSR_MSEL(IP17_11_8, HSCK2_C, SEL_HSCIF2_2),
1479
1480 PINMUX_IPSR_GPSR(IP17_15_12, USB0_OVC),
1481 PINMUX_IPSR_MSEL(IP17_15_12, SIM0_D_C, SEL_SIMCARD_2),
1482 PINMUX_IPSR_MSEL(IP17_15_12, TS_SDAT1_D, SEL_TSIF1_3),
1483 PINMUX_IPSR_MSEL(IP17_15_12, STP_ISD_1_D, SEL_SSP1_1_3),
1484 PINMUX_IPSR_MSEL(IP17_15_12, RIF3_SYNC_B, SEL_DRIF3_1),
1485 PINMUX_IPSR_MSEL(IP17_15_12, HRX2_C, SEL_HSCIF2_2),
1486
1487 PINMUX_IPSR_GPSR(IP17_19_16, USB1_PWEN),
1488 PINMUX_IPSR_MSEL(IP17_19_16, SIM0_CLK_C, SEL_SIMCARD_2),
1489 PINMUX_IPSR_MSEL(IP17_19_16, SSI_SCK1_A, SEL_SSI1_0),
1490 PINMUX_IPSR_MSEL(IP17_19_16, TS_SCK0_E, SEL_TSIF0_4),
1491 PINMUX_IPSR_MSEL(IP17_19_16, STP_ISCLK_0_E, SEL_SSP1_0_4),
1492 PINMUX_IPSR_MSEL(IP17_19_16, FMCLK_B, SEL_FM_1),
1493 PINMUX_IPSR_MSEL(IP17_19_16, RIF2_CLK_B, SEL_DRIF2_1),
1494 PINMUX_IPSR_MSEL(IP17_19_16, SPEEDIN_A, SEL_SPEED_PULSE_0),
1495 PINMUX_IPSR_MSEL(IP17_19_16, HTX2_C, SEL_HSCIF2_2),
1496
1497 PINMUX_IPSR_GPSR(IP17_23_20, USB1_OVC),
1498 PINMUX_IPSR_MSEL(IP17_23_20, MSIOF1_SS2_C, SEL_MSIOF1_2),
1499 PINMUX_IPSR_MSEL(IP17_23_20, SSI_WS1_A, SEL_SSI1_0),
1500 PINMUX_IPSR_MSEL(IP17_23_20, TS_SDAT0_E, SEL_TSIF0_4),
1501 PINMUX_IPSR_MSEL(IP17_23_20, STP_ISD_0_E, SEL_SSP1_0_4),
1502 PINMUX_IPSR_MSEL(IP17_23_20, FMIN_B, SEL_FM_1),
1503 PINMUX_IPSR_MSEL(IP17_23_20, RIF2_SYNC_B, SEL_DRIF2_1),
1504 PINMUX_IPSR_MSEL(IP17_23_20, REMOCON_B, SEL_REMOCON_1),
1505 PINMUX_IPSR_MSEL(IP17_23_20, HCTS2_N_C, SEL_HSCIF2_2),
1506
1507 PINMUX_IPSR_GPSR(IP17_27_24, USB30_PWEN),
1508 PINMUX_IPSR_GPSR(IP17_27_24, AUDIO_CLKOUT_B),
1509 PINMUX_IPSR_MSEL(IP17_27_24, SSI_SCK2_B, SEL_SSI2_1),
1510 PINMUX_IPSR_MSEL(IP17_27_24, TS_SDEN1_D, SEL_TSIF1_3),
1511 PINMUX_IPSR_MSEL(IP17_27_24, STP_ISEN_1_D, SEL_SSP1_1_3),
1512 PINMUX_IPSR_MSEL(IP17_27_24, STP_OPWM_0_E, SEL_SSP1_0_4),
1513 PINMUX_IPSR_MSEL(IP17_27_24, RIF3_D0_B, SEL_DRIF3_1),
1514 PINMUX_IPSR_MSEL(IP17_27_24, TCLK2_B, SEL_TIMER_TMU2_1),
1515 PINMUX_IPSR_GPSR(IP17_27_24, TPU0TO0),
1516 PINMUX_IPSR_MSEL(IP17_27_24, BPFCLK_C, SEL_FM_2),
1517 PINMUX_IPSR_MSEL(IP17_27_24, HRTS2_N_C, SEL_HSCIF2_2),
1518
1519 PINMUX_IPSR_GPSR(IP17_31_28, USB30_OVC),
1520 PINMUX_IPSR_GPSR(IP17_31_28, AUDIO_CLKOUT1_B),
1521 PINMUX_IPSR_MSEL(IP17_31_28, SSI_WS2_B, SEL_SSI2_1),
1522 PINMUX_IPSR_MSEL(IP17_31_28, TS_SPSYNC1_D, SEL_TSIF1_3),
1523 PINMUX_IPSR_MSEL(IP17_31_28, STP_ISSYNC_1_D, SEL_SSP1_1_3),
1524 PINMUX_IPSR_MSEL(IP17_31_28, STP_IVCXO27_0_E, SEL_SSP1_0_4),
1525 PINMUX_IPSR_MSEL(IP17_31_28, RIF3_D1_B, SEL_DRIF3_1),
1526 PINMUX_IPSR_GPSR(IP17_31_28, FSO_TOE_N),
1527 PINMUX_IPSR_GPSR(IP17_31_28, TPU0TO1),
1528
1529 /* IPSR18 */
1530 PINMUX_IPSR_GPSR(IP18_3_0, GP6_30),
1531 PINMUX_IPSR_GPSR(IP18_3_0, AUDIO_CLKOUT2_B),
1532 PINMUX_IPSR_MSEL(IP18_3_0, SSI_SCK9_B, SEL_SSI9_1),
1533 PINMUX_IPSR_MSEL(IP18_3_0, TS_SDEN0_E, SEL_TSIF0_4),
1534 PINMUX_IPSR_MSEL(IP18_3_0, STP_ISEN_0_E, SEL_SSP1_0_4),
1535 PINMUX_IPSR_MSEL(IP18_3_0, RIF2_D0_B, SEL_DRIF2_1),
1536 PINMUX_IPSR_GPSR(IP18_3_0, TPU0TO2),
1537 PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_C, SEL_FM_2),
1538 PINMUX_IPSR_MSEL(IP18_3_0, FMCLK_D, SEL_FM_3),
1539
1540 PINMUX_IPSR_GPSR(IP18_7_4, GP6_31),
1541 PINMUX_IPSR_GPSR(IP18_7_4, AUDIO_CLKOUT3_B),
1542 PINMUX_IPSR_MSEL(IP18_7_4, SSI_WS9_B, SEL_SSI9_1),
1543 PINMUX_IPSR_MSEL(IP18_7_4, TS_SPSYNC0_E, SEL_TSIF0_4),
1544 PINMUX_IPSR_MSEL(IP18_7_4, STP_ISSYNC_0_E, SEL_SSP1_0_4),
1545 PINMUX_IPSR_MSEL(IP18_7_4, RIF2_D1_B, SEL_DRIF2_1),
1546 PINMUX_IPSR_GPSR(IP18_7_4, TPU0TO3),
1547 PINMUX_IPSR_MSEL(IP18_7_4, FMIN_C, SEL_FM_2),
1548 PINMUX_IPSR_MSEL(IP18_7_4, FMIN_D, SEL_FM_3),
1549
c6435c31
MV
1550/*
1551 * Static pins can not be muxed between different functions but
1552 * still need mark entries in the pinmux list. Add each static
1553 * pin to the list without an associated function. The sh-pfc
1554 * core will do the right thing and skip trying to mux the pin
1555 * while still applying configuration to it.
1556 */
50970e8c 1557#define FM(x) PINMUX_DATA(x##_MARK, 0),
c6435c31
MV
1558 PINMUX_STATIC
1559#undef FM
1560};
1561
1562/*
a2a14854 1563 * Pins not associated with a GPIO port.
c6435c31 1564 */
a2a14854
MV
1565enum {
1566 GP_ASSIGN_LAST(),
1567 NOGP_ALL(),
1568};
c6435c31
MV
1569
1570static const struct sh_pfc_pin pinmux_pins[] = {
1571 PINMUX_GPIO_GP_ALL(),
a2a14854 1572 PINMUX_NOGP_ALL(),
c6435c31
MV
1573};
1574
d020179c 1575#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
1576/* - AUDIO CLOCK ------------------------------------------------------------ */
1577static const unsigned int audio_clk_a_a_pins[] = {
1578 /* CLK A */
1579 RCAR_GP_PIN(6, 22),
1580};
1581static const unsigned int audio_clk_a_a_mux[] = {
1582 AUDIO_CLKA_A_MARK,
1583};
1584static const unsigned int audio_clk_a_b_pins[] = {
1585 /* CLK A */
1586 RCAR_GP_PIN(5, 4),
1587};
1588static const unsigned int audio_clk_a_b_mux[] = {
1589 AUDIO_CLKA_B_MARK,
1590};
1591static const unsigned int audio_clk_a_c_pins[] = {
1592 /* CLK A */
1593 RCAR_GP_PIN(5, 19),
1594};
1595static const unsigned int audio_clk_a_c_mux[] = {
1596 AUDIO_CLKA_C_MARK,
1597};
1598static const unsigned int audio_clk_b_a_pins[] = {
1599 /* CLK B */
1600 RCAR_GP_PIN(5, 12),
1601};
1602static const unsigned int audio_clk_b_a_mux[] = {
1603 AUDIO_CLKB_A_MARK,
1604};
1605static const unsigned int audio_clk_b_b_pins[] = {
1606 /* CLK B */
1607 RCAR_GP_PIN(6, 23),
1608};
1609static const unsigned int audio_clk_b_b_mux[] = {
1610 AUDIO_CLKB_B_MARK,
1611};
1612static const unsigned int audio_clk_c_a_pins[] = {
1613 /* CLK C */
1614 RCAR_GP_PIN(5, 21),
1615};
1616static const unsigned int audio_clk_c_a_mux[] = {
1617 AUDIO_CLKC_A_MARK,
1618};
1619static const unsigned int audio_clk_c_b_pins[] = {
1620 /* CLK C */
1621 RCAR_GP_PIN(5, 0),
1622};
1623static const unsigned int audio_clk_c_b_mux[] = {
1624 AUDIO_CLKC_B_MARK,
1625};
1626static const unsigned int audio_clkout_a_pins[] = {
1627 /* CLKOUT */
1628 RCAR_GP_PIN(5, 18),
1629};
1630static const unsigned int audio_clkout_a_mux[] = {
1631 AUDIO_CLKOUT_A_MARK,
1632};
1633static const unsigned int audio_clkout_b_pins[] = {
1634 /* CLKOUT */
1635 RCAR_GP_PIN(6, 28),
1636};
1637static const unsigned int audio_clkout_b_mux[] = {
1638 AUDIO_CLKOUT_B_MARK,
1639};
1640static const unsigned int audio_clkout_c_pins[] = {
1641 /* CLKOUT */
1642 RCAR_GP_PIN(5, 3),
1643};
1644static const unsigned int audio_clkout_c_mux[] = {
1645 AUDIO_CLKOUT_C_MARK,
1646};
1647static const unsigned int audio_clkout_d_pins[] = {
1648 /* CLKOUT */
1649 RCAR_GP_PIN(5, 21),
1650};
1651static const unsigned int audio_clkout_d_mux[] = {
1652 AUDIO_CLKOUT_D_MARK,
1653};
1654static const unsigned int audio_clkout1_a_pins[] = {
1655 /* CLKOUT1 */
1656 RCAR_GP_PIN(5, 15),
1657};
1658static const unsigned int audio_clkout1_a_mux[] = {
1659 AUDIO_CLKOUT1_A_MARK,
1660};
1661static const unsigned int audio_clkout1_b_pins[] = {
1662 /* CLKOUT1 */
1663 RCAR_GP_PIN(6, 29),
1664};
1665static const unsigned int audio_clkout1_b_mux[] = {
1666 AUDIO_CLKOUT1_B_MARK,
1667};
1668static const unsigned int audio_clkout2_a_pins[] = {
1669 /* CLKOUT2 */
1670 RCAR_GP_PIN(5, 16),
1671};
1672static const unsigned int audio_clkout2_a_mux[] = {
1673 AUDIO_CLKOUT2_A_MARK,
1674};
1675static const unsigned int audio_clkout2_b_pins[] = {
1676 /* CLKOUT2 */
1677 RCAR_GP_PIN(6, 30),
1678};
1679static const unsigned int audio_clkout2_b_mux[] = {
1680 AUDIO_CLKOUT2_B_MARK,
1681};
1682
1683static const unsigned int audio_clkout3_a_pins[] = {
1684 /* CLKOUT3 */
1685 RCAR_GP_PIN(5, 19),
1686};
1687static const unsigned int audio_clkout3_a_mux[] = {
1688 AUDIO_CLKOUT3_A_MARK,
1689};
1690static const unsigned int audio_clkout3_b_pins[] = {
1691 /* CLKOUT3 */
1692 RCAR_GP_PIN(6, 31),
1693};
1694static const unsigned int audio_clkout3_b_mux[] = {
1695 AUDIO_CLKOUT3_B_MARK,
1696};
d020179c 1697#endif
c6435c31
MV
1698
1699/* - EtherAVB --------------------------------------------------------------- */
1700static const unsigned int avb_link_pins[] = {
1701 /* AVB_LINK */
1702 RCAR_GP_PIN(2, 12),
1703};
1704static const unsigned int avb_link_mux[] = {
1705 AVB_LINK_MARK,
1706};
1707static const unsigned int avb_magic_pins[] = {
1708 /* AVB_MAGIC_ */
1709 RCAR_GP_PIN(2, 10),
1710};
1711static const unsigned int avb_magic_mux[] = {
1712 AVB_MAGIC_MARK,
1713};
1714static const unsigned int avb_phy_int_pins[] = {
1715 /* AVB_PHY_INT */
1716 RCAR_GP_PIN(2, 11),
1717};
1718static const unsigned int avb_phy_int_mux[] = {
1719 AVB_PHY_INT_MARK,
1720};
1721static const unsigned int avb_mdio_pins[] = {
1722 /* AVB_MDC, AVB_MDIO */
a2a14854 1723 RCAR_GP_PIN(2, 9), PIN_AVB_MDIO,
c6435c31
MV
1724};
1725static const unsigned int avb_mdio_mux[] = {
1726 AVB_MDC_MARK, AVB_MDIO_MARK,
1727};
1728static const unsigned int avb_mii_pins[] = {
1729 /*
1730 * AVB_TX_CTL, AVB_TXC, AVB_TD0,
1731 * AVB_TD1, AVB_TD2, AVB_TD3,
1732 * AVB_RX_CTL, AVB_RXC, AVB_RD0,
1733 * AVB_RD1, AVB_RD2, AVB_RD3,
1734 * AVB_TXCREFCLK
1735 */
a2a14854
MV
1736 PIN_AVB_TX_CTL, PIN_AVB_TXC, PIN_AVB_TD0,
1737 PIN_AVB_TD1, PIN_AVB_TD2, PIN_AVB_TD3,
1738 PIN_AVB_RX_CTL, PIN_AVB_RXC, PIN_AVB_RD0,
1739 PIN_AVB_RD1, PIN_AVB_RD2, PIN_AVB_RD3,
1740 PIN_AVB_TXCREFCLK,
c6435c31
MV
1741};
1742static const unsigned int avb_mii_mux[] = {
1743 AVB_TX_CTL_MARK, AVB_TXC_MARK, AVB_TD0_MARK,
1744 AVB_TD1_MARK, AVB_TD2_MARK, AVB_TD3_MARK,
1745 AVB_RX_CTL_MARK, AVB_RXC_MARK, AVB_RD0_MARK,
1746 AVB_RD1_MARK, AVB_RD2_MARK, AVB_RD3_MARK,
1747 AVB_TXCREFCLK_MARK,
1748};
1749static const unsigned int avb_avtp_pps_pins[] = {
1750 /* AVB_AVTP_PPS */
1751 RCAR_GP_PIN(2, 6),
1752};
1753static const unsigned int avb_avtp_pps_mux[] = {
1754 AVB_AVTP_PPS_MARK,
1755};
1756static const unsigned int avb_avtp_match_a_pins[] = {
1757 /* AVB_AVTP_MATCH_A */
1758 RCAR_GP_PIN(2, 13),
1759};
1760static const unsigned int avb_avtp_match_a_mux[] = {
1761 AVB_AVTP_MATCH_A_MARK,
1762};
1763static const unsigned int avb_avtp_capture_a_pins[] = {
1764 /* AVB_AVTP_CAPTURE_A */
1765 RCAR_GP_PIN(2, 14),
1766};
1767static const unsigned int avb_avtp_capture_a_mux[] = {
1768 AVB_AVTP_CAPTURE_A_MARK,
1769};
1770static const unsigned int avb_avtp_match_b_pins[] = {
1771 /* AVB_AVTP_MATCH_B */
1772 RCAR_GP_PIN(1, 8),
1773};
1774static const unsigned int avb_avtp_match_b_mux[] = {
1775 AVB_AVTP_MATCH_B_MARK,
1776};
1777static const unsigned int avb_avtp_capture_b_pins[] = {
1778 /* AVB_AVTP_CAPTURE_B */
1779 RCAR_GP_PIN(1, 11),
1780};
1781static const unsigned int avb_avtp_capture_b_mux[] = {
1782 AVB_AVTP_CAPTURE_B_MARK,
1783};
1784
d020179c 1785#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
1786/* - CAN ------------------------------------------------------------------ */
1787static const unsigned int can0_data_a_pins[] = {
1788 /* TX, RX */
1789 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1790};
1791
1792static const unsigned int can0_data_a_mux[] = {
1793 CAN0_TX_A_MARK, CAN0_RX_A_MARK,
1794};
1795
1796static const unsigned int can0_data_b_pins[] = {
1797 /* TX, RX */
1798 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1799};
1800
1801static const unsigned int can0_data_b_mux[] = {
1802 CAN0_TX_B_MARK, CAN0_RX_B_MARK,
1803};
1804
1805static const unsigned int can1_data_pins[] = {
1806 /* TX, RX */
1807 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1808};
1809
1810static const unsigned int can1_data_mux[] = {
1811 CAN1_TX_MARK, CAN1_RX_MARK,
1812};
1813
1814/* - CAN Clock -------------------------------------------------------------- */
1815static const unsigned int can_clk_pins[] = {
1816 /* CLK */
1817 RCAR_GP_PIN(1, 25),
1818};
1819
1820static const unsigned int can_clk_mux[] = {
1821 CAN_CLK_MARK,
1822};
1823
1824/* - CAN FD --------------------------------------------------------------- */
1825static const unsigned int canfd0_data_a_pins[] = {
1826 /* TX, RX */
1827 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
1828};
1829
1830static const unsigned int canfd0_data_a_mux[] = {
1831 CANFD0_TX_A_MARK, CANFD0_RX_A_MARK,
1832};
1833
1834static const unsigned int canfd0_data_b_pins[] = {
1835 /* TX, RX */
1836 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
1837};
1838
1839static const unsigned int canfd0_data_b_mux[] = {
1840 CANFD0_TX_B_MARK, CANFD0_RX_B_MARK,
1841};
1842
1843static const unsigned int canfd1_data_pins[] = {
1844 /* TX, RX */
1845 RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 26),
1846};
1847
1848static const unsigned int canfd1_data_mux[] = {
1849 CANFD1_TX_MARK, CANFD1_RX_MARK,
1850};
d020179c 1851#endif
c6435c31 1852
8b00761c 1853#ifdef CONFIG_PINCTRL_PFC_R8A77965
8719ca81
MV
1854/* - DRIF0 --------------------------------------------------------------- */
1855static const unsigned int drif0_ctrl_a_pins[] = {
1856 /* CLK, SYNC */
1857 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
1858};
1859
1860static const unsigned int drif0_ctrl_a_mux[] = {
1861 RIF0_CLK_A_MARK, RIF0_SYNC_A_MARK,
1862};
1863
1864static const unsigned int drif0_data0_a_pins[] = {
1865 /* D0 */
1866 RCAR_GP_PIN(6, 10),
1867};
1868
1869static const unsigned int drif0_data0_a_mux[] = {
1870 RIF0_D0_A_MARK,
1871};
1872
1873static const unsigned int drif0_data1_a_pins[] = {
1874 /* D1 */
1875 RCAR_GP_PIN(6, 7),
1876};
1877
1878static const unsigned int drif0_data1_a_mux[] = {
1879 RIF0_D1_A_MARK,
1880};
1881
1882static const unsigned int drif0_ctrl_b_pins[] = {
1883 /* CLK, SYNC */
1884 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
1885};
1886
1887static const unsigned int drif0_ctrl_b_mux[] = {
1888 RIF0_CLK_B_MARK, RIF0_SYNC_B_MARK,
1889};
1890
1891static const unsigned int drif0_data0_b_pins[] = {
1892 /* D0 */
1893 RCAR_GP_PIN(5, 1),
1894};
1895
1896static const unsigned int drif0_data0_b_mux[] = {
1897 RIF0_D0_B_MARK,
1898};
1899
1900static const unsigned int drif0_data1_b_pins[] = {
1901 /* D1 */
1902 RCAR_GP_PIN(5, 2),
1903};
1904
1905static const unsigned int drif0_data1_b_mux[] = {
1906 RIF0_D1_B_MARK,
1907};
1908
1909static const unsigned int drif0_ctrl_c_pins[] = {
1910 /* CLK, SYNC */
1911 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 15),
1912};
1913
1914static const unsigned int drif0_ctrl_c_mux[] = {
1915 RIF0_CLK_C_MARK, RIF0_SYNC_C_MARK,
1916};
1917
1918static const unsigned int drif0_data0_c_pins[] = {
1919 /* D0 */
1920 RCAR_GP_PIN(5, 13),
1921};
1922
1923static const unsigned int drif0_data0_c_mux[] = {
1924 RIF0_D0_C_MARK,
1925};
1926
1927static const unsigned int drif0_data1_c_pins[] = {
1928 /* D1 */
1929 RCAR_GP_PIN(5, 14),
1930};
1931
1932static const unsigned int drif0_data1_c_mux[] = {
1933 RIF0_D1_C_MARK,
1934};
1935
1936/* - DRIF1 --------------------------------------------------------------- */
1937static const unsigned int drif1_ctrl_a_pins[] = {
1938 /* CLK, SYNC */
1939 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
1940};
1941
1942static const unsigned int drif1_ctrl_a_mux[] = {
1943 RIF1_CLK_A_MARK, RIF1_SYNC_A_MARK,
1944};
1945
1946static const unsigned int drif1_data0_a_pins[] = {
1947 /* D0 */
1948 RCAR_GP_PIN(6, 19),
1949};
1950
1951static const unsigned int drif1_data0_a_mux[] = {
1952 RIF1_D0_A_MARK,
1953};
1954
1955static const unsigned int drif1_data1_a_pins[] = {
1956 /* D1 */
1957 RCAR_GP_PIN(6, 20),
1958};
1959
1960static const unsigned int drif1_data1_a_mux[] = {
1961 RIF1_D1_A_MARK,
1962};
1963
1964static const unsigned int drif1_ctrl_b_pins[] = {
1965 /* CLK, SYNC */
1966 RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 3),
1967};
1968
1969static const unsigned int drif1_ctrl_b_mux[] = {
1970 RIF1_CLK_B_MARK, RIF1_SYNC_B_MARK,
1971};
1972
1973static const unsigned int drif1_data0_b_pins[] = {
1974 /* D0 */
1975 RCAR_GP_PIN(5, 7),
1976};
1977
1978static const unsigned int drif1_data0_b_mux[] = {
1979 RIF1_D0_B_MARK,
1980};
1981
1982static const unsigned int drif1_data1_b_pins[] = {
1983 /* D1 */
1984 RCAR_GP_PIN(5, 8),
1985};
1986
1987static const unsigned int drif1_data1_b_mux[] = {
1988 RIF1_D1_B_MARK,
1989};
1990
1991static const unsigned int drif1_ctrl_c_pins[] = {
1992 /* CLK, SYNC */
1993 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 11),
1994};
1995
1996static const unsigned int drif1_ctrl_c_mux[] = {
1997 RIF1_CLK_C_MARK, RIF1_SYNC_C_MARK,
1998};
1999
2000static const unsigned int drif1_data0_c_pins[] = {
2001 /* D0 */
2002 RCAR_GP_PIN(5, 6),
2003};
2004
2005static const unsigned int drif1_data0_c_mux[] = {
2006 RIF1_D0_C_MARK,
2007};
2008
2009static const unsigned int drif1_data1_c_pins[] = {
2010 /* D1 */
2011 RCAR_GP_PIN(5, 10),
2012};
2013
2014static const unsigned int drif1_data1_c_mux[] = {
2015 RIF1_D1_C_MARK,
2016};
2017
2018/* - DRIF2 --------------------------------------------------------------- */
2019static const unsigned int drif2_ctrl_a_pins[] = {
2020 /* CLK, SYNC */
2021 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2022};
2023
2024static const unsigned int drif2_ctrl_a_mux[] = {
2025 RIF2_CLK_A_MARK, RIF2_SYNC_A_MARK,
2026};
2027
2028static const unsigned int drif2_data0_a_pins[] = {
2029 /* D0 */
2030 RCAR_GP_PIN(6, 7),
2031};
2032
2033static const unsigned int drif2_data0_a_mux[] = {
2034 RIF2_D0_A_MARK,
2035};
2036
2037static const unsigned int drif2_data1_a_pins[] = {
2038 /* D1 */
2039 RCAR_GP_PIN(6, 10),
2040};
2041
2042static const unsigned int drif2_data1_a_mux[] = {
2043 RIF2_D1_A_MARK,
2044};
2045
2046static const unsigned int drif2_ctrl_b_pins[] = {
2047 /* CLK, SYNC */
2048 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
2049};
2050
2051static const unsigned int drif2_ctrl_b_mux[] = {
2052 RIF2_CLK_B_MARK, RIF2_SYNC_B_MARK,
2053};
2054
2055static const unsigned int drif2_data0_b_pins[] = {
2056 /* D0 */
2057 RCAR_GP_PIN(6, 30),
2058};
2059
2060static const unsigned int drif2_data0_b_mux[] = {
2061 RIF2_D0_B_MARK,
2062};
2063
2064static const unsigned int drif2_data1_b_pins[] = {
2065 /* D1 */
2066 RCAR_GP_PIN(6, 31),
2067};
2068
2069static const unsigned int drif2_data1_b_mux[] = {
2070 RIF2_D1_B_MARK,
2071};
2072
2073/* - DRIF3 --------------------------------------------------------------- */
2074static const unsigned int drif3_ctrl_a_pins[] = {
2075 /* CLK, SYNC */
2076 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2077};
2078
2079static const unsigned int drif3_ctrl_a_mux[] = {
2080 RIF3_CLK_A_MARK, RIF3_SYNC_A_MARK,
2081};
2082
2083static const unsigned int drif3_data0_a_pins[] = {
2084 /* D0 */
2085 RCAR_GP_PIN(6, 19),
2086};
2087
2088static const unsigned int drif3_data0_a_mux[] = {
2089 RIF3_D0_A_MARK,
2090};
2091
2092static const unsigned int drif3_data1_a_pins[] = {
2093 /* D1 */
2094 RCAR_GP_PIN(6, 20),
2095};
2096
2097static const unsigned int drif3_data1_a_mux[] = {
2098 RIF3_D1_A_MARK,
2099};
2100
2101static const unsigned int drif3_ctrl_b_pins[] = {
2102 /* CLK, SYNC */
2103 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
2104};
2105
2106static const unsigned int drif3_ctrl_b_mux[] = {
2107 RIF3_CLK_B_MARK, RIF3_SYNC_B_MARK,
2108};
2109
2110static const unsigned int drif3_data0_b_pins[] = {
2111 /* D0 */
2112 RCAR_GP_PIN(6, 28),
2113};
2114
2115static const unsigned int drif3_data0_b_mux[] = {
2116 RIF3_D0_B_MARK,
2117};
2118
2119static const unsigned int drif3_data1_b_pins[] = {
2120 /* D1 */
2121 RCAR_GP_PIN(6, 29),
2122};
2123
2124static const unsigned int drif3_data1_b_mux[] = {
2125 RIF3_D1_B_MARK,
2126};
8b00761c 2127#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
8719ca81 2128
d020179c 2129#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
2130/* - DU --------------------------------------------------------------------- */
2131static const unsigned int du_rgb666_pins[] = {
2132 /* R[7:2], G[7:2], B[7:2] */
2133 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2134 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2135 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2136 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2137 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2138 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2139};
2140
2141static const unsigned int du_rgb666_mux[] = {
2142 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2143 DU_DR3_MARK, DU_DR2_MARK,
2144 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2145 DU_DG3_MARK, DU_DG2_MARK,
2146 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2147 DU_DB3_MARK, DU_DB2_MARK,
2148};
2149
2150static const unsigned int du_rgb888_pins[] = {
2151 /* R[7:0], G[7:0], B[7:0] */
2152 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
2153 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
2154 RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
2155 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
2156 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
2157 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
2158 RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
2159 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
2160 RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
2161};
2162
2163static const unsigned int du_rgb888_mux[] = {
2164 DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
2165 DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
2166 DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
2167 DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
2168 DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
2169 DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
2170};
2171
2172static const unsigned int du_clk_out_0_pins[] = {
2173 /* CLKOUT */
2174 RCAR_GP_PIN(1, 27),
2175};
2176
2177static const unsigned int du_clk_out_0_mux[] = {
2178 DU_DOTCLKOUT0_MARK
2179};
2180
2181static const unsigned int du_clk_out_1_pins[] = {
2182 /* CLKOUT */
2183 RCAR_GP_PIN(2, 3),
2184};
2185
2186static const unsigned int du_clk_out_1_mux[] = {
2187 DU_DOTCLKOUT1_MARK
2188};
2189
2190static const unsigned int du_sync_pins[] = {
2191 /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
2192 RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 4),
2193};
2194
2195static const unsigned int du_sync_mux[] = {
2196 DU_EXVSYNC_DU_VSYNC_MARK, DU_EXHSYNC_DU_HSYNC_MARK
2197};
2198
2199static const unsigned int du_oddf_pins[] = {
2200 /* EXDISP/EXODDF/EXCDE */
2201 RCAR_GP_PIN(2, 2),
2202};
2203
2204static const unsigned int du_oddf_mux[] = {
2205 DU_EXODDF_DU_ODDF_DISP_CDE_MARK,
2206};
2207
2208static const unsigned int du_cde_pins[] = {
2209 /* CDE */
2210 RCAR_GP_PIN(2, 0),
2211};
2212
2213static const unsigned int du_cde_mux[] = {
2214 DU_CDE_MARK,
2215};
2216
2217static const unsigned int du_disp_pins[] = {
2218 /* DISP */
2219 RCAR_GP_PIN(2, 1),
2220};
2221
2222static const unsigned int du_disp_mux[] = {
2223 DU_DISP_MARK,
2224};
d020179c 2225#endif
c6435c31
MV
2226
2227/* - HSCIF0 ----------------------------------------------------------------- */
2228static const unsigned int hscif0_data_pins[] = {
2229 /* RX, TX */
2230 RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
2231};
2232
2233static const unsigned int hscif0_data_mux[] = {
2234 HRX0_MARK, HTX0_MARK,
2235};
2236
2237static const unsigned int hscif0_clk_pins[] = {
2238 /* SCK */
2239 RCAR_GP_PIN(5, 12),
2240};
2241
2242static const unsigned int hscif0_clk_mux[] = {
2243 HSCK0_MARK,
2244};
2245
2246static const unsigned int hscif0_ctrl_pins[] = {
2247 /* RTS, CTS */
2248 RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 15),
2249};
2250
2251static const unsigned int hscif0_ctrl_mux[] = {
2252 HRTS0_N_MARK, HCTS0_N_MARK,
2253};
2254
2255/* - HSCIF1 ----------------------------------------------------------------- */
2256static const unsigned int hscif1_data_a_pins[] = {
2257 /* RX, TX */
2258 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
2259};
2260
2261static const unsigned int hscif1_data_a_mux[] = {
2262 HRX1_A_MARK, HTX1_A_MARK,
2263};
2264
2265static const unsigned int hscif1_clk_a_pins[] = {
2266 /* SCK */
2267 RCAR_GP_PIN(6, 21),
2268};
2269
2270static const unsigned int hscif1_clk_a_mux[] = {
2271 HSCK1_A_MARK,
2272};
2273
2274static const unsigned int hscif1_ctrl_a_pins[] = {
2275 /* RTS, CTS */
2276 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
2277};
2278
2279static const unsigned int hscif1_ctrl_a_mux[] = {
2280 HRTS1_N_A_MARK, HCTS1_N_A_MARK,
2281};
2282
2283static const unsigned int hscif1_data_b_pins[] = {
2284 /* RX, TX */
2285 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
2286};
2287
2288static const unsigned int hscif1_data_b_mux[] = {
2289 HRX1_B_MARK, HTX1_B_MARK,
2290};
2291
2292static const unsigned int hscif1_clk_b_pins[] = {
2293 /* SCK */
2294 RCAR_GP_PIN(5, 0),
2295};
2296
2297static const unsigned int hscif1_clk_b_mux[] = {
2298 HSCK1_B_MARK,
2299};
2300
2301static const unsigned int hscif1_ctrl_b_pins[] = {
2302 /* RTS, CTS */
2303 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
2304};
2305
2306static const unsigned int hscif1_ctrl_b_mux[] = {
2307 HRTS1_N_B_MARK, HCTS1_N_B_MARK,
2308};
2309
2310/* - HSCIF2 ----------------------------------------------------------------- */
2311static const unsigned int hscif2_data_a_pins[] = {
2312 /* RX, TX */
2313 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
2314};
2315
2316static const unsigned int hscif2_data_a_mux[] = {
2317 HRX2_A_MARK, HTX2_A_MARK,
2318};
2319
2320static const unsigned int hscif2_clk_a_pins[] = {
2321 /* SCK */
2322 RCAR_GP_PIN(6, 10),
2323};
2324
2325static const unsigned int hscif2_clk_a_mux[] = {
2326 HSCK2_A_MARK,
2327};
2328
2329static const unsigned int hscif2_ctrl_a_pins[] = {
2330 /* RTS, CTS */
2331 RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
2332};
2333
2334static const unsigned int hscif2_ctrl_a_mux[] = {
2335 HRTS2_N_A_MARK, HCTS2_N_A_MARK,
2336};
2337
2338static const unsigned int hscif2_data_b_pins[] = {
2339 /* RX, TX */
2340 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
2341};
2342
2343static const unsigned int hscif2_data_b_mux[] = {
2344 HRX2_B_MARK, HTX2_B_MARK,
2345};
2346
2347static const unsigned int hscif2_clk_b_pins[] = {
2348 /* SCK */
2349 RCAR_GP_PIN(6, 21),
2350};
2351
2352static const unsigned int hscif2_clk_b_mux[] = {
2353 HSCK2_B_MARK,
2354};
2355
2356static const unsigned int hscif2_ctrl_b_pins[] = {
2357 /* RTS, CTS */
2358 RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 19),
2359};
2360
2361static const unsigned int hscif2_ctrl_b_mux[] = {
2362 HRTS2_N_B_MARK, HCTS2_N_B_MARK,
2363};
2364
2365static const unsigned int hscif2_data_c_pins[] = {
2366 /* RX, TX */
2367 RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
2368};
2369
2370static const unsigned int hscif2_data_c_mux[] = {
2371 HRX2_C_MARK, HTX2_C_MARK,
2372};
2373
2374static const unsigned int hscif2_clk_c_pins[] = {
2375 /* SCK */
2376 RCAR_GP_PIN(6, 24),
2377};
2378
2379static const unsigned int hscif2_clk_c_mux[] = {
2380 HSCK2_C_MARK,
2381};
2382
2383static const unsigned int hscif2_ctrl_c_pins[] = {
2384 /* RTS, CTS */
2385 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 27),
2386};
2387
2388static const unsigned int hscif2_ctrl_c_mux[] = {
2389 HRTS2_N_C_MARK, HCTS2_N_C_MARK,
2390};
2391
2392/* - HSCIF3 ----------------------------------------------------------------- */
2393static const unsigned int hscif3_data_a_pins[] = {
2394 /* RX, TX */
2395 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
2396};
2397
2398static const unsigned int hscif3_data_a_mux[] = {
2399 HRX3_A_MARK, HTX3_A_MARK,
2400};
2401
2402static const unsigned int hscif3_clk_pins[] = {
2403 /* SCK */
2404 RCAR_GP_PIN(1, 22),
2405};
2406
2407static const unsigned int hscif3_clk_mux[] = {
2408 HSCK3_MARK,
2409};
2410
2411static const unsigned int hscif3_ctrl_pins[] = {
2412 /* RTS, CTS */
2413 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2414};
2415
2416static const unsigned int hscif3_ctrl_mux[] = {
2417 HRTS3_N_MARK, HCTS3_N_MARK,
2418};
2419
2420static const unsigned int hscif3_data_b_pins[] = {
2421 /* RX, TX */
2422 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
2423};
2424
2425static const unsigned int hscif3_data_b_mux[] = {
2426 HRX3_B_MARK, HTX3_B_MARK,
2427};
2428
2429static const unsigned int hscif3_data_c_pins[] = {
2430 /* RX, TX */
2431 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
2432};
2433
2434static const unsigned int hscif3_data_c_mux[] = {
2435 HRX3_C_MARK, HTX3_C_MARK,
2436};
2437
2438static const unsigned int hscif3_data_d_pins[] = {
2439 /* RX, TX */
2440 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2441};
2442
2443static const unsigned int hscif3_data_d_mux[] = {
2444 HRX3_D_MARK, HTX3_D_MARK,
2445};
2446
2447/* - HSCIF4 ----------------------------------------------------------------- */
2448static const unsigned int hscif4_data_a_pins[] = {
2449 /* RX, TX */
2450 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
2451};
2452
2453static const unsigned int hscif4_data_a_mux[] = {
2454 HRX4_A_MARK, HTX4_A_MARK,
2455};
2456
2457static const unsigned int hscif4_clk_pins[] = {
2458 /* SCK */
2459 RCAR_GP_PIN(1, 11),
2460};
2461
2462static const unsigned int hscif4_clk_mux[] = {
2463 HSCK4_MARK,
2464};
2465
2466static const unsigned int hscif4_ctrl_pins[] = {
2467 /* RTS, CTS */
2468 RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14),
2469};
2470
2471static const unsigned int hscif4_ctrl_mux[] = {
2472 HRTS4_N_MARK, HCTS4_N_MARK,
2473};
2474
2475static const unsigned int hscif4_data_b_pins[] = {
2476 /* RX, TX */
2477 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2478};
2479
2480static const unsigned int hscif4_data_b_mux[] = {
2481 HRX4_B_MARK, HTX4_B_MARK,
2482};
2483
2484/* - I2C -------------------------------------------------------------------- */
7f2e60f1
ER
2485static const unsigned int i2c0_pins[] = {
2486 /* SCL, SDA */
2487 RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
2488};
2489
2490static const unsigned int i2c0_mux[] = {
2491 SCL0_MARK, SDA0_MARK,
2492};
2493
c6435c31
MV
2494static const unsigned int i2c1_a_pins[] = {
2495 /* SDA, SCL */
2496 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
2497};
7f2e60f1 2498
c6435c31
MV
2499static const unsigned int i2c1_a_mux[] = {
2500 SDA1_A_MARK, SCL1_A_MARK,
2501};
7f2e60f1 2502
c6435c31
MV
2503static const unsigned int i2c1_b_pins[] = {
2504 /* SDA, SCL */
2505 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 23),
2506};
7f2e60f1 2507
c6435c31
MV
2508static const unsigned int i2c1_b_mux[] = {
2509 SDA1_B_MARK, SCL1_B_MARK,
2510};
7f2e60f1 2511
c6435c31
MV
2512static const unsigned int i2c2_a_pins[] = {
2513 /* SDA, SCL */
2514 RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 4),
2515};
7f2e60f1 2516
c6435c31
MV
2517static const unsigned int i2c2_a_mux[] = {
2518 SDA2_A_MARK, SCL2_A_MARK,
2519};
7f2e60f1 2520
c6435c31
MV
2521static const unsigned int i2c2_b_pins[] = {
2522 /* SDA, SCL */
2523 RCAR_GP_PIN(3, 13), RCAR_GP_PIN(3, 12),
2524};
7f2e60f1 2525
c6435c31
MV
2526static const unsigned int i2c2_b_mux[] = {
2527 SDA2_B_MARK, SCL2_B_MARK,
2528};
7f2e60f1
ER
2529
2530static const unsigned int i2c3_pins[] = {
2531 /* SCL, SDA */
2532 RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
2533};
2534
2535static const unsigned int i2c3_mux[] = {
2536 SCL3_MARK, SDA3_MARK,
2537};
2538
2539static const unsigned int i2c5_pins[] = {
2540 /* SCL, SDA */
2541 RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
2542};
2543
2544static const unsigned int i2c5_mux[] = {
2545 SCL5_MARK, SDA5_MARK,
2546};
2547
c6435c31
MV
2548static const unsigned int i2c6_a_pins[] = {
2549 /* SDA, SCL */
2550 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
2551};
7f2e60f1 2552
c6435c31
MV
2553static const unsigned int i2c6_a_mux[] = {
2554 SDA6_A_MARK, SCL6_A_MARK,
2555};
7f2e60f1 2556
c6435c31
MV
2557static const unsigned int i2c6_b_pins[] = {
2558 /* SDA, SCL */
2559 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
2560};
7f2e60f1 2561
c6435c31
MV
2562static const unsigned int i2c6_b_mux[] = {
2563 SDA6_B_MARK, SCL6_B_MARK,
2564};
7f2e60f1 2565
c6435c31
MV
2566static const unsigned int i2c6_c_pins[] = {
2567 /* SDA, SCL */
2568 RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14),
2569};
7f2e60f1 2570
c6435c31
MV
2571static const unsigned int i2c6_c_mux[] = {
2572 SDA6_C_MARK, SCL6_C_MARK,
2573};
2574
d020179c 2575#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
2576/* - INTC-EX ---------------------------------------------------------------- */
2577static const unsigned int intc_ex_irq0_pins[] = {
2578 /* IRQ0 */
2579 RCAR_GP_PIN(2, 0),
2580};
2581static const unsigned int intc_ex_irq0_mux[] = {
2582 IRQ0_MARK,
2583};
2584static const unsigned int intc_ex_irq1_pins[] = {
2585 /* IRQ1 */
2586 RCAR_GP_PIN(2, 1),
2587};
2588static const unsigned int intc_ex_irq1_mux[] = {
2589 IRQ1_MARK,
2590};
2591static const unsigned int intc_ex_irq2_pins[] = {
2592 /* IRQ2 */
2593 RCAR_GP_PIN(2, 2),
2594};
2595static const unsigned int intc_ex_irq2_mux[] = {
2596 IRQ2_MARK,
2597};
2598static const unsigned int intc_ex_irq3_pins[] = {
2599 /* IRQ3 */
2600 RCAR_GP_PIN(2, 3),
2601};
2602static const unsigned int intc_ex_irq3_mux[] = {
2603 IRQ3_MARK,
2604};
2605static const unsigned int intc_ex_irq4_pins[] = {
2606 /* IRQ4 */
2607 RCAR_GP_PIN(2, 4),
2608};
2609static const unsigned int intc_ex_irq4_mux[] = {
2610 IRQ4_MARK,
2611};
2612static const unsigned int intc_ex_irq5_pins[] = {
2613 /* IRQ5 */
2614 RCAR_GP_PIN(2, 5),
2615};
2616static const unsigned int intc_ex_irq5_mux[] = {
2617 IRQ5_MARK,
2618};
d020179c 2619#endif
c6435c31 2620
50970e8c
MV
2621#ifdef CONFIG_PINCTRL_PFC_R8A77965
2622/* - MLB+ ------------------------------------------------------------------- */
2623static const unsigned int mlb_3pin_pins[] = {
2624 RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
2625};
2626static const unsigned int mlb_3pin_mux[] = {
2627 MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
2628};
2629#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
2630
d020179c 2631#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
2632/* - MSIOF0 ----------------------------------------------------------------- */
2633static const unsigned int msiof0_clk_pins[] = {
2634 /* SCK */
2635 RCAR_GP_PIN(5, 17),
2636};
2637static const unsigned int msiof0_clk_mux[] = {
2638 MSIOF0_SCK_MARK,
2639};
2640static const unsigned int msiof0_sync_pins[] = {
2641 /* SYNC */
2642 RCAR_GP_PIN(5, 18),
2643};
2644static const unsigned int msiof0_sync_mux[] = {
2645 MSIOF0_SYNC_MARK,
2646};
2647static const unsigned int msiof0_ss1_pins[] = {
2648 /* SS1 */
2649 RCAR_GP_PIN(5, 19),
2650};
2651static const unsigned int msiof0_ss1_mux[] = {
2652 MSIOF0_SS1_MARK,
2653};
2654static const unsigned int msiof0_ss2_pins[] = {
2655 /* SS2 */
2656 RCAR_GP_PIN(5, 21),
2657};
2658static const unsigned int msiof0_ss2_mux[] = {
2659 MSIOF0_SS2_MARK,
2660};
2661static const unsigned int msiof0_txd_pins[] = {
2662 /* TXD */
2663 RCAR_GP_PIN(5, 20),
2664};
2665static const unsigned int msiof0_txd_mux[] = {
2666 MSIOF0_TXD_MARK,
2667};
2668static const unsigned int msiof0_rxd_pins[] = {
2669 /* RXD */
2670 RCAR_GP_PIN(5, 22),
2671};
2672static const unsigned int msiof0_rxd_mux[] = {
2673 MSIOF0_RXD_MARK,
2674};
2675/* - MSIOF1 ----------------------------------------------------------------- */
2676static const unsigned int msiof1_clk_a_pins[] = {
2677 /* SCK */
2678 RCAR_GP_PIN(6, 8),
2679};
2680static const unsigned int msiof1_clk_a_mux[] = {
2681 MSIOF1_SCK_A_MARK,
2682};
2683static const unsigned int msiof1_sync_a_pins[] = {
2684 /* SYNC */
2685 RCAR_GP_PIN(6, 9),
2686};
2687static const unsigned int msiof1_sync_a_mux[] = {
2688 MSIOF1_SYNC_A_MARK,
2689};
2690static const unsigned int msiof1_ss1_a_pins[] = {
2691 /* SS1 */
2692 RCAR_GP_PIN(6, 5),
2693};
2694static const unsigned int msiof1_ss1_a_mux[] = {
2695 MSIOF1_SS1_A_MARK,
2696};
2697static const unsigned int msiof1_ss2_a_pins[] = {
2698 /* SS2 */
2699 RCAR_GP_PIN(6, 6),
2700};
2701static const unsigned int msiof1_ss2_a_mux[] = {
2702 MSIOF1_SS2_A_MARK,
2703};
2704static const unsigned int msiof1_txd_a_pins[] = {
2705 /* TXD */
2706 RCAR_GP_PIN(6, 7),
2707};
2708static const unsigned int msiof1_txd_a_mux[] = {
2709 MSIOF1_TXD_A_MARK,
2710};
2711static const unsigned int msiof1_rxd_a_pins[] = {
2712 /* RXD */
2713 RCAR_GP_PIN(6, 10),
2714};
2715static const unsigned int msiof1_rxd_a_mux[] = {
2716 MSIOF1_RXD_A_MARK,
2717};
2718static const unsigned int msiof1_clk_b_pins[] = {
2719 /* SCK */
2720 RCAR_GP_PIN(5, 9),
2721};
2722static const unsigned int msiof1_clk_b_mux[] = {
2723 MSIOF1_SCK_B_MARK,
2724};
2725static const unsigned int msiof1_sync_b_pins[] = {
2726 /* SYNC */
2727 RCAR_GP_PIN(5, 3),
2728};
2729static const unsigned int msiof1_sync_b_mux[] = {
2730 MSIOF1_SYNC_B_MARK,
2731};
2732static const unsigned int msiof1_ss1_b_pins[] = {
2733 /* SS1 */
2734 RCAR_GP_PIN(5, 4),
2735};
2736static const unsigned int msiof1_ss1_b_mux[] = {
2737 MSIOF1_SS1_B_MARK,
2738};
2739static const unsigned int msiof1_ss2_b_pins[] = {
2740 /* SS2 */
2741 RCAR_GP_PIN(5, 0),
2742};
2743static const unsigned int msiof1_ss2_b_mux[] = {
2744 MSIOF1_SS2_B_MARK,
2745};
2746static const unsigned int msiof1_txd_b_pins[] = {
2747 /* TXD */
2748 RCAR_GP_PIN(5, 8),
2749};
2750static const unsigned int msiof1_txd_b_mux[] = {
2751 MSIOF1_TXD_B_MARK,
2752};
2753static const unsigned int msiof1_rxd_b_pins[] = {
2754 /* RXD */
2755 RCAR_GP_PIN(5, 7),
2756};
2757static const unsigned int msiof1_rxd_b_mux[] = {
2758 MSIOF1_RXD_B_MARK,
2759};
2760static const unsigned int msiof1_clk_c_pins[] = {
2761 /* SCK */
2762 RCAR_GP_PIN(6, 17),
2763};
2764static const unsigned int msiof1_clk_c_mux[] = {
2765 MSIOF1_SCK_C_MARK,
2766};
2767static const unsigned int msiof1_sync_c_pins[] = {
2768 /* SYNC */
2769 RCAR_GP_PIN(6, 18),
2770};
2771static const unsigned int msiof1_sync_c_mux[] = {
2772 MSIOF1_SYNC_C_MARK,
2773};
2774static const unsigned int msiof1_ss1_c_pins[] = {
2775 /* SS1 */
2776 RCAR_GP_PIN(6, 21),
2777};
2778static const unsigned int msiof1_ss1_c_mux[] = {
2779 MSIOF1_SS1_C_MARK,
2780};
2781static const unsigned int msiof1_ss2_c_pins[] = {
2782 /* SS2 */
2783 RCAR_GP_PIN(6, 27),
2784};
2785static const unsigned int msiof1_ss2_c_mux[] = {
2786 MSIOF1_SS2_C_MARK,
2787};
2788static const unsigned int msiof1_txd_c_pins[] = {
2789 /* TXD */
2790 RCAR_GP_PIN(6, 20),
2791};
2792static const unsigned int msiof1_txd_c_mux[] = {
2793 MSIOF1_TXD_C_MARK,
2794};
2795static const unsigned int msiof1_rxd_c_pins[] = {
2796 /* RXD */
2797 RCAR_GP_PIN(6, 19),
2798};
2799static const unsigned int msiof1_rxd_c_mux[] = {
2800 MSIOF1_RXD_C_MARK,
2801};
2802static const unsigned int msiof1_clk_d_pins[] = {
2803 /* SCK */
2804 RCAR_GP_PIN(5, 12),
2805};
2806static const unsigned int msiof1_clk_d_mux[] = {
2807 MSIOF1_SCK_D_MARK,
2808};
2809static const unsigned int msiof1_sync_d_pins[] = {
2810 /* SYNC */
2811 RCAR_GP_PIN(5, 15),
2812};
2813static const unsigned int msiof1_sync_d_mux[] = {
2814 MSIOF1_SYNC_D_MARK,
2815};
2816static const unsigned int msiof1_ss1_d_pins[] = {
2817 /* SS1 */
2818 RCAR_GP_PIN(5, 16),
2819};
2820static const unsigned int msiof1_ss1_d_mux[] = {
2821 MSIOF1_SS1_D_MARK,
2822};
2823static const unsigned int msiof1_ss2_d_pins[] = {
2824 /* SS2 */
2825 RCAR_GP_PIN(5, 21),
2826};
2827static const unsigned int msiof1_ss2_d_mux[] = {
2828 MSIOF1_SS2_D_MARK,
2829};
2830static const unsigned int msiof1_txd_d_pins[] = {
2831 /* TXD */
2832 RCAR_GP_PIN(5, 14),
2833};
2834static const unsigned int msiof1_txd_d_mux[] = {
2835 MSIOF1_TXD_D_MARK,
2836};
2837static const unsigned int msiof1_rxd_d_pins[] = {
2838 /* RXD */
2839 RCAR_GP_PIN(5, 13),
2840};
2841static const unsigned int msiof1_rxd_d_mux[] = {
2842 MSIOF1_RXD_D_MARK,
2843};
2844static const unsigned int msiof1_clk_e_pins[] = {
2845 /* SCK */
2846 RCAR_GP_PIN(3, 0),
2847};
2848static const unsigned int msiof1_clk_e_mux[] = {
2849 MSIOF1_SCK_E_MARK,
2850};
2851static const unsigned int msiof1_sync_e_pins[] = {
2852 /* SYNC */
2853 RCAR_GP_PIN(3, 1),
2854};
2855static const unsigned int msiof1_sync_e_mux[] = {
2856 MSIOF1_SYNC_E_MARK,
2857};
2858static const unsigned int msiof1_ss1_e_pins[] = {
2859 /* SS1 */
2860 RCAR_GP_PIN(3, 4),
2861};
2862static const unsigned int msiof1_ss1_e_mux[] = {
2863 MSIOF1_SS1_E_MARK,
2864};
2865static const unsigned int msiof1_ss2_e_pins[] = {
2866 /* SS2 */
2867 RCAR_GP_PIN(3, 5),
2868};
2869static const unsigned int msiof1_ss2_e_mux[] = {
2870 MSIOF1_SS2_E_MARK,
2871};
2872static const unsigned int msiof1_txd_e_pins[] = {
2873 /* TXD */
2874 RCAR_GP_PIN(3, 3),
2875};
2876static const unsigned int msiof1_txd_e_mux[] = {
2877 MSIOF1_TXD_E_MARK,
2878};
2879static const unsigned int msiof1_rxd_e_pins[] = {
2880 /* RXD */
2881 RCAR_GP_PIN(3, 2),
2882};
2883static const unsigned int msiof1_rxd_e_mux[] = {
2884 MSIOF1_RXD_E_MARK,
2885};
2886static const unsigned int msiof1_clk_f_pins[] = {
2887 /* SCK */
2888 RCAR_GP_PIN(5, 23),
2889};
2890static const unsigned int msiof1_clk_f_mux[] = {
2891 MSIOF1_SCK_F_MARK,
2892};
2893static const unsigned int msiof1_sync_f_pins[] = {
2894 /* SYNC */
2895 RCAR_GP_PIN(5, 24),
2896};
2897static const unsigned int msiof1_sync_f_mux[] = {
2898 MSIOF1_SYNC_F_MARK,
2899};
2900static const unsigned int msiof1_ss1_f_pins[] = {
2901 /* SS1 */
2902 RCAR_GP_PIN(6, 1),
2903};
2904static const unsigned int msiof1_ss1_f_mux[] = {
2905 MSIOF1_SS1_F_MARK,
2906};
2907static const unsigned int msiof1_ss2_f_pins[] = {
2908 /* SS2 */
2909 RCAR_GP_PIN(6, 2),
2910};
2911static const unsigned int msiof1_ss2_f_mux[] = {
2912 MSIOF1_SS2_F_MARK,
2913};
2914static const unsigned int msiof1_txd_f_pins[] = {
2915 /* TXD */
2916 RCAR_GP_PIN(6, 0),
2917};
2918static const unsigned int msiof1_txd_f_mux[] = {
2919 MSIOF1_TXD_F_MARK,
2920};
2921static const unsigned int msiof1_rxd_f_pins[] = {
2922 /* RXD */
2923 RCAR_GP_PIN(5, 25),
2924};
2925static const unsigned int msiof1_rxd_f_mux[] = {
2926 MSIOF1_RXD_F_MARK,
2927};
2928static const unsigned int msiof1_clk_g_pins[] = {
2929 /* SCK */
2930 RCAR_GP_PIN(3, 6),
2931};
2932static const unsigned int msiof1_clk_g_mux[] = {
2933 MSIOF1_SCK_G_MARK,
2934};
2935static const unsigned int msiof1_sync_g_pins[] = {
2936 /* SYNC */
2937 RCAR_GP_PIN(3, 7),
2938};
2939static const unsigned int msiof1_sync_g_mux[] = {
2940 MSIOF1_SYNC_G_MARK,
2941};
2942static const unsigned int msiof1_ss1_g_pins[] = {
2943 /* SS1 */
2944 RCAR_GP_PIN(3, 10),
2945};
2946static const unsigned int msiof1_ss1_g_mux[] = {
2947 MSIOF1_SS1_G_MARK,
2948};
2949static const unsigned int msiof1_ss2_g_pins[] = {
2950 /* SS2 */
2951 RCAR_GP_PIN(3, 11),
2952};
2953static const unsigned int msiof1_ss2_g_mux[] = {
2954 MSIOF1_SS2_G_MARK,
2955};
2956static const unsigned int msiof1_txd_g_pins[] = {
2957 /* TXD */
2958 RCAR_GP_PIN(3, 9),
2959};
2960static const unsigned int msiof1_txd_g_mux[] = {
2961 MSIOF1_TXD_G_MARK,
2962};
2963static const unsigned int msiof1_rxd_g_pins[] = {
2964 /* RXD */
2965 RCAR_GP_PIN(3, 8),
2966};
2967static const unsigned int msiof1_rxd_g_mux[] = {
2968 MSIOF1_RXD_G_MARK,
2969};
2970/* - MSIOF2 ----------------------------------------------------------------- */
2971static const unsigned int msiof2_clk_a_pins[] = {
2972 /* SCK */
2973 RCAR_GP_PIN(1, 9),
2974};
2975static const unsigned int msiof2_clk_a_mux[] = {
2976 MSIOF2_SCK_A_MARK,
2977};
2978static const unsigned int msiof2_sync_a_pins[] = {
2979 /* SYNC */
2980 RCAR_GP_PIN(1, 8),
2981};
2982static const unsigned int msiof2_sync_a_mux[] = {
2983 MSIOF2_SYNC_A_MARK,
2984};
2985static const unsigned int msiof2_ss1_a_pins[] = {
2986 /* SS1 */
2987 RCAR_GP_PIN(1, 6),
2988};
2989static const unsigned int msiof2_ss1_a_mux[] = {
2990 MSIOF2_SS1_A_MARK,
2991};
2992static const unsigned int msiof2_ss2_a_pins[] = {
2993 /* SS2 */
2994 RCAR_GP_PIN(1, 7),
2995};
2996static const unsigned int msiof2_ss2_a_mux[] = {
2997 MSIOF2_SS2_A_MARK,
2998};
2999static const unsigned int msiof2_txd_a_pins[] = {
3000 /* TXD */
3001 RCAR_GP_PIN(1, 11),
3002};
3003static const unsigned int msiof2_txd_a_mux[] = {
3004 MSIOF2_TXD_A_MARK,
3005};
3006static const unsigned int msiof2_rxd_a_pins[] = {
3007 /* RXD */
3008 RCAR_GP_PIN(1, 10),
3009};
3010static const unsigned int msiof2_rxd_a_mux[] = {
3011 MSIOF2_RXD_A_MARK,
3012};
3013static const unsigned int msiof2_clk_b_pins[] = {
3014 /* SCK */
3015 RCAR_GP_PIN(0, 4),
3016};
3017static const unsigned int msiof2_clk_b_mux[] = {
3018 MSIOF2_SCK_B_MARK,
3019};
3020static const unsigned int msiof2_sync_b_pins[] = {
3021 /* SYNC */
3022 RCAR_GP_PIN(0, 5),
3023};
3024static const unsigned int msiof2_sync_b_mux[] = {
3025 MSIOF2_SYNC_B_MARK,
3026};
3027static const unsigned int msiof2_ss1_b_pins[] = {
3028 /* SS1 */
3029 RCAR_GP_PIN(0, 0),
3030};
3031static const unsigned int msiof2_ss1_b_mux[] = {
3032 MSIOF2_SS1_B_MARK,
3033};
3034static const unsigned int msiof2_ss2_b_pins[] = {
3035 /* SS2 */
3036 RCAR_GP_PIN(0, 1),
3037};
3038static const unsigned int msiof2_ss2_b_mux[] = {
3039 MSIOF2_SS2_B_MARK,
3040};
3041static const unsigned int msiof2_txd_b_pins[] = {
3042 /* TXD */
3043 RCAR_GP_PIN(0, 7),
3044};
3045static const unsigned int msiof2_txd_b_mux[] = {
3046 MSIOF2_TXD_B_MARK,
3047};
3048static const unsigned int msiof2_rxd_b_pins[] = {
3049 /* RXD */
3050 RCAR_GP_PIN(0, 6),
3051};
3052static const unsigned int msiof2_rxd_b_mux[] = {
3053 MSIOF2_RXD_B_MARK,
3054};
3055static const unsigned int msiof2_clk_c_pins[] = {
3056 /* SCK */
3057 RCAR_GP_PIN(2, 12),
3058};
3059static const unsigned int msiof2_clk_c_mux[] = {
3060 MSIOF2_SCK_C_MARK,
3061};
3062static const unsigned int msiof2_sync_c_pins[] = {
3063 /* SYNC */
3064 RCAR_GP_PIN(2, 11),
3065};
3066static const unsigned int msiof2_sync_c_mux[] = {
3067 MSIOF2_SYNC_C_MARK,
3068};
3069static const unsigned int msiof2_ss1_c_pins[] = {
3070 /* SS1 */
3071 RCAR_GP_PIN(2, 10),
3072};
3073static const unsigned int msiof2_ss1_c_mux[] = {
3074 MSIOF2_SS1_C_MARK,
3075};
3076static const unsigned int msiof2_ss2_c_pins[] = {
3077 /* SS2 */
3078 RCAR_GP_PIN(2, 9),
3079};
3080static const unsigned int msiof2_ss2_c_mux[] = {
3081 MSIOF2_SS2_C_MARK,
3082};
3083static const unsigned int msiof2_txd_c_pins[] = {
3084 /* TXD */
3085 RCAR_GP_PIN(2, 14),
3086};
3087static const unsigned int msiof2_txd_c_mux[] = {
3088 MSIOF2_TXD_C_MARK,
3089};
3090static const unsigned int msiof2_rxd_c_pins[] = {
3091 /* RXD */
3092 RCAR_GP_PIN(2, 13),
3093};
3094static const unsigned int msiof2_rxd_c_mux[] = {
3095 MSIOF2_RXD_C_MARK,
3096};
3097static const unsigned int msiof2_clk_d_pins[] = {
3098 /* SCK */
3099 RCAR_GP_PIN(0, 8),
3100};
3101static const unsigned int msiof2_clk_d_mux[] = {
3102 MSIOF2_SCK_D_MARK,
3103};
3104static const unsigned int msiof2_sync_d_pins[] = {
3105 /* SYNC */
3106 RCAR_GP_PIN(0, 9),
3107};
3108static const unsigned int msiof2_sync_d_mux[] = {
3109 MSIOF2_SYNC_D_MARK,
3110};
3111static const unsigned int msiof2_ss1_d_pins[] = {
3112 /* SS1 */
3113 RCAR_GP_PIN(0, 12),
3114};
3115static const unsigned int msiof2_ss1_d_mux[] = {
3116 MSIOF2_SS1_D_MARK,
3117};
3118static const unsigned int msiof2_ss2_d_pins[] = {
3119 /* SS2 */
3120 RCAR_GP_PIN(0, 13),
3121};
3122static const unsigned int msiof2_ss2_d_mux[] = {
3123 MSIOF2_SS2_D_MARK,
3124};
3125static const unsigned int msiof2_txd_d_pins[] = {
3126 /* TXD */
3127 RCAR_GP_PIN(0, 11),
3128};
3129static const unsigned int msiof2_txd_d_mux[] = {
3130 MSIOF2_TXD_D_MARK,
3131};
3132static const unsigned int msiof2_rxd_d_pins[] = {
3133 /* RXD */
3134 RCAR_GP_PIN(0, 10),
3135};
3136static const unsigned int msiof2_rxd_d_mux[] = {
3137 MSIOF2_RXD_D_MARK,
3138};
3139/* - MSIOF3 ----------------------------------------------------------------- */
3140static const unsigned int msiof3_clk_a_pins[] = {
3141 /* SCK */
3142 RCAR_GP_PIN(0, 0),
3143};
3144static const unsigned int msiof3_clk_a_mux[] = {
3145 MSIOF3_SCK_A_MARK,
3146};
3147static const unsigned int msiof3_sync_a_pins[] = {
3148 /* SYNC */
3149 RCAR_GP_PIN(0, 1),
3150};
3151static const unsigned int msiof3_sync_a_mux[] = {
3152 MSIOF3_SYNC_A_MARK,
3153};
3154static const unsigned int msiof3_ss1_a_pins[] = {
3155 /* SS1 */
3156 RCAR_GP_PIN(0, 14),
3157};
3158static const unsigned int msiof3_ss1_a_mux[] = {
3159 MSIOF3_SS1_A_MARK,
3160};
3161static const unsigned int msiof3_ss2_a_pins[] = {
3162 /* SS2 */
3163 RCAR_GP_PIN(0, 15),
3164};
3165static const unsigned int msiof3_ss2_a_mux[] = {
3166 MSIOF3_SS2_A_MARK,
3167};
3168static const unsigned int msiof3_txd_a_pins[] = {
3169 /* TXD */
3170 RCAR_GP_PIN(0, 3),
3171};
3172static const unsigned int msiof3_txd_a_mux[] = {
3173 MSIOF3_TXD_A_MARK,
3174};
3175static const unsigned int msiof3_rxd_a_pins[] = {
3176 /* RXD */
3177 RCAR_GP_PIN(0, 2),
3178};
3179static const unsigned int msiof3_rxd_a_mux[] = {
3180 MSIOF3_RXD_A_MARK,
3181};
3182static const unsigned int msiof3_clk_b_pins[] = {
3183 /* SCK */
3184 RCAR_GP_PIN(1, 2),
3185};
3186static const unsigned int msiof3_clk_b_mux[] = {
3187 MSIOF3_SCK_B_MARK,
3188};
3189static const unsigned int msiof3_sync_b_pins[] = {
3190 /* SYNC */
3191 RCAR_GP_PIN(1, 0),
3192};
3193static const unsigned int msiof3_sync_b_mux[] = {
3194 MSIOF3_SYNC_B_MARK,
3195};
3196static const unsigned int msiof3_ss1_b_pins[] = {
3197 /* SS1 */
3198 RCAR_GP_PIN(1, 4),
3199};
3200static const unsigned int msiof3_ss1_b_mux[] = {
3201 MSIOF3_SS1_B_MARK,
3202};
3203static const unsigned int msiof3_ss2_b_pins[] = {
3204 /* SS2 */
3205 RCAR_GP_PIN(1, 5),
3206};
3207static const unsigned int msiof3_ss2_b_mux[] = {
3208 MSIOF3_SS2_B_MARK,
3209};
3210static const unsigned int msiof3_txd_b_pins[] = {
3211 /* TXD */
3212 RCAR_GP_PIN(1, 1),
3213};
3214static const unsigned int msiof3_txd_b_mux[] = {
3215 MSIOF3_TXD_B_MARK,
3216};
3217static const unsigned int msiof3_rxd_b_pins[] = {
3218 /* RXD */
3219 RCAR_GP_PIN(1, 3),
3220};
3221static const unsigned int msiof3_rxd_b_mux[] = {
3222 MSIOF3_RXD_B_MARK,
3223};
3224static const unsigned int msiof3_clk_c_pins[] = {
3225 /* SCK */
3226 RCAR_GP_PIN(1, 12),
3227};
3228static const unsigned int msiof3_clk_c_mux[] = {
3229 MSIOF3_SCK_C_MARK,
3230};
3231static const unsigned int msiof3_sync_c_pins[] = {
3232 /* SYNC */
3233 RCAR_GP_PIN(1, 13),
3234};
3235static const unsigned int msiof3_sync_c_mux[] = {
3236 MSIOF3_SYNC_C_MARK,
3237};
3238static const unsigned int msiof3_txd_c_pins[] = {
3239 /* TXD */
3240 RCAR_GP_PIN(1, 15),
3241};
3242static const unsigned int msiof3_txd_c_mux[] = {
3243 MSIOF3_TXD_C_MARK,
3244};
3245static const unsigned int msiof3_rxd_c_pins[] = {
3246 /* RXD */
3247 RCAR_GP_PIN(1, 14),
3248};
3249static const unsigned int msiof3_rxd_c_mux[] = {
3250 MSIOF3_RXD_C_MARK,
3251};
3252static const unsigned int msiof3_clk_d_pins[] = {
3253 /* SCK */
3254 RCAR_GP_PIN(1, 22),
3255};
3256static const unsigned int msiof3_clk_d_mux[] = {
3257 MSIOF3_SCK_D_MARK,
3258};
3259static const unsigned int msiof3_sync_d_pins[] = {
3260 /* SYNC */
3261 RCAR_GP_PIN(1, 23),
3262};
3263static const unsigned int msiof3_sync_d_mux[] = {
3264 MSIOF3_SYNC_D_MARK,
3265};
3266static const unsigned int msiof3_ss1_d_pins[] = {
3267 /* SS1 */
3268 RCAR_GP_PIN(1, 26),
3269};
3270static const unsigned int msiof3_ss1_d_mux[] = {
3271 MSIOF3_SS1_D_MARK,
3272};
3273static const unsigned int msiof3_txd_d_pins[] = {
3274 /* TXD */
3275 RCAR_GP_PIN(1, 25),
3276};
3277static const unsigned int msiof3_txd_d_mux[] = {
3278 MSIOF3_TXD_D_MARK,
3279};
3280static const unsigned int msiof3_rxd_d_pins[] = {
3281 /* RXD */
3282 RCAR_GP_PIN(1, 24),
3283};
3284static const unsigned int msiof3_rxd_d_mux[] = {
3285 MSIOF3_RXD_D_MARK,
3286};
3287static const unsigned int msiof3_clk_e_pins[] = {
3288 /* SCK */
3289 RCAR_GP_PIN(2, 3),
3290};
3291static const unsigned int msiof3_clk_e_mux[] = {
3292 MSIOF3_SCK_E_MARK,
3293};
3294static const unsigned int msiof3_sync_e_pins[] = {
3295 /* SYNC */
3296 RCAR_GP_PIN(2, 2),
3297};
3298static const unsigned int msiof3_sync_e_mux[] = {
3299 MSIOF3_SYNC_E_MARK,
3300};
3301static const unsigned int msiof3_ss1_e_pins[] = {
3302 /* SS1 */
3303 RCAR_GP_PIN(2, 1),
3304};
3305static const unsigned int msiof3_ss1_e_mux[] = {
3306 MSIOF3_SS1_E_MARK,
3307};
3308static const unsigned int msiof3_ss2_e_pins[] = {
3309 /* SS2 */
3310 RCAR_GP_PIN(2, 0),
3311};
3312static const unsigned int msiof3_ss2_e_mux[] = {
3313 MSIOF3_SS2_E_MARK,
3314};
3315static const unsigned int msiof3_txd_e_pins[] = {
3316 /* TXD */
3317 RCAR_GP_PIN(2, 5),
3318};
3319static const unsigned int msiof3_txd_e_mux[] = {
3320 MSIOF3_TXD_E_MARK,
3321};
3322static const unsigned int msiof3_rxd_e_pins[] = {
3323 /* RXD */
3324 RCAR_GP_PIN(2, 4),
3325};
3326static const unsigned int msiof3_rxd_e_mux[] = {
3327 MSIOF3_RXD_E_MARK,
3328};
3329
3330/* - PWM0 --------------------------------------------------------------------*/
3331static const unsigned int pwm0_pins[] = {
3332 /* PWM */
3333 RCAR_GP_PIN(2, 6),
3334};
3335static const unsigned int pwm0_mux[] = {
3336 PWM0_MARK,
3337};
3338/* - PWM1 --------------------------------------------------------------------*/
3339static const unsigned int pwm1_a_pins[] = {
3340 /* PWM */
3341 RCAR_GP_PIN(2, 7),
3342};
3343static const unsigned int pwm1_a_mux[] = {
3344 PWM1_A_MARK,
3345};
3346static const unsigned int pwm1_b_pins[] = {
3347 /* PWM */
3348 RCAR_GP_PIN(1, 8),
3349};
3350static const unsigned int pwm1_b_mux[] = {
3351 PWM1_B_MARK,
3352};
3353/* - PWM2 --------------------------------------------------------------------*/
3354static const unsigned int pwm2_a_pins[] = {
3355 /* PWM */
3356 RCAR_GP_PIN(2, 8),
3357};
3358static const unsigned int pwm2_a_mux[] = {
3359 PWM2_A_MARK,
3360};
3361static const unsigned int pwm2_b_pins[] = {
3362 /* PWM */
3363 RCAR_GP_PIN(1, 11),
3364};
3365static const unsigned int pwm2_b_mux[] = {
3366 PWM2_B_MARK,
3367};
3368/* - PWM3 --------------------------------------------------------------------*/
3369static const unsigned int pwm3_a_pins[] = {
3370 /* PWM */
3371 RCAR_GP_PIN(1, 0),
3372};
3373static const unsigned int pwm3_a_mux[] = {
3374 PWM3_A_MARK,
3375};
3376static const unsigned int pwm3_b_pins[] = {
3377 /* PWM */
3378 RCAR_GP_PIN(2, 2),
3379};
3380static const unsigned int pwm3_b_mux[] = {
3381 PWM3_B_MARK,
3382};
3383/* - PWM4 --------------------------------------------------------------------*/
3384static const unsigned int pwm4_a_pins[] = {
3385 /* PWM */
3386 RCAR_GP_PIN(1, 1),
3387};
3388static const unsigned int pwm4_a_mux[] = {
3389 PWM4_A_MARK,
3390};
3391static const unsigned int pwm4_b_pins[] = {
3392 /* PWM */
3393 RCAR_GP_PIN(2, 3),
3394};
3395static const unsigned int pwm4_b_mux[] = {
3396 PWM4_B_MARK,
3397};
3398/* - PWM5 --------------------------------------------------------------------*/
3399static const unsigned int pwm5_a_pins[] = {
3400 /* PWM */
3401 RCAR_GP_PIN(1, 2),
3402};
3403static const unsigned int pwm5_a_mux[] = {
3404 PWM5_A_MARK,
3405};
3406static const unsigned int pwm5_b_pins[] = {
3407 /* PWM */
3408 RCAR_GP_PIN(2, 4),
3409};
3410static const unsigned int pwm5_b_mux[] = {
3411 PWM5_B_MARK,
3412};
3413/* - PWM6 --------------------------------------------------------------------*/
3414static const unsigned int pwm6_a_pins[] = {
3415 /* PWM */
3416 RCAR_GP_PIN(1, 3),
3417};
3418static const unsigned int pwm6_a_mux[] = {
3419 PWM6_A_MARK,
3420};
3421static const unsigned int pwm6_b_pins[] = {
3422 /* PWM */
3423 RCAR_GP_PIN(2, 5),
3424};
3425static const unsigned int pwm6_b_mux[] = {
3426 PWM6_B_MARK,
3427};
d020179c 3428#endif
c6435c31 3429
a2a14854
MV
3430/* - QSPI0 ------------------------------------------------------------------ */
3431static const unsigned int qspi0_ctrl_pins[] = {
3432 /* QSPI0_SPCLK, QSPI0_SSL */
3433 PIN_QSPI0_SPCLK, PIN_QSPI0_SSL,
3434};
3435static const unsigned int qspi0_ctrl_mux[] = {
3436 QSPI0_SPCLK_MARK, QSPI0_SSL_MARK,
3437};
50970e8c 3438static const unsigned int qspi0_data_pins[] = {
a2a14854
MV
3439 /* QSPI0_MOSI_IO0, QSPI0_MISO_IO1 */
3440 PIN_QSPI0_MOSI_IO0, PIN_QSPI0_MISO_IO1,
3441 /* QSPI0_IO2, QSPI0_IO3 */
3442 PIN_QSPI0_IO2, PIN_QSPI0_IO3,
3443};
50970e8c 3444static const unsigned int qspi0_data_mux[] = {
a2a14854
MV
3445 QSPI0_MOSI_IO0_MARK, QSPI0_MISO_IO1_MARK,
3446 QSPI0_IO2_MARK, QSPI0_IO3_MARK,
3447};
3448/* - QSPI1 ------------------------------------------------------------------ */
3449static const unsigned int qspi1_ctrl_pins[] = {
3450 /* QSPI1_SPCLK, QSPI1_SSL */
3451 PIN_QSPI1_SPCLK, PIN_QSPI1_SSL,
3452};
3453static const unsigned int qspi1_ctrl_mux[] = {
3454 QSPI1_SPCLK_MARK, QSPI1_SSL_MARK,
3455};
50970e8c 3456static const unsigned int qspi1_data_pins[] = {
a2a14854
MV
3457 /* QSPI1_MOSI_IO0, QSPI1_MISO_IO1 */
3458 PIN_QSPI1_MOSI_IO0, PIN_QSPI1_MISO_IO1,
3459 /* QSPI1_IO2, QSPI1_IO3 */
3460 PIN_QSPI1_IO2, PIN_QSPI1_IO3,
3461};
50970e8c 3462static const unsigned int qspi1_data_mux[] = {
a2a14854
MV
3463 QSPI1_MOSI_IO0_MARK, QSPI1_MISO_IO1_MARK,
3464 QSPI1_IO2_MARK, QSPI1_IO3_MARK,
3465};
3466
c6435c31
MV
3467/* - SATA --------------------------------------------------------------------*/
3468static const unsigned int sata0_devslp_a_pins[] = {
3469 /* DEVSLP */
3470 RCAR_GP_PIN(6, 16),
3471};
3472
3473static const unsigned int sata0_devslp_a_mux[] = {
3474 SATA_DEVSLP_A_MARK,
3475};
3476
3477static const unsigned int sata0_devslp_b_pins[] = {
3478 /* DEVSLP */
3479 RCAR_GP_PIN(4, 6),
3480};
3481
3482static const unsigned int sata0_devslp_b_mux[] = {
3483 SATA_DEVSLP_B_MARK,
3484};
3485
3486/* - SCIF0 ------------------------------------------------------------------ */
3487static const unsigned int scif0_data_pins[] = {
3488 /* RX, TX */
3489 RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
3490};
3491static const unsigned int scif0_data_mux[] = {
3492 RX0_MARK, TX0_MARK,
3493};
3494static const unsigned int scif0_clk_pins[] = {
3495 /* SCK */
3496 RCAR_GP_PIN(5, 0),
3497};
3498static const unsigned int scif0_clk_mux[] = {
3499 SCK0_MARK,
3500};
3501static const unsigned int scif0_ctrl_pins[] = {
3502 /* RTS, CTS */
3503 RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 3),
3504};
3505static const unsigned int scif0_ctrl_mux[] = {
3506 RTS0_N_MARK, CTS0_N_MARK,
3507};
3508/* - SCIF1 ------------------------------------------------------------------ */
3509static const unsigned int scif1_data_a_pins[] = {
3510 /* RX, TX */
3511 RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
3512};
3513static const unsigned int scif1_data_a_mux[] = {
3514 RX1_A_MARK, TX1_A_MARK,
3515};
3516static const unsigned int scif1_clk_pins[] = {
3517 /* SCK */
3518 RCAR_GP_PIN(6, 21),
3519};
3520static const unsigned int scif1_clk_mux[] = {
3521 SCK1_MARK,
3522};
3523static const unsigned int scif1_ctrl_pins[] = {
3524 /* RTS, CTS */
3525 RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 7),
3526};
3527static const unsigned int scif1_ctrl_mux[] = {
3528 RTS1_N_MARK, CTS1_N_MARK,
3529};
3530static const unsigned int scif1_data_b_pins[] = {
3531 /* RX, TX */
3532 RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
3533};
3534static const unsigned int scif1_data_b_mux[] = {
3535 RX1_B_MARK, TX1_B_MARK,
3536};
3537/* - SCIF2 ------------------------------------------------------------------ */
3538static const unsigned int scif2_data_a_pins[] = {
3539 /* RX, TX */
3540 RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 10),
3541};
3542static const unsigned int scif2_data_a_mux[] = {
3543 RX2_A_MARK, TX2_A_MARK,
3544};
3545static const unsigned int scif2_clk_pins[] = {
3546 /* SCK */
3547 RCAR_GP_PIN(5, 9),
3548};
3549static const unsigned int scif2_clk_mux[] = {
3550 SCK2_MARK,
3551};
3552static const unsigned int scif2_data_b_pins[] = {
3553 /* RX, TX */
3554 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
3555};
3556static const unsigned int scif2_data_b_mux[] = {
3557 RX2_B_MARK, TX2_B_MARK,
3558};
3559/* - SCIF3 ------------------------------------------------------------------ */
3560static const unsigned int scif3_data_a_pins[] = {
3561 /* RX, TX */
3562 RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 24),
3563};
3564static const unsigned int scif3_data_a_mux[] = {
3565 RX3_A_MARK, TX3_A_MARK,
3566};
3567static const unsigned int scif3_clk_pins[] = {
3568 /* SCK */
3569 RCAR_GP_PIN(1, 22),
3570};
3571static const unsigned int scif3_clk_mux[] = {
3572 SCK3_MARK,
3573};
3574static const unsigned int scif3_ctrl_pins[] = {
3575 /* RTS, CTS */
3576 RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
3577};
3578static const unsigned int scif3_ctrl_mux[] = {
3579 RTS3_N_MARK, CTS3_N_MARK,
3580};
3581static const unsigned int scif3_data_b_pins[] = {
3582 /* RX, TX */
3583 RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 11),
3584};
3585static const unsigned int scif3_data_b_mux[] = {
3586 RX3_B_MARK, TX3_B_MARK,
3587};
3588/* - SCIF4 ------------------------------------------------------------------ */
3589static const unsigned int scif4_data_a_pins[] = {
3590 /* RX, TX */
3591 RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
3592};
3593static const unsigned int scif4_data_a_mux[] = {
3594 RX4_A_MARK, TX4_A_MARK,
3595};
3596static const unsigned int scif4_clk_a_pins[] = {
3597 /* SCK */
3598 RCAR_GP_PIN(2, 10),
3599};
3600static const unsigned int scif4_clk_a_mux[] = {
3601 SCK4_A_MARK,
3602};
3603static const unsigned int scif4_ctrl_a_pins[] = {
3604 /* RTS, CTS */
3605 RCAR_GP_PIN(2, 14), RCAR_GP_PIN(2, 13),
3606};
3607static const unsigned int scif4_ctrl_a_mux[] = {
3608 RTS4_N_A_MARK, CTS4_N_A_MARK,
3609};
3610static const unsigned int scif4_data_b_pins[] = {
3611 /* RX, TX */
3612 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
3613};
3614static const unsigned int scif4_data_b_mux[] = {
3615 RX4_B_MARK, TX4_B_MARK,
3616};
3617static const unsigned int scif4_clk_b_pins[] = {
3618 /* SCK */
3619 RCAR_GP_PIN(1, 5),
3620};
3621static const unsigned int scif4_clk_b_mux[] = {
3622 SCK4_B_MARK,
3623};
3624static const unsigned int scif4_ctrl_b_pins[] = {
3625 /* RTS, CTS */
3626 RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
3627};
3628static const unsigned int scif4_ctrl_b_mux[] = {
3629 RTS4_N_B_MARK, CTS4_N_B_MARK,
3630};
3631static const unsigned int scif4_data_c_pins[] = {
3632 /* RX, TX */
3633 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
3634};
3635static const unsigned int scif4_data_c_mux[] = {
3636 RX4_C_MARK, TX4_C_MARK,
3637};
3638static const unsigned int scif4_clk_c_pins[] = {
3639 /* SCK */
3640 RCAR_GP_PIN(0, 8),
3641};
3642static const unsigned int scif4_clk_c_mux[] = {
3643 SCK4_C_MARK,
3644};
3645static const unsigned int scif4_ctrl_c_pins[] = {
3646 /* RTS, CTS */
3647 RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
3648};
3649static const unsigned int scif4_ctrl_c_mux[] = {
3650 RTS4_N_C_MARK, CTS4_N_C_MARK,
3651};
3652/* - SCIF5 ------------------------------------------------------------------ */
3653static const unsigned int scif5_data_a_pins[] = {
3654 /* RX, TX */
3655 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3656};
3657static const unsigned int scif5_data_a_mux[] = {
3658 RX5_A_MARK, TX5_A_MARK,
3659};
3660static const unsigned int scif5_clk_a_pins[] = {
3661 /* SCK */
3662 RCAR_GP_PIN(6, 21),
3663};
3664static const unsigned int scif5_clk_a_mux[] = {
3665 SCK5_A_MARK,
3666};
3667static const unsigned int scif5_data_b_pins[] = {
3668 /* RX, TX */
3669 RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 18),
3670};
3671static const unsigned int scif5_data_b_mux[] = {
3672 RX5_B_MARK, TX5_B_MARK,
3673};
3674static const unsigned int scif5_clk_b_pins[] = {
3675 /* SCK */
3676 RCAR_GP_PIN(5, 0),
3677};
3678static const unsigned int scif5_clk_b_mux[] = {
3679 SCK5_B_MARK,
3680};
3681/* - SCIF Clock ------------------------------------------------------------- */
3682static const unsigned int scif_clk_a_pins[] = {
3683 /* SCIF_CLK */
3684 RCAR_GP_PIN(6, 23),
3685};
3686static const unsigned int scif_clk_a_mux[] = {
3687 SCIF_CLK_A_MARK,
3688};
3689static const unsigned int scif_clk_b_pins[] = {
3690 /* SCIF_CLK */
3691 RCAR_GP_PIN(5, 9),
3692};
3693static const unsigned int scif_clk_b_mux[] = {
3694 SCIF_CLK_B_MARK,
3695};
3696
3697/* - SDHI0 ------------------------------------------------------------------ */
50970e8c 3698static const unsigned int sdhi0_data_pins[] = {
c6435c31
MV
3699 /* D[0:3] */
3700 RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
3701 RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
3702};
3703
50970e8c 3704static const unsigned int sdhi0_data_mux[] = {
c6435c31
MV
3705 SD0_DAT0_MARK, SD0_DAT1_MARK,
3706 SD0_DAT2_MARK, SD0_DAT3_MARK,
3707};
3708
3709static const unsigned int sdhi0_ctrl_pins[] = {
3710 /* CLK, CMD */
3711 RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
3712};
3713
3714static const unsigned int sdhi0_ctrl_mux[] = {
3715 SD0_CLK_MARK, SD0_CMD_MARK,
3716};
3717
3718static const unsigned int sdhi0_cd_pins[] = {
3719 /* CD */
3720 RCAR_GP_PIN(3, 12),
3721};
3722
3723static const unsigned int sdhi0_cd_mux[] = {
3724 SD0_CD_MARK,
3725};
3726
3727static const unsigned int sdhi0_wp_pins[] = {
3728 /* WP */
3729 RCAR_GP_PIN(3, 13),
3730};
3731
3732static const unsigned int sdhi0_wp_mux[] = {
3733 SD0_WP_MARK,
3734};
3735
3736/* - SDHI1 ------------------------------------------------------------------ */
50970e8c 3737static const unsigned int sdhi1_data_pins[] = {
c6435c31
MV
3738 /* D[0:3] */
3739 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3740 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3741};
3742
50970e8c 3743static const unsigned int sdhi1_data_mux[] = {
c6435c31
MV
3744 SD1_DAT0_MARK, SD1_DAT1_MARK,
3745 SD1_DAT2_MARK, SD1_DAT3_MARK,
3746};
3747
3748static const unsigned int sdhi1_ctrl_pins[] = {
3749 /* CLK, CMD */
3750 RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
3751};
3752
3753static const unsigned int sdhi1_ctrl_mux[] = {
3754 SD1_CLK_MARK, SD1_CMD_MARK,
3755};
3756
3757static const unsigned int sdhi1_cd_pins[] = {
3758 /* CD */
3759 RCAR_GP_PIN(3, 14),
3760};
3761
3762static const unsigned int sdhi1_cd_mux[] = {
3763 SD1_CD_MARK,
3764};
3765
3766static const unsigned int sdhi1_wp_pins[] = {
3767 /* WP */
3768 RCAR_GP_PIN(3, 15),
3769};
3770
3771static const unsigned int sdhi1_wp_mux[] = {
3772 SD1_WP_MARK,
3773};
3774
3775/* - SDHI2 ------------------------------------------------------------------ */
50970e8c 3776static const unsigned int sdhi2_data_pins[] = {
c6435c31
MV
3777 /* D[0:7] */
3778 RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
3779 RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
3780 RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
3781 RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
3782};
3783
50970e8c 3784static const unsigned int sdhi2_data_mux[] = {
c6435c31
MV
3785 SD2_DAT0_MARK, SD2_DAT1_MARK,
3786 SD2_DAT2_MARK, SD2_DAT3_MARK,
3787 SD2_DAT4_MARK, SD2_DAT5_MARK,
3788 SD2_DAT6_MARK, SD2_DAT7_MARK,
3789};
3790
3791static const unsigned int sdhi2_ctrl_pins[] = {
3792 /* CLK, CMD */
3793 RCAR_GP_PIN(4, 0), RCAR_GP_PIN(4, 1),
3794};
3795
3796static const unsigned int sdhi2_ctrl_mux[] = {
3797 SD2_CLK_MARK, SD2_CMD_MARK,
3798};
3799
3800static const unsigned int sdhi2_cd_a_pins[] = {
3801 /* CD */
3802 RCAR_GP_PIN(4, 13),
3803};
3804
3805static const unsigned int sdhi2_cd_a_mux[] = {
3806 SD2_CD_A_MARK,
3807};
3808
3809static const unsigned int sdhi2_cd_b_pins[] = {
3810 /* CD */
3811 RCAR_GP_PIN(5, 10),
3812};
3813
3814static const unsigned int sdhi2_cd_b_mux[] = {
3815 SD2_CD_B_MARK,
3816};
3817
3818static const unsigned int sdhi2_wp_a_pins[] = {
3819 /* WP */
3820 RCAR_GP_PIN(4, 14),
3821};
3822
3823static const unsigned int sdhi2_wp_a_mux[] = {
3824 SD2_WP_A_MARK,
3825};
3826
3827static const unsigned int sdhi2_wp_b_pins[] = {
3828 /* WP */
3829 RCAR_GP_PIN(5, 11),
3830};
3831
3832static const unsigned int sdhi2_wp_b_mux[] = {
3833 SD2_WP_B_MARK,
3834};
3835
3836static const unsigned int sdhi2_ds_pins[] = {
3837 /* DS */
3838 RCAR_GP_PIN(4, 6),
3839};
3840
3841static const unsigned int sdhi2_ds_mux[] = {
3842 SD2_DS_MARK,
3843};
3844
3845/* - SDHI3 ------------------------------------------------------------------ */
50970e8c 3846static const unsigned int sdhi3_data_pins[] = {
c6435c31
MV
3847 /* D[0:7] */
3848 RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
3849 RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
3850 RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
3851 RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
3852};
3853
50970e8c 3854static const unsigned int sdhi3_data_mux[] = {
c6435c31
MV
3855 SD3_DAT0_MARK, SD3_DAT1_MARK,
3856 SD3_DAT2_MARK, SD3_DAT3_MARK,
3857 SD3_DAT4_MARK, SD3_DAT5_MARK,
3858 SD3_DAT6_MARK, SD3_DAT7_MARK,
3859};
3860
3861static const unsigned int sdhi3_ctrl_pins[] = {
3862 /* CLK, CMD */
3863 RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
3864};
3865
3866static const unsigned int sdhi3_ctrl_mux[] = {
3867 SD3_CLK_MARK, SD3_CMD_MARK,
3868};
3869
3870static const unsigned int sdhi3_cd_pins[] = {
3871 /* CD */
3872 RCAR_GP_PIN(4, 15),
3873};
3874
3875static const unsigned int sdhi3_cd_mux[] = {
3876 SD3_CD_MARK,
3877};
3878
3879static const unsigned int sdhi3_wp_pins[] = {
3880 /* WP */
3881 RCAR_GP_PIN(4, 16),
3882};
3883
3884static const unsigned int sdhi3_wp_mux[] = {
3885 SD3_WP_MARK,
3886};
3887
3888static const unsigned int sdhi3_ds_pins[] = {
3889 /* DS */
3890 RCAR_GP_PIN(4, 17),
3891};
3892
3893static const unsigned int sdhi3_ds_mux[] = {
3894 SD3_DS_MARK,
3895};
3896
d020179c 3897#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
3898/* - SSI -------------------------------------------------------------------- */
3899static const unsigned int ssi0_data_pins[] = {
3900 /* SDATA */
3901 RCAR_GP_PIN(6, 2),
3902};
3903static const unsigned int ssi0_data_mux[] = {
3904 SSI_SDATA0_MARK,
3905};
3906static const unsigned int ssi01239_ctrl_pins[] = {
3907 /* SCK, WS */
3908 RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
3909};
3910static const unsigned int ssi01239_ctrl_mux[] = {
3911 SSI_SCK01239_MARK, SSI_WS01239_MARK,
3912};
3913static const unsigned int ssi1_data_a_pins[] = {
3914 /* SDATA */
3915 RCAR_GP_PIN(6, 3),
3916};
3917static const unsigned int ssi1_data_a_mux[] = {
3918 SSI_SDATA1_A_MARK,
3919};
3920static const unsigned int ssi1_data_b_pins[] = {
3921 /* SDATA */
3922 RCAR_GP_PIN(5, 12),
3923};
3924static const unsigned int ssi1_data_b_mux[] = {
3925 SSI_SDATA1_B_MARK,
3926};
3927static const unsigned int ssi1_ctrl_a_pins[] = {
3928 /* SCK, WS */
3929 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
3930};
3931static const unsigned int ssi1_ctrl_a_mux[] = {
3932 SSI_SCK1_A_MARK, SSI_WS1_A_MARK,
3933};
3934static const unsigned int ssi1_ctrl_b_pins[] = {
3935 /* SCK, WS */
3936 RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 21),
3937};
3938static const unsigned int ssi1_ctrl_b_mux[] = {
3939 SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
3940};
3941static const unsigned int ssi2_data_a_pins[] = {
3942 /* SDATA */
3943 RCAR_GP_PIN(6, 4),
3944};
3945static const unsigned int ssi2_data_a_mux[] = {
3946 SSI_SDATA2_A_MARK,
3947};
3948static const unsigned int ssi2_data_b_pins[] = {
3949 /* SDATA */
3950 RCAR_GP_PIN(5, 13),
3951};
3952static const unsigned int ssi2_data_b_mux[] = {
3953 SSI_SDATA2_B_MARK,
3954};
3955static const unsigned int ssi2_ctrl_a_pins[] = {
3956 /* SCK, WS */
3957 RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 21),
3958};
3959static const unsigned int ssi2_ctrl_a_mux[] = {
3960 SSI_SCK2_A_MARK, SSI_WS2_A_MARK,
3961};
3962static const unsigned int ssi2_ctrl_b_pins[] = {
3963 /* SCK, WS */
3964 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
3965};
3966static const unsigned int ssi2_ctrl_b_mux[] = {
3967 SSI_SCK2_B_MARK, SSI_WS2_B_MARK,
3968};
3969static const unsigned int ssi3_data_pins[] = {
3970 /* SDATA */
3971 RCAR_GP_PIN(6, 7),
3972};
3973static const unsigned int ssi3_data_mux[] = {
3974 SSI_SDATA3_MARK,
3975};
3976static const unsigned int ssi349_ctrl_pins[] = {
3977 /* SCK, WS */
3978 RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6),
3979};
3980static const unsigned int ssi349_ctrl_mux[] = {
3981 SSI_SCK349_MARK, SSI_WS349_MARK,
3982};
3983static const unsigned int ssi4_data_pins[] = {
3984 /* SDATA */
3985 RCAR_GP_PIN(6, 10),
3986};
3987static const unsigned int ssi4_data_mux[] = {
3988 SSI_SDATA4_MARK,
3989};
3990static const unsigned int ssi4_ctrl_pins[] = {
3991 /* SCK, WS */
3992 RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
3993};
3994static const unsigned int ssi4_ctrl_mux[] = {
3995 SSI_SCK4_MARK, SSI_WS4_MARK,
3996};
3997static const unsigned int ssi5_data_pins[] = {
3998 /* SDATA */
3999 RCAR_GP_PIN(6, 13),
4000};
4001static const unsigned int ssi5_data_mux[] = {
4002 SSI_SDATA5_MARK,
4003};
4004static const unsigned int ssi5_ctrl_pins[] = {
4005 /* SCK, WS */
4006 RCAR_GP_PIN(6, 11), RCAR_GP_PIN(6, 12),
4007};
4008static const unsigned int ssi5_ctrl_mux[] = {
4009 SSI_SCK5_MARK, SSI_WS5_MARK,
4010};
4011static const unsigned int ssi6_data_pins[] = {
4012 /* SDATA */
4013 RCAR_GP_PIN(6, 16),
4014};
4015static const unsigned int ssi6_data_mux[] = {
4016 SSI_SDATA6_MARK,
4017};
4018static const unsigned int ssi6_ctrl_pins[] = {
4019 /* SCK, WS */
4020 RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
4021};
4022static const unsigned int ssi6_ctrl_mux[] = {
4023 SSI_SCK6_MARK, SSI_WS6_MARK,
4024};
4025static const unsigned int ssi7_data_pins[] = {
4026 /* SDATA */
4027 RCAR_GP_PIN(6, 19),
4028};
4029static const unsigned int ssi7_data_mux[] = {
4030 SSI_SDATA7_MARK,
4031};
4032static const unsigned int ssi78_ctrl_pins[] = {
4033 /* SCK, WS */
4034 RCAR_GP_PIN(6, 17), RCAR_GP_PIN(6, 18),
4035};
4036static const unsigned int ssi78_ctrl_mux[] = {
4037 SSI_SCK78_MARK, SSI_WS78_MARK,
4038};
4039static const unsigned int ssi8_data_pins[] = {
4040 /* SDATA */
4041 RCAR_GP_PIN(6, 20),
4042};
4043static const unsigned int ssi8_data_mux[] = {
4044 SSI_SDATA8_MARK,
4045};
4046static const unsigned int ssi9_data_a_pins[] = {
4047 /* SDATA */
4048 RCAR_GP_PIN(6, 21),
4049};
4050static const unsigned int ssi9_data_a_mux[] = {
4051 SSI_SDATA9_A_MARK,
4052};
4053static const unsigned int ssi9_data_b_pins[] = {
4054 /* SDATA */
4055 RCAR_GP_PIN(5, 14),
4056};
4057static const unsigned int ssi9_data_b_mux[] = {
4058 SSI_SDATA9_B_MARK,
4059};
4060static const unsigned int ssi9_ctrl_a_pins[] = {
4061 /* SCK, WS */
4062 RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
4063};
4064static const unsigned int ssi9_ctrl_a_mux[] = {
4065 SSI_SCK9_A_MARK, SSI_WS9_A_MARK,
4066};
4067static const unsigned int ssi9_ctrl_b_pins[] = {
4068 /* SCK, WS */
4069 RCAR_GP_PIN(6, 30), RCAR_GP_PIN(6, 31),
4070};
4071static const unsigned int ssi9_ctrl_b_mux[] = {
4072 SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
4073};
d020179c 4074#endif
c6435c31 4075
8719ca81
MV
4076/* - TMU -------------------------------------------------------------------- */
4077static const unsigned int tmu_tclk1_a_pins[] = {
4078 /* TCLK */
4079 RCAR_GP_PIN(6, 23),
4080};
4081
4082static const unsigned int tmu_tclk1_a_mux[] = {
4083 TCLK1_A_MARK,
4084};
4085
4086static const unsigned int tmu_tclk1_b_pins[] = {
4087 /* TCLK */
4088 RCAR_GP_PIN(5, 19),
4089};
4090
4091static const unsigned int tmu_tclk1_b_mux[] = {
4092 TCLK1_B_MARK,
4093};
4094
4095static const unsigned int tmu_tclk2_a_pins[] = {
4096 /* TCLK */
4097 RCAR_GP_PIN(6, 19),
4098};
4099
4100static const unsigned int tmu_tclk2_a_mux[] = {
4101 TCLK2_A_MARK,
4102};
4103
4104static const unsigned int tmu_tclk2_b_pins[] = {
4105 /* TCLK */
4106 RCAR_GP_PIN(6, 28),
4107};
4108
4109static const unsigned int tmu_tclk2_b_mux[] = {
4110 TCLK2_B_MARK,
4111};
c6435c31 4112
c5f37625
BD
4113/* - TPU ------------------------------------------------------------------- */
4114static const unsigned int tpu_to0_pins[] = {
4115 /* TPU0TO0 */
4116 RCAR_GP_PIN(6, 28),
4117};
4118static const unsigned int tpu_to0_mux[] = {
4119 TPU0TO0_MARK,
4120};
4121static const unsigned int tpu_to1_pins[] = {
4122 /* TPU0TO1 */
4123 RCAR_GP_PIN(6, 29),
4124};
4125static const unsigned int tpu_to1_mux[] = {
4126 TPU0TO1_MARK,
4127};
4128static const unsigned int tpu_to2_pins[] = {
4129 /* TPU0TO2 */
4130 RCAR_GP_PIN(6, 30),
4131};
4132static const unsigned int tpu_to2_mux[] = {
4133 TPU0TO2_MARK,
4134};
4135static const unsigned int tpu_to3_pins[] = {
4136 /* TPU0TO3 */
4137 RCAR_GP_PIN(6, 31),
4138};
4139static const unsigned int tpu_to3_mux[] = {
4140 TPU0TO3_MARK,
4141};
4142
c6435c31
MV
4143/* - USB0 ------------------------------------------------------------------- */
4144static const unsigned int usb0_pins[] = {
4145 /* PWEN, OVC */
4146 RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
4147};
4148
4149static const unsigned int usb0_mux[] = {
4150 USB0_PWEN_MARK, USB0_OVC_MARK,
4151};
4152
4153/* - USB1 ------------------------------------------------------------------- */
4154static const unsigned int usb1_pins[] = {
4155 /* PWEN, OVC */
4156 RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
4157};
4158
4159static const unsigned int usb1_mux[] = {
4160 USB1_PWEN_MARK, USB1_OVC_MARK,
4161};
4162
4163/* - USB30 ------------------------------------------------------------------ */
4164static const unsigned int usb30_pins[] = {
4165 /* PWEN, OVC */
4166 RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
4167};
4168
4169static const unsigned int usb30_mux[] = {
4170 USB30_PWEN_MARK, USB30_OVC_MARK,
4171};
4172
d020179c 4173#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4174/* - VIN4 ------------------------------------------------------------------- */
4175static const unsigned int vin4_data18_a_pins[] = {
4176 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
4177 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
4178 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
50970e8c
MV
4179 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4180 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4181 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4182 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4183 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4184 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4185};
4186
4187static const unsigned int vin4_data18_a_mux[] = {
4188 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
4189 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
4190 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
4191 VI4_DATA10_MARK, VI4_DATA11_MARK,
4192 VI4_DATA12_MARK, VI4_DATA13_MARK,
4193 VI4_DATA14_MARK, VI4_DATA15_MARK,
4194 VI4_DATA18_MARK, VI4_DATA19_MARK,
4195 VI4_DATA20_MARK, VI4_DATA21_MARK,
4196 VI4_DATA22_MARK, VI4_DATA23_MARK,
4197};
4198
4199static const unsigned int vin4_data_a_pins[] = {
4200 RCAR_GP_PIN(0, 8), RCAR_GP_PIN(0, 9),
4201 RCAR_GP_PIN(0, 10), RCAR_GP_PIN(0, 11),
4202 RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 13),
4203 RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 15),
4204 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
c6435c31
MV
4205 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4206 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4207 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
50970e8c 4208 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
c6435c31
MV
4209 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4210 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4211 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4212};
4213
50970e8c
MV
4214static const unsigned int vin4_data_a_mux[] = {
4215 VI4_DATA0_A_MARK, VI4_DATA1_A_MARK,
c6435c31
MV
4216 VI4_DATA2_A_MARK, VI4_DATA3_A_MARK,
4217 VI4_DATA4_A_MARK, VI4_DATA5_A_MARK,
4218 VI4_DATA6_A_MARK, VI4_DATA7_A_MARK,
50970e8c 4219 VI4_DATA8_MARK, VI4_DATA9_MARK,
c6435c31
MV
4220 VI4_DATA10_MARK, VI4_DATA11_MARK,
4221 VI4_DATA12_MARK, VI4_DATA13_MARK,
4222 VI4_DATA14_MARK, VI4_DATA15_MARK,
50970e8c 4223 VI4_DATA16_MARK, VI4_DATA17_MARK,
c6435c31
MV
4224 VI4_DATA18_MARK, VI4_DATA19_MARK,
4225 VI4_DATA20_MARK, VI4_DATA21_MARK,
4226 VI4_DATA22_MARK, VI4_DATA23_MARK,
4227};
4228
50970e8c
MV
4229static const unsigned int vin4_data18_b_pins[] = {
4230 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
4231 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
4232 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
4233 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4234 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4235 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
4236 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4237 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4238 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
c6435c31
MV
4239};
4240
50970e8c
MV
4241static const unsigned int vin4_data18_b_mux[] = {
4242 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
4243 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
4244 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
4245 VI4_DATA10_MARK, VI4_DATA11_MARK,
4246 VI4_DATA12_MARK, VI4_DATA13_MARK,
4247 VI4_DATA14_MARK, VI4_DATA15_MARK,
4248 VI4_DATA18_MARK, VI4_DATA19_MARK,
4249 VI4_DATA20_MARK, VI4_DATA21_MARK,
4250 VI4_DATA22_MARK, VI4_DATA23_MARK,
c6435c31
MV
4251};
4252
50970e8c
MV
4253static const unsigned int vin4_data_b_pins[] = {
4254 RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
c6435c31
MV
4255 RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
4256 RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
4257 RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
50970e8c 4258 RCAR_GP_PIN(1, 0), RCAR_GP_PIN(1, 1),
c6435c31
MV
4259 RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
4260 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4261 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
50970e8c 4262 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
c6435c31
MV
4263 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4264 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4265 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4266};
4267
50970e8c
MV
4268static const unsigned int vin4_data_b_mux[] = {
4269 VI4_DATA0_B_MARK, VI4_DATA1_B_MARK,
c6435c31
MV
4270 VI4_DATA2_B_MARK, VI4_DATA3_B_MARK,
4271 VI4_DATA4_B_MARK, VI4_DATA5_B_MARK,
4272 VI4_DATA6_B_MARK, VI4_DATA7_B_MARK,
50970e8c 4273 VI4_DATA8_MARK, VI4_DATA9_MARK,
c6435c31
MV
4274 VI4_DATA10_MARK, VI4_DATA11_MARK,
4275 VI4_DATA12_MARK, VI4_DATA13_MARK,
4276 VI4_DATA14_MARK, VI4_DATA15_MARK,
50970e8c 4277 VI4_DATA16_MARK, VI4_DATA17_MARK,
c6435c31
MV
4278 VI4_DATA18_MARK, VI4_DATA19_MARK,
4279 VI4_DATA20_MARK, VI4_DATA21_MARK,
4280 VI4_DATA22_MARK, VI4_DATA23_MARK,
4281};
4282
c6435c31
MV
4283static const unsigned int vin4_sync_pins[] = {
4284 /* VSYNC_N, HSYNC_N */
4285 RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
4286};
4287
4288static const unsigned int vin4_sync_mux[] = {
4289 VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
4290};
4291
4292static const unsigned int vin4_field_pins[] = {
4293 RCAR_GP_PIN(1, 16),
4294};
4295
4296static const unsigned int vin4_field_mux[] = {
4297 VI4_FIELD_MARK,
4298};
4299
4300static const unsigned int vin4_clkenb_pins[] = {
4301 RCAR_GP_PIN(1, 19),
4302};
4303
4304static const unsigned int vin4_clkenb_mux[] = {
4305 VI4_CLKENB_MARK,
4306};
4307
4308static const unsigned int vin4_clk_pins[] = {
4309 RCAR_GP_PIN(1, 27),
4310};
4311
4312static const unsigned int vin4_clk_mux[] = {
4313 VI4_CLK_MARK,
4314};
4315
4316/* - VIN5 ------------------------------------------------------------------- */
50970e8c
MV
4317static const unsigned int vin5_data_pins[] = {
4318 RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
4319 RCAR_GP_PIN(0, 2), RCAR_GP_PIN(0, 3),
4320 RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
4321 RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 7),
4322 RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 13),
4323 RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 15),
4324 RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
4325 RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
c6435c31
MV
4326};
4327
50970e8c
MV
4328static const unsigned int vin5_data_mux[] = {
4329 VI5_DATA0_MARK, VI5_DATA1_MARK,
4330 VI5_DATA2_MARK, VI5_DATA3_MARK,
4331 VI5_DATA4_MARK, VI5_DATA5_MARK,
4332 VI5_DATA6_MARK, VI5_DATA7_MARK,
4333 VI5_DATA8_MARK, VI5_DATA9_MARK,
4334 VI5_DATA10_MARK, VI5_DATA11_MARK,
4335 VI5_DATA12_MARK, VI5_DATA13_MARK,
4336 VI5_DATA14_MARK, VI5_DATA15_MARK,
c6435c31
MV
4337};
4338
4339static const unsigned int vin5_sync_pins[] = {
4340 /* VSYNC_N, HSYNC_N */
4341 RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 10),
4342};
4343
4344static const unsigned int vin5_sync_mux[] = {
4345 VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
4346};
4347
4348static const unsigned int vin5_field_pins[] = {
4349 RCAR_GP_PIN(1, 11),
4350};
4351
4352static const unsigned int vin5_field_mux[] = {
4353 VI5_FIELD_MARK,
4354};
4355
4356static const unsigned int vin5_clkenb_pins[] = {
4357 RCAR_GP_PIN(1, 20),
4358};
4359
4360static const unsigned int vin5_clkenb_mux[] = {
4361 VI5_CLKENB_MARK,
4362};
4363
4364static const unsigned int vin5_clk_pins[] = {
4365 RCAR_GP_PIN(1, 21),
4366};
4367
4368static const unsigned int vin5_clk_mux[] = {
4369 VI5_CLK_MARK,
4370};
d020179c 4371#endif
c6435c31 4372
c5f37625 4373static const struct {
50970e8c 4374 struct sh_pfc_pin_group common[326];
8b00761c 4375#ifdef CONFIG_PINCTRL_PFC_R8A77965
50970e8c 4376 struct sh_pfc_pin_group automotive[31];
8b00761c 4377#endif
c5f37625
BD
4378} pinmux_groups = {
4379 .common = {
d020179c 4380#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
4381 SH_PFC_PIN_GROUP(audio_clk_a_a),
4382 SH_PFC_PIN_GROUP(audio_clk_a_b),
4383 SH_PFC_PIN_GROUP(audio_clk_a_c),
4384 SH_PFC_PIN_GROUP(audio_clk_b_a),
4385 SH_PFC_PIN_GROUP(audio_clk_b_b),
4386 SH_PFC_PIN_GROUP(audio_clk_c_a),
4387 SH_PFC_PIN_GROUP(audio_clk_c_b),
4388 SH_PFC_PIN_GROUP(audio_clkout_a),
4389 SH_PFC_PIN_GROUP(audio_clkout_b),
4390 SH_PFC_PIN_GROUP(audio_clkout_c),
4391 SH_PFC_PIN_GROUP(audio_clkout_d),
4392 SH_PFC_PIN_GROUP(audio_clkout1_a),
4393 SH_PFC_PIN_GROUP(audio_clkout1_b),
4394 SH_PFC_PIN_GROUP(audio_clkout2_a),
4395 SH_PFC_PIN_GROUP(audio_clkout2_b),
4396 SH_PFC_PIN_GROUP(audio_clkout3_a),
4397 SH_PFC_PIN_GROUP(audio_clkout3_b),
d020179c 4398#endif
c5f37625
BD
4399 SH_PFC_PIN_GROUP(avb_link),
4400 SH_PFC_PIN_GROUP(avb_magic),
4401 SH_PFC_PIN_GROUP(avb_phy_int),
4402 SH_PFC_PIN_GROUP_ALIAS(avb_mdc, avb_mdio), /* Deprecated */
4403 SH_PFC_PIN_GROUP(avb_mdio),
4404 SH_PFC_PIN_GROUP(avb_mii),
4405 SH_PFC_PIN_GROUP(avb_avtp_pps),
4406 SH_PFC_PIN_GROUP(avb_avtp_match_a),
4407 SH_PFC_PIN_GROUP(avb_avtp_capture_a),
4408 SH_PFC_PIN_GROUP(avb_avtp_match_b),
4409 SH_PFC_PIN_GROUP(avb_avtp_capture_b),
d020179c 4410#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
4411 SH_PFC_PIN_GROUP(can0_data_a),
4412 SH_PFC_PIN_GROUP(can0_data_b),
4413 SH_PFC_PIN_GROUP(can1_data),
4414 SH_PFC_PIN_GROUP(can_clk),
4415 SH_PFC_PIN_GROUP(canfd0_data_a),
4416 SH_PFC_PIN_GROUP(canfd0_data_b),
4417 SH_PFC_PIN_GROUP(canfd1_data),
4418 SH_PFC_PIN_GROUP(du_rgb666),
4419 SH_PFC_PIN_GROUP(du_rgb888),
4420 SH_PFC_PIN_GROUP(du_clk_out_0),
4421 SH_PFC_PIN_GROUP(du_clk_out_1),
4422 SH_PFC_PIN_GROUP(du_sync),
4423 SH_PFC_PIN_GROUP(du_oddf),
4424 SH_PFC_PIN_GROUP(du_cde),
4425 SH_PFC_PIN_GROUP(du_disp),
d020179c 4426#endif
c5f37625
BD
4427 SH_PFC_PIN_GROUP(hscif0_data),
4428 SH_PFC_PIN_GROUP(hscif0_clk),
4429 SH_PFC_PIN_GROUP(hscif0_ctrl),
4430 SH_PFC_PIN_GROUP(hscif1_data_a),
4431 SH_PFC_PIN_GROUP(hscif1_clk_a),
4432 SH_PFC_PIN_GROUP(hscif1_ctrl_a),
4433 SH_PFC_PIN_GROUP(hscif1_data_b),
4434 SH_PFC_PIN_GROUP(hscif1_clk_b),
4435 SH_PFC_PIN_GROUP(hscif1_ctrl_b),
4436 SH_PFC_PIN_GROUP(hscif2_data_a),
4437 SH_PFC_PIN_GROUP(hscif2_clk_a),
4438 SH_PFC_PIN_GROUP(hscif2_ctrl_a),
4439 SH_PFC_PIN_GROUP(hscif2_data_b),
4440 SH_PFC_PIN_GROUP(hscif2_clk_b),
4441 SH_PFC_PIN_GROUP(hscif2_ctrl_b),
4442 SH_PFC_PIN_GROUP(hscif2_data_c),
4443 SH_PFC_PIN_GROUP(hscif2_clk_c),
4444 SH_PFC_PIN_GROUP(hscif2_ctrl_c),
4445 SH_PFC_PIN_GROUP(hscif3_data_a),
4446 SH_PFC_PIN_GROUP(hscif3_clk),
4447 SH_PFC_PIN_GROUP(hscif3_ctrl),
4448 SH_PFC_PIN_GROUP(hscif3_data_b),
4449 SH_PFC_PIN_GROUP(hscif3_data_c),
4450 SH_PFC_PIN_GROUP(hscif3_data_d),
4451 SH_PFC_PIN_GROUP(hscif4_data_a),
4452 SH_PFC_PIN_GROUP(hscif4_clk),
4453 SH_PFC_PIN_GROUP(hscif4_ctrl),
4454 SH_PFC_PIN_GROUP(hscif4_data_b),
4455 SH_PFC_PIN_GROUP(i2c0),
4456 SH_PFC_PIN_GROUP(i2c1_a),
4457 SH_PFC_PIN_GROUP(i2c1_b),
4458 SH_PFC_PIN_GROUP(i2c2_a),
4459 SH_PFC_PIN_GROUP(i2c2_b),
4460 SH_PFC_PIN_GROUP(i2c3),
4461 SH_PFC_PIN_GROUP(i2c5),
4462 SH_PFC_PIN_GROUP(i2c6_a),
4463 SH_PFC_PIN_GROUP(i2c6_b),
4464 SH_PFC_PIN_GROUP(i2c6_c),
d020179c 4465#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
4466 SH_PFC_PIN_GROUP(intc_ex_irq0),
4467 SH_PFC_PIN_GROUP(intc_ex_irq1),
4468 SH_PFC_PIN_GROUP(intc_ex_irq2),
4469 SH_PFC_PIN_GROUP(intc_ex_irq3),
4470 SH_PFC_PIN_GROUP(intc_ex_irq4),
4471 SH_PFC_PIN_GROUP(intc_ex_irq5),
4472 SH_PFC_PIN_GROUP(msiof0_clk),
4473 SH_PFC_PIN_GROUP(msiof0_sync),
4474 SH_PFC_PIN_GROUP(msiof0_ss1),
4475 SH_PFC_PIN_GROUP(msiof0_ss2),
4476 SH_PFC_PIN_GROUP(msiof0_txd),
4477 SH_PFC_PIN_GROUP(msiof0_rxd),
4478 SH_PFC_PIN_GROUP(msiof1_clk_a),
4479 SH_PFC_PIN_GROUP(msiof1_sync_a),
4480 SH_PFC_PIN_GROUP(msiof1_ss1_a),
4481 SH_PFC_PIN_GROUP(msiof1_ss2_a),
4482 SH_PFC_PIN_GROUP(msiof1_txd_a),
4483 SH_PFC_PIN_GROUP(msiof1_rxd_a),
4484 SH_PFC_PIN_GROUP(msiof1_clk_b),
4485 SH_PFC_PIN_GROUP(msiof1_sync_b),
4486 SH_PFC_PIN_GROUP(msiof1_ss1_b),
4487 SH_PFC_PIN_GROUP(msiof1_ss2_b),
4488 SH_PFC_PIN_GROUP(msiof1_txd_b),
4489 SH_PFC_PIN_GROUP(msiof1_rxd_b),
4490 SH_PFC_PIN_GROUP(msiof1_clk_c),
4491 SH_PFC_PIN_GROUP(msiof1_sync_c),
4492 SH_PFC_PIN_GROUP(msiof1_ss1_c),
4493 SH_PFC_PIN_GROUP(msiof1_ss2_c),
4494 SH_PFC_PIN_GROUP(msiof1_txd_c),
4495 SH_PFC_PIN_GROUP(msiof1_rxd_c),
4496 SH_PFC_PIN_GROUP(msiof1_clk_d),
4497 SH_PFC_PIN_GROUP(msiof1_sync_d),
4498 SH_PFC_PIN_GROUP(msiof1_ss1_d),
4499 SH_PFC_PIN_GROUP(msiof1_ss2_d),
4500 SH_PFC_PIN_GROUP(msiof1_txd_d),
4501 SH_PFC_PIN_GROUP(msiof1_rxd_d),
4502 SH_PFC_PIN_GROUP(msiof1_clk_e),
4503 SH_PFC_PIN_GROUP(msiof1_sync_e),
4504 SH_PFC_PIN_GROUP(msiof1_ss1_e),
4505 SH_PFC_PIN_GROUP(msiof1_ss2_e),
4506 SH_PFC_PIN_GROUP(msiof1_txd_e),
4507 SH_PFC_PIN_GROUP(msiof1_rxd_e),
4508 SH_PFC_PIN_GROUP(msiof1_clk_f),
4509 SH_PFC_PIN_GROUP(msiof1_sync_f),
4510 SH_PFC_PIN_GROUP(msiof1_ss1_f),
4511 SH_PFC_PIN_GROUP(msiof1_ss2_f),
4512 SH_PFC_PIN_GROUP(msiof1_txd_f),
4513 SH_PFC_PIN_GROUP(msiof1_rxd_f),
4514 SH_PFC_PIN_GROUP(msiof1_clk_g),
4515 SH_PFC_PIN_GROUP(msiof1_sync_g),
4516 SH_PFC_PIN_GROUP(msiof1_ss1_g),
4517 SH_PFC_PIN_GROUP(msiof1_ss2_g),
4518 SH_PFC_PIN_GROUP(msiof1_txd_g),
4519 SH_PFC_PIN_GROUP(msiof1_rxd_g),
4520 SH_PFC_PIN_GROUP(msiof2_clk_a),
4521 SH_PFC_PIN_GROUP(msiof2_sync_a),
4522 SH_PFC_PIN_GROUP(msiof2_ss1_a),
4523 SH_PFC_PIN_GROUP(msiof2_ss2_a),
4524 SH_PFC_PIN_GROUP(msiof2_txd_a),
4525 SH_PFC_PIN_GROUP(msiof2_rxd_a),
4526 SH_PFC_PIN_GROUP(msiof2_clk_b),
4527 SH_PFC_PIN_GROUP(msiof2_sync_b),
4528 SH_PFC_PIN_GROUP(msiof2_ss1_b),
4529 SH_PFC_PIN_GROUP(msiof2_ss2_b),
4530 SH_PFC_PIN_GROUP(msiof2_txd_b),
4531 SH_PFC_PIN_GROUP(msiof2_rxd_b),
4532 SH_PFC_PIN_GROUP(msiof2_clk_c),
4533 SH_PFC_PIN_GROUP(msiof2_sync_c),
4534 SH_PFC_PIN_GROUP(msiof2_ss1_c),
4535 SH_PFC_PIN_GROUP(msiof2_ss2_c),
4536 SH_PFC_PIN_GROUP(msiof2_txd_c),
4537 SH_PFC_PIN_GROUP(msiof2_rxd_c),
4538 SH_PFC_PIN_GROUP(msiof2_clk_d),
4539 SH_PFC_PIN_GROUP(msiof2_sync_d),
4540 SH_PFC_PIN_GROUP(msiof2_ss1_d),
4541 SH_PFC_PIN_GROUP(msiof2_ss2_d),
4542 SH_PFC_PIN_GROUP(msiof2_txd_d),
4543 SH_PFC_PIN_GROUP(msiof2_rxd_d),
4544 SH_PFC_PIN_GROUP(msiof3_clk_a),
4545 SH_PFC_PIN_GROUP(msiof3_sync_a),
4546 SH_PFC_PIN_GROUP(msiof3_ss1_a),
4547 SH_PFC_PIN_GROUP(msiof3_ss2_a),
4548 SH_PFC_PIN_GROUP(msiof3_txd_a),
4549 SH_PFC_PIN_GROUP(msiof3_rxd_a),
4550 SH_PFC_PIN_GROUP(msiof3_clk_b),
4551 SH_PFC_PIN_GROUP(msiof3_sync_b),
4552 SH_PFC_PIN_GROUP(msiof3_ss1_b),
4553 SH_PFC_PIN_GROUP(msiof3_ss2_b),
4554 SH_PFC_PIN_GROUP(msiof3_txd_b),
4555 SH_PFC_PIN_GROUP(msiof3_rxd_b),
4556 SH_PFC_PIN_GROUP(msiof3_clk_c),
4557 SH_PFC_PIN_GROUP(msiof3_sync_c),
4558 SH_PFC_PIN_GROUP(msiof3_txd_c),
4559 SH_PFC_PIN_GROUP(msiof3_rxd_c),
4560 SH_PFC_PIN_GROUP(msiof3_clk_d),
4561 SH_PFC_PIN_GROUP(msiof3_sync_d),
4562 SH_PFC_PIN_GROUP(msiof3_ss1_d),
4563 SH_PFC_PIN_GROUP(msiof3_txd_d),
4564 SH_PFC_PIN_GROUP(msiof3_rxd_d),
4565 SH_PFC_PIN_GROUP(msiof3_clk_e),
4566 SH_PFC_PIN_GROUP(msiof3_sync_e),
4567 SH_PFC_PIN_GROUP(msiof3_ss1_e),
4568 SH_PFC_PIN_GROUP(msiof3_ss2_e),
4569 SH_PFC_PIN_GROUP(msiof3_txd_e),
4570 SH_PFC_PIN_GROUP(msiof3_rxd_e),
4571 SH_PFC_PIN_GROUP(pwm0),
4572 SH_PFC_PIN_GROUP(pwm1_a),
4573 SH_PFC_PIN_GROUP(pwm1_b),
4574 SH_PFC_PIN_GROUP(pwm2_a),
4575 SH_PFC_PIN_GROUP(pwm2_b),
4576 SH_PFC_PIN_GROUP(pwm3_a),
4577 SH_PFC_PIN_GROUP(pwm3_b),
4578 SH_PFC_PIN_GROUP(pwm4_a),
4579 SH_PFC_PIN_GROUP(pwm4_b),
4580 SH_PFC_PIN_GROUP(pwm5_a),
4581 SH_PFC_PIN_GROUP(pwm5_b),
4582 SH_PFC_PIN_GROUP(pwm6_a),
4583 SH_PFC_PIN_GROUP(pwm6_b),
d020179c 4584#endif
a2a14854 4585 SH_PFC_PIN_GROUP(qspi0_ctrl),
50970e8c
MV
4586 BUS_DATA_PIN_GROUP(qspi0_data, 2),
4587 BUS_DATA_PIN_GROUP(qspi0_data, 4),
a2a14854 4588 SH_PFC_PIN_GROUP(qspi1_ctrl),
50970e8c
MV
4589 BUS_DATA_PIN_GROUP(qspi1_data, 2),
4590 BUS_DATA_PIN_GROUP(qspi1_data, 4),
c5f37625
BD
4591 SH_PFC_PIN_GROUP(sata0_devslp_a),
4592 SH_PFC_PIN_GROUP(sata0_devslp_b),
4593 SH_PFC_PIN_GROUP(scif0_data),
4594 SH_PFC_PIN_GROUP(scif0_clk),
4595 SH_PFC_PIN_GROUP(scif0_ctrl),
4596 SH_PFC_PIN_GROUP(scif1_data_a),
4597 SH_PFC_PIN_GROUP(scif1_clk),
4598 SH_PFC_PIN_GROUP(scif1_ctrl),
4599 SH_PFC_PIN_GROUP(scif1_data_b),
4600 SH_PFC_PIN_GROUP(scif2_data_a),
4601 SH_PFC_PIN_GROUP(scif2_clk),
4602 SH_PFC_PIN_GROUP(scif2_data_b),
4603 SH_PFC_PIN_GROUP(scif3_data_a),
4604 SH_PFC_PIN_GROUP(scif3_clk),
4605 SH_PFC_PIN_GROUP(scif3_ctrl),
4606 SH_PFC_PIN_GROUP(scif3_data_b),
4607 SH_PFC_PIN_GROUP(scif4_data_a),
4608 SH_PFC_PIN_GROUP(scif4_clk_a),
4609 SH_PFC_PIN_GROUP(scif4_ctrl_a),
4610 SH_PFC_PIN_GROUP(scif4_data_b),
4611 SH_PFC_PIN_GROUP(scif4_clk_b),
4612 SH_PFC_PIN_GROUP(scif4_ctrl_b),
4613 SH_PFC_PIN_GROUP(scif4_data_c),
4614 SH_PFC_PIN_GROUP(scif4_clk_c),
4615 SH_PFC_PIN_GROUP(scif4_ctrl_c),
4616 SH_PFC_PIN_GROUP(scif5_data_a),
4617 SH_PFC_PIN_GROUP(scif5_clk_a),
4618 SH_PFC_PIN_GROUP(scif5_data_b),
4619 SH_PFC_PIN_GROUP(scif5_clk_b),
4620 SH_PFC_PIN_GROUP(scif_clk_a),
4621 SH_PFC_PIN_GROUP(scif_clk_b),
50970e8c
MV
4622 BUS_DATA_PIN_GROUP(sdhi0_data, 1),
4623 BUS_DATA_PIN_GROUP(sdhi0_data, 4),
c5f37625
BD
4624 SH_PFC_PIN_GROUP(sdhi0_ctrl),
4625 SH_PFC_PIN_GROUP(sdhi0_cd),
4626 SH_PFC_PIN_GROUP(sdhi0_wp),
50970e8c
MV
4627 BUS_DATA_PIN_GROUP(sdhi1_data, 1),
4628 BUS_DATA_PIN_GROUP(sdhi1_data, 4),
c5f37625
BD
4629 SH_PFC_PIN_GROUP(sdhi1_ctrl),
4630 SH_PFC_PIN_GROUP(sdhi1_cd),
4631 SH_PFC_PIN_GROUP(sdhi1_wp),
50970e8c
MV
4632 BUS_DATA_PIN_GROUP(sdhi2_data, 1),
4633 BUS_DATA_PIN_GROUP(sdhi2_data, 4),
4634 BUS_DATA_PIN_GROUP(sdhi2_data, 8),
c5f37625
BD
4635 SH_PFC_PIN_GROUP(sdhi2_ctrl),
4636 SH_PFC_PIN_GROUP(sdhi2_cd_a),
4637 SH_PFC_PIN_GROUP(sdhi2_wp_a),
4638 SH_PFC_PIN_GROUP(sdhi2_cd_b),
4639 SH_PFC_PIN_GROUP(sdhi2_wp_b),
4640 SH_PFC_PIN_GROUP(sdhi2_ds),
50970e8c
MV
4641 BUS_DATA_PIN_GROUP(sdhi3_data, 1),
4642 BUS_DATA_PIN_GROUP(sdhi3_data, 4),
4643 BUS_DATA_PIN_GROUP(sdhi3_data, 8),
c5f37625
BD
4644 SH_PFC_PIN_GROUP(sdhi3_ctrl),
4645 SH_PFC_PIN_GROUP(sdhi3_cd),
4646 SH_PFC_PIN_GROUP(sdhi3_wp),
4647 SH_PFC_PIN_GROUP(sdhi3_ds),
d020179c 4648#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
4649 SH_PFC_PIN_GROUP(ssi0_data),
4650 SH_PFC_PIN_GROUP(ssi01239_ctrl),
4651 SH_PFC_PIN_GROUP(ssi1_data_a),
4652 SH_PFC_PIN_GROUP(ssi1_data_b),
4653 SH_PFC_PIN_GROUP(ssi1_ctrl_a),
4654 SH_PFC_PIN_GROUP(ssi1_ctrl_b),
4655 SH_PFC_PIN_GROUP(ssi2_data_a),
4656 SH_PFC_PIN_GROUP(ssi2_data_b),
4657 SH_PFC_PIN_GROUP(ssi2_ctrl_a),
4658 SH_PFC_PIN_GROUP(ssi2_ctrl_b),
4659 SH_PFC_PIN_GROUP(ssi3_data),
4660 SH_PFC_PIN_GROUP(ssi349_ctrl),
4661 SH_PFC_PIN_GROUP(ssi4_data),
4662 SH_PFC_PIN_GROUP(ssi4_ctrl),
4663 SH_PFC_PIN_GROUP(ssi5_data),
4664 SH_PFC_PIN_GROUP(ssi5_ctrl),
4665 SH_PFC_PIN_GROUP(ssi6_data),
4666 SH_PFC_PIN_GROUP(ssi6_ctrl),
4667 SH_PFC_PIN_GROUP(ssi7_data),
4668 SH_PFC_PIN_GROUP(ssi78_ctrl),
4669 SH_PFC_PIN_GROUP(ssi8_data),
4670 SH_PFC_PIN_GROUP(ssi9_data_a),
4671 SH_PFC_PIN_GROUP(ssi9_data_b),
4672 SH_PFC_PIN_GROUP(ssi9_ctrl_a),
4673 SH_PFC_PIN_GROUP(ssi9_ctrl_b),
d020179c 4674#endif
c5f37625
BD
4675 SH_PFC_PIN_GROUP(tmu_tclk1_a),
4676 SH_PFC_PIN_GROUP(tmu_tclk1_b),
4677 SH_PFC_PIN_GROUP(tmu_tclk2_a),
4678 SH_PFC_PIN_GROUP(tmu_tclk2_b),
4679 SH_PFC_PIN_GROUP(tpu_to0),
4680 SH_PFC_PIN_GROUP(tpu_to1),
4681 SH_PFC_PIN_GROUP(tpu_to2),
4682 SH_PFC_PIN_GROUP(tpu_to3),
4683 SH_PFC_PIN_GROUP(usb0),
4684 SH_PFC_PIN_GROUP(usb1),
4685 SH_PFC_PIN_GROUP(usb30),
d020179c 4686#ifdef CONFIG_PINCTRL_PFC_FULL
50970e8c
MV
4687 BUS_DATA_PIN_GROUP(vin4_data, 8, _a),
4688 BUS_DATA_PIN_GROUP(vin4_data, 10, _a),
4689 BUS_DATA_PIN_GROUP(vin4_data, 12, _a),
4690 BUS_DATA_PIN_GROUP(vin4_data, 16, _a),
c5f37625 4691 SH_PFC_PIN_GROUP(vin4_data18_a),
50970e8c
MV
4692 BUS_DATA_PIN_GROUP(vin4_data, 20, _a),
4693 BUS_DATA_PIN_GROUP(vin4_data, 24, _a),
4694 BUS_DATA_PIN_GROUP(vin4_data, 8, _b),
4695 BUS_DATA_PIN_GROUP(vin4_data, 10, _b),
4696 BUS_DATA_PIN_GROUP(vin4_data, 12, _b),
4697 BUS_DATA_PIN_GROUP(vin4_data, 16, _b),
c5f37625 4698 SH_PFC_PIN_GROUP(vin4_data18_b),
50970e8c
MV
4699 BUS_DATA_PIN_GROUP(vin4_data, 20, _b),
4700 BUS_DATA_PIN_GROUP(vin4_data, 24, _b),
4701 SH_PFC_PIN_GROUP_SUBSET(vin4_g8, vin4_data_a, 8, 8),
c5f37625
BD
4702 SH_PFC_PIN_GROUP(vin4_sync),
4703 SH_PFC_PIN_GROUP(vin4_field),
4704 SH_PFC_PIN_GROUP(vin4_clkenb),
4705 SH_PFC_PIN_GROUP(vin4_clk),
50970e8c
MV
4706 BUS_DATA_PIN_GROUP(vin5_data, 8),
4707 BUS_DATA_PIN_GROUP(vin5_data, 10),
4708 BUS_DATA_PIN_GROUP(vin5_data, 12),
4709 BUS_DATA_PIN_GROUP(vin5_data, 16),
4710 SH_PFC_PIN_GROUP_SUBSET(vin5_high8, vin5_data, 8, 8),
c5f37625
BD
4711 SH_PFC_PIN_GROUP(vin5_sync),
4712 SH_PFC_PIN_GROUP(vin5_field),
4713 SH_PFC_PIN_GROUP(vin5_clkenb),
4714 SH_PFC_PIN_GROUP(vin5_clk),
d020179c 4715#endif
c5f37625 4716 },
8b00761c 4717#ifdef CONFIG_PINCTRL_PFC_R8A77965
c5f37625
BD
4718 .automotive = {
4719 SH_PFC_PIN_GROUP(drif0_ctrl_a),
4720 SH_PFC_PIN_GROUP(drif0_data0_a),
4721 SH_PFC_PIN_GROUP(drif0_data1_a),
4722 SH_PFC_PIN_GROUP(drif0_ctrl_b),
4723 SH_PFC_PIN_GROUP(drif0_data0_b),
4724 SH_PFC_PIN_GROUP(drif0_data1_b),
4725 SH_PFC_PIN_GROUP(drif0_ctrl_c),
4726 SH_PFC_PIN_GROUP(drif0_data0_c),
4727 SH_PFC_PIN_GROUP(drif0_data1_c),
4728 SH_PFC_PIN_GROUP(drif1_ctrl_a),
4729 SH_PFC_PIN_GROUP(drif1_data0_a),
4730 SH_PFC_PIN_GROUP(drif1_data1_a),
4731 SH_PFC_PIN_GROUP(drif1_ctrl_b),
4732 SH_PFC_PIN_GROUP(drif1_data0_b),
4733 SH_PFC_PIN_GROUP(drif1_data1_b),
4734 SH_PFC_PIN_GROUP(drif1_ctrl_c),
4735 SH_PFC_PIN_GROUP(drif1_data0_c),
4736 SH_PFC_PIN_GROUP(drif1_data1_c),
4737 SH_PFC_PIN_GROUP(drif2_ctrl_a),
4738 SH_PFC_PIN_GROUP(drif2_data0_a),
4739 SH_PFC_PIN_GROUP(drif2_data1_a),
4740 SH_PFC_PIN_GROUP(drif2_ctrl_b),
4741 SH_PFC_PIN_GROUP(drif2_data0_b),
4742 SH_PFC_PIN_GROUP(drif2_data1_b),
4743 SH_PFC_PIN_GROUP(drif3_ctrl_a),
4744 SH_PFC_PIN_GROUP(drif3_data0_a),
4745 SH_PFC_PIN_GROUP(drif3_data1_a),
4746 SH_PFC_PIN_GROUP(drif3_ctrl_b),
4747 SH_PFC_PIN_GROUP(drif3_data0_b),
4748 SH_PFC_PIN_GROUP(drif3_data1_b),
50970e8c 4749 SH_PFC_PIN_GROUP(mlb_3pin),
c5f37625 4750 }
8b00761c 4751#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
c6435c31
MV
4752};
4753
d020179c 4754#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4755static const char * const audio_clk_groups[] = {
4756 "audio_clk_a_a",
4757 "audio_clk_a_b",
4758 "audio_clk_a_c",
4759 "audio_clk_b_a",
4760 "audio_clk_b_b",
4761 "audio_clk_c_a",
4762 "audio_clk_c_b",
4763 "audio_clkout_a",
4764 "audio_clkout_b",
4765 "audio_clkout_c",
4766 "audio_clkout_d",
4767 "audio_clkout1_a",
4768 "audio_clkout1_b",
4769 "audio_clkout2_a",
4770 "audio_clkout2_b",
4771 "audio_clkout3_a",
4772 "audio_clkout3_b",
4773};
d020179c 4774#endif
c6435c31
MV
4775
4776static const char * const avb_groups[] = {
4777 "avb_link",
4778 "avb_magic",
4779 "avb_phy_int",
4780 "avb_mdc", /* Deprecated, please use "avb_mdio" instead */
4781 "avb_mdio",
4782 "avb_mii",
4783 "avb_avtp_pps",
4784 "avb_avtp_match_a",
4785 "avb_avtp_capture_a",
4786 "avb_avtp_match_b",
4787 "avb_avtp_capture_b",
4788};
4789
d020179c 4790#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4791static const char * const can0_groups[] = {
4792 "can0_data_a",
4793 "can0_data_b",
4794};
4795
4796static const char * const can1_groups[] = {
4797 "can1_data",
4798};
4799
4800static const char * const can_clk_groups[] = {
4801 "can_clk",
4802};
4803
4804static const char * const canfd0_groups[] = {
4805 "canfd0_data_a",
4806 "canfd0_data_b",
4807};
4808
4809static const char * const canfd1_groups[] = {
4810 "canfd1_data",
4811};
d020179c 4812#endif
c6435c31 4813
8b00761c 4814#ifdef CONFIG_PINCTRL_PFC_R8A77965
8719ca81
MV
4815static const char * const drif0_groups[] = {
4816 "drif0_ctrl_a",
4817 "drif0_data0_a",
4818 "drif0_data1_a",
4819 "drif0_ctrl_b",
4820 "drif0_data0_b",
4821 "drif0_data1_b",
4822 "drif0_ctrl_c",
4823 "drif0_data0_c",
4824 "drif0_data1_c",
4825};
4826
4827static const char * const drif1_groups[] = {
4828 "drif1_ctrl_a",
4829 "drif1_data0_a",
4830 "drif1_data1_a",
4831 "drif1_ctrl_b",
4832 "drif1_data0_b",
4833 "drif1_data1_b",
4834 "drif1_ctrl_c",
4835 "drif1_data0_c",
4836 "drif1_data1_c",
4837};
4838
4839static const char * const drif2_groups[] = {
4840 "drif2_ctrl_a",
4841 "drif2_data0_a",
4842 "drif2_data1_a",
4843 "drif2_ctrl_b",
4844 "drif2_data0_b",
4845 "drif2_data1_b",
4846};
4847
4848static const char * const drif3_groups[] = {
4849 "drif3_ctrl_a",
4850 "drif3_data0_a",
4851 "drif3_data1_a",
4852 "drif3_ctrl_b",
4853 "drif3_data0_b",
4854 "drif3_data1_b",
4855};
8b00761c 4856#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
8719ca81 4857
d020179c 4858#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4859static const char * const du_groups[] = {
4860 "du_rgb666",
4861 "du_rgb888",
4862 "du_clk_out_0",
4863 "du_clk_out_1",
4864 "du_sync",
4865 "du_oddf",
4866 "du_cde",
4867 "du_disp",
4868};
d020179c 4869#endif
c6435c31
MV
4870
4871static const char * const hscif0_groups[] = {
4872 "hscif0_data",
4873 "hscif0_clk",
4874 "hscif0_ctrl",
4875};
4876
4877static const char * const hscif1_groups[] = {
4878 "hscif1_data_a",
4879 "hscif1_clk_a",
4880 "hscif1_ctrl_a",
4881 "hscif1_data_b",
4882 "hscif1_clk_b",
4883 "hscif1_ctrl_b",
4884};
4885
4886static const char * const hscif2_groups[] = {
4887 "hscif2_data_a",
4888 "hscif2_clk_a",
4889 "hscif2_ctrl_a",
4890 "hscif2_data_b",
4891 "hscif2_clk_b",
4892 "hscif2_ctrl_b",
4893 "hscif2_data_c",
4894 "hscif2_clk_c",
4895 "hscif2_ctrl_c",
4896};
4897
4898static const char * const hscif3_groups[] = {
4899 "hscif3_data_a",
4900 "hscif3_clk",
4901 "hscif3_ctrl",
4902 "hscif3_data_b",
4903 "hscif3_data_c",
4904 "hscif3_data_d",
4905};
4906
4907static const char * const hscif4_groups[] = {
4908 "hscif4_data_a",
4909 "hscif4_clk",
4910 "hscif4_ctrl",
4911 "hscif4_data_b",
4912};
4913
7f2e60f1
ER
4914static const char * const i2c0_groups[] = {
4915 "i2c0",
4916};
4917
c6435c31
MV
4918static const char * const i2c1_groups[] = {
4919 "i2c1_a",
4920 "i2c1_b",
4921};
4922
4923static const char * const i2c2_groups[] = {
4924 "i2c2_a",
4925 "i2c2_b",
4926};
4927
7f2e60f1
ER
4928static const char * const i2c3_groups[] = {
4929 "i2c3",
4930};
4931
4932static const char * const i2c5_groups[] = {
4933 "i2c5",
4934};
4935
c6435c31
MV
4936static const char * const i2c6_groups[] = {
4937 "i2c6_a",
4938 "i2c6_b",
4939 "i2c6_c",
4940};
4941
d020179c 4942#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4943static const char * const intc_ex_groups[] = {
4944 "intc_ex_irq0",
4945 "intc_ex_irq1",
4946 "intc_ex_irq2",
4947 "intc_ex_irq3",
4948 "intc_ex_irq4",
4949 "intc_ex_irq5",
4950};
d020179c 4951#endif
c6435c31 4952
50970e8c
MV
4953#ifdef CONFIG_PINCTRL_PFC_R8A77965
4954static const char * const mlb_3pin_groups[] = {
4955 "mlb_3pin",
4956};
4957#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
4958
d020179c 4959#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
4960static const char * const msiof0_groups[] = {
4961 "msiof0_clk",
4962 "msiof0_sync",
4963 "msiof0_ss1",
4964 "msiof0_ss2",
4965 "msiof0_txd",
4966 "msiof0_rxd",
4967};
4968
4969static const char * const msiof1_groups[] = {
4970 "msiof1_clk_a",
4971 "msiof1_sync_a",
4972 "msiof1_ss1_a",
4973 "msiof1_ss2_a",
4974 "msiof1_txd_a",
4975 "msiof1_rxd_a",
4976 "msiof1_clk_b",
4977 "msiof1_sync_b",
4978 "msiof1_ss1_b",
4979 "msiof1_ss2_b",
4980 "msiof1_txd_b",
4981 "msiof1_rxd_b",
4982 "msiof1_clk_c",
4983 "msiof1_sync_c",
4984 "msiof1_ss1_c",
4985 "msiof1_ss2_c",
4986 "msiof1_txd_c",
4987 "msiof1_rxd_c",
4988 "msiof1_clk_d",
4989 "msiof1_sync_d",
4990 "msiof1_ss1_d",
4991 "msiof1_ss2_d",
4992 "msiof1_txd_d",
4993 "msiof1_rxd_d",
4994 "msiof1_clk_e",
4995 "msiof1_sync_e",
4996 "msiof1_ss1_e",
4997 "msiof1_ss2_e",
4998 "msiof1_txd_e",
4999 "msiof1_rxd_e",
5000 "msiof1_clk_f",
5001 "msiof1_sync_f",
5002 "msiof1_ss1_f",
5003 "msiof1_ss2_f",
5004 "msiof1_txd_f",
5005 "msiof1_rxd_f",
5006 "msiof1_clk_g",
5007 "msiof1_sync_g",
5008 "msiof1_ss1_g",
5009 "msiof1_ss2_g",
5010 "msiof1_txd_g",
5011 "msiof1_rxd_g",
5012};
5013
5014static const char * const msiof2_groups[] = {
5015 "msiof2_clk_a",
5016 "msiof2_sync_a",
5017 "msiof2_ss1_a",
5018 "msiof2_ss2_a",
5019 "msiof2_txd_a",
5020 "msiof2_rxd_a",
5021 "msiof2_clk_b",
5022 "msiof2_sync_b",
5023 "msiof2_ss1_b",
5024 "msiof2_ss2_b",
5025 "msiof2_txd_b",
5026 "msiof2_rxd_b",
5027 "msiof2_clk_c",
5028 "msiof2_sync_c",
5029 "msiof2_ss1_c",
5030 "msiof2_ss2_c",
5031 "msiof2_txd_c",
5032 "msiof2_rxd_c",
5033 "msiof2_clk_d",
5034 "msiof2_sync_d",
5035 "msiof2_ss1_d",
5036 "msiof2_ss2_d",
5037 "msiof2_txd_d",
5038 "msiof2_rxd_d",
5039};
5040
5041static const char * const msiof3_groups[] = {
5042 "msiof3_clk_a",
5043 "msiof3_sync_a",
5044 "msiof3_ss1_a",
5045 "msiof3_ss2_a",
5046 "msiof3_txd_a",
5047 "msiof3_rxd_a",
5048 "msiof3_clk_b",
5049 "msiof3_sync_b",
5050 "msiof3_ss1_b",
5051 "msiof3_ss2_b",
5052 "msiof3_txd_b",
5053 "msiof3_rxd_b",
5054 "msiof3_clk_c",
5055 "msiof3_sync_c",
5056 "msiof3_txd_c",
5057 "msiof3_rxd_c",
5058 "msiof3_clk_d",
5059 "msiof3_sync_d",
5060 "msiof3_ss1_d",
5061 "msiof3_txd_d",
5062 "msiof3_rxd_d",
5063 "msiof3_clk_e",
5064 "msiof3_sync_e",
5065 "msiof3_ss1_e",
5066 "msiof3_ss2_e",
5067 "msiof3_txd_e",
5068 "msiof3_rxd_e",
5069};
5070
5071static const char * const pwm0_groups[] = {
5072 "pwm0",
5073};
5074
5075static const char * const pwm1_groups[] = {
5076 "pwm1_a",
5077 "pwm1_b",
5078};
5079
5080static const char * const pwm2_groups[] = {
5081 "pwm2_a",
5082 "pwm2_b",
5083};
5084
5085static const char * const pwm3_groups[] = {
5086 "pwm3_a",
5087 "pwm3_b",
5088};
5089
5090static const char * const pwm4_groups[] = {
5091 "pwm4_a",
5092 "pwm4_b",
5093};
5094
5095static const char * const pwm5_groups[] = {
5096 "pwm5_a",
5097 "pwm5_b",
5098};
5099
5100static const char * const pwm6_groups[] = {
5101 "pwm6_a",
5102 "pwm6_b",
5103};
d020179c 5104#endif
c6435c31 5105
a2a14854
MV
5106static const char * const qspi0_groups[] = {
5107 "qspi0_ctrl",
5108 "qspi0_data2",
5109 "qspi0_data4",
5110};
5111
5112static const char * const qspi1_groups[] = {
5113 "qspi1_ctrl",
5114 "qspi1_data2",
5115 "qspi1_data4",
5116};
5117
c6435c31
MV
5118static const char * const sata0_groups[] = {
5119 "sata0_devslp_a",
5120 "sata0_devslp_b",
5121};
5122
5123static const char * const scif0_groups[] = {
5124 "scif0_data",
5125 "scif0_clk",
5126 "scif0_ctrl",
5127};
5128
5129static const char * const scif1_groups[] = {
5130 "scif1_data_a",
5131 "scif1_clk",
5132 "scif1_ctrl",
5133 "scif1_data_b",
5134};
5135static const char * const scif2_groups[] = {
5136 "scif2_data_a",
5137 "scif2_clk",
5138 "scif2_data_b",
5139};
5140
5141static const char * const scif3_groups[] = {
5142 "scif3_data_a",
5143 "scif3_clk",
5144 "scif3_ctrl",
5145 "scif3_data_b",
5146};
5147
5148static const char * const scif4_groups[] = {
5149 "scif4_data_a",
5150 "scif4_clk_a",
5151 "scif4_ctrl_a",
5152 "scif4_data_b",
5153 "scif4_clk_b",
5154 "scif4_ctrl_b",
5155 "scif4_data_c",
5156 "scif4_clk_c",
5157 "scif4_ctrl_c",
5158};
5159
5160static const char * const scif5_groups[] = {
5161 "scif5_data_a",
5162 "scif5_clk_a",
5163 "scif5_data_b",
5164 "scif5_clk_b",
5165};
5166
5167static const char * const scif_clk_groups[] = {
5168 "scif_clk_a",
5169 "scif_clk_b",
5170};
5171
5172static const char * const sdhi0_groups[] = {
5173 "sdhi0_data1",
5174 "sdhi0_data4",
5175 "sdhi0_ctrl",
5176 "sdhi0_cd",
5177 "sdhi0_wp",
5178};
5179
5180static const char * const sdhi1_groups[] = {
5181 "sdhi1_data1",
5182 "sdhi1_data4",
5183 "sdhi1_ctrl",
5184 "sdhi1_cd",
5185 "sdhi1_wp",
5186};
5187
5188static const char * const sdhi2_groups[] = {
5189 "sdhi2_data1",
5190 "sdhi2_data4",
5191 "sdhi2_data8",
5192 "sdhi2_ctrl",
5193 "sdhi2_cd_a",
5194 "sdhi2_wp_a",
5195 "sdhi2_cd_b",
5196 "sdhi2_wp_b",
5197 "sdhi2_ds",
5198};
5199
5200static const char * const sdhi3_groups[] = {
5201 "sdhi3_data1",
5202 "sdhi3_data4",
5203 "sdhi3_data8",
5204 "sdhi3_ctrl",
5205 "sdhi3_cd",
5206 "sdhi3_wp",
5207 "sdhi3_ds",
5208};
5209
d020179c 5210#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
5211static const char * const ssi_groups[] = {
5212 "ssi0_data",
5213 "ssi01239_ctrl",
5214 "ssi1_data_a",
5215 "ssi1_data_b",
5216 "ssi1_ctrl_a",
5217 "ssi1_ctrl_b",
5218 "ssi2_data_a",
5219 "ssi2_data_b",
5220 "ssi2_ctrl_a",
5221 "ssi2_ctrl_b",
5222 "ssi3_data",
5223 "ssi349_ctrl",
5224 "ssi4_data",
5225 "ssi4_ctrl",
5226 "ssi5_data",
5227 "ssi5_ctrl",
5228 "ssi6_data",
5229 "ssi6_ctrl",
5230 "ssi7_data",
5231 "ssi78_ctrl",
5232 "ssi8_data",
5233 "ssi9_data_a",
5234 "ssi9_data_b",
5235 "ssi9_ctrl_a",
5236 "ssi9_ctrl_b",
5237};
d020179c 5238#endif
c6435c31 5239
8719ca81
MV
5240static const char * const tmu_groups[] = {
5241 "tmu_tclk1_a",
5242 "tmu_tclk1_b",
5243 "tmu_tclk2_a",
5244 "tmu_tclk2_b",
5245};
5246
c5f37625
BD
5247static const char * const tpu_groups[] = {
5248 "tpu_to0",
5249 "tpu_to1",
5250 "tpu_to2",
5251 "tpu_to3",
5252};
5253
c6435c31
MV
5254static const char * const usb0_groups[] = {
5255 "usb0",
5256};
5257
5258static const char * const usb1_groups[] = {
5259 "usb1",
5260};
5261
5262static const char * const usb30_groups[] = {
5263 "usb30",
5264};
5265
d020179c 5266#ifdef CONFIG_PINCTRL_PFC_FULL
c6435c31
MV
5267static const char * const vin4_groups[] = {
5268 "vin4_data8_a",
5269 "vin4_data10_a",
5270 "vin4_data12_a",
5271 "vin4_data16_a",
5272 "vin4_data18_a",
5273 "vin4_data20_a",
5274 "vin4_data24_a",
5275 "vin4_data8_b",
5276 "vin4_data10_b",
5277 "vin4_data12_b",
5278 "vin4_data16_b",
5279 "vin4_data18_b",
5280 "vin4_data20_b",
5281 "vin4_data24_b",
50970e8c 5282 "vin4_g8",
c6435c31
MV
5283 "vin4_sync",
5284 "vin4_field",
5285 "vin4_clkenb",
5286 "vin4_clk",
5287};
5288
5289static const char * const vin5_groups[] = {
5290 "vin5_data8",
5291 "vin5_data10",
5292 "vin5_data12",
5293 "vin5_data16",
50970e8c 5294 "vin5_high8",
c6435c31
MV
5295 "vin5_sync",
5296 "vin5_field",
5297 "vin5_clkenb",
5298 "vin5_clk",
5299};
d020179c 5300#endif
c6435c31 5301
c5f37625 5302static const struct {
a2a14854 5303 struct sh_pfc_function common[53];
8b00761c 5304#ifdef CONFIG_PINCTRL_PFC_R8A77965
50970e8c 5305 struct sh_pfc_function automotive[5];
8b00761c 5306#endif
c5f37625
BD
5307} pinmux_functions = {
5308 .common = {
d020179c 5309#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625 5310 SH_PFC_FUNCTION(audio_clk),
d020179c 5311#endif
c5f37625 5312 SH_PFC_FUNCTION(avb),
d020179c 5313#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
5314 SH_PFC_FUNCTION(can0),
5315 SH_PFC_FUNCTION(can1),
5316 SH_PFC_FUNCTION(can_clk),
5317 SH_PFC_FUNCTION(canfd0),
5318 SH_PFC_FUNCTION(canfd1),
5319 SH_PFC_FUNCTION(du),
d020179c 5320#endif
c5f37625
BD
5321 SH_PFC_FUNCTION(hscif0),
5322 SH_PFC_FUNCTION(hscif1),
5323 SH_PFC_FUNCTION(hscif2),
5324 SH_PFC_FUNCTION(hscif3),
5325 SH_PFC_FUNCTION(hscif4),
5326 SH_PFC_FUNCTION(i2c0),
5327 SH_PFC_FUNCTION(i2c1),
5328 SH_PFC_FUNCTION(i2c2),
5329 SH_PFC_FUNCTION(i2c3),
5330 SH_PFC_FUNCTION(i2c5),
5331 SH_PFC_FUNCTION(i2c6),
d020179c 5332#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
5333 SH_PFC_FUNCTION(intc_ex),
5334 SH_PFC_FUNCTION(msiof0),
5335 SH_PFC_FUNCTION(msiof1),
5336 SH_PFC_FUNCTION(msiof2),
5337 SH_PFC_FUNCTION(msiof3),
5338 SH_PFC_FUNCTION(pwm0),
5339 SH_PFC_FUNCTION(pwm1),
5340 SH_PFC_FUNCTION(pwm2),
5341 SH_PFC_FUNCTION(pwm3),
5342 SH_PFC_FUNCTION(pwm4),
5343 SH_PFC_FUNCTION(pwm5),
5344 SH_PFC_FUNCTION(pwm6),
d020179c 5345#endif
a2a14854
MV
5346 SH_PFC_FUNCTION(qspi0),
5347 SH_PFC_FUNCTION(qspi1),
c5f37625
BD
5348 SH_PFC_FUNCTION(sata0),
5349 SH_PFC_FUNCTION(scif0),
5350 SH_PFC_FUNCTION(scif1),
5351 SH_PFC_FUNCTION(scif2),
5352 SH_PFC_FUNCTION(scif3),
5353 SH_PFC_FUNCTION(scif4),
5354 SH_PFC_FUNCTION(scif5),
5355 SH_PFC_FUNCTION(scif_clk),
5356 SH_PFC_FUNCTION(sdhi0),
5357 SH_PFC_FUNCTION(sdhi1),
5358 SH_PFC_FUNCTION(sdhi2),
5359 SH_PFC_FUNCTION(sdhi3),
d020179c 5360#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625 5361 SH_PFC_FUNCTION(ssi),
d020179c 5362#endif
c5f37625
BD
5363 SH_PFC_FUNCTION(tmu),
5364 SH_PFC_FUNCTION(tpu),
5365 SH_PFC_FUNCTION(usb0),
5366 SH_PFC_FUNCTION(usb1),
5367 SH_PFC_FUNCTION(usb30),
d020179c 5368#ifdef CONFIG_PINCTRL_PFC_FULL
c5f37625
BD
5369 SH_PFC_FUNCTION(vin4),
5370 SH_PFC_FUNCTION(vin5),
d020179c 5371#endif
c5f37625 5372 },
8b00761c 5373#ifdef CONFIG_PINCTRL_PFC_R8A77965
c5f37625
BD
5374 .automotive = {
5375 SH_PFC_FUNCTION(drif0),
5376 SH_PFC_FUNCTION(drif1),
5377 SH_PFC_FUNCTION(drif2),
5378 SH_PFC_FUNCTION(drif3),
50970e8c 5379 SH_PFC_FUNCTION(mlb_3pin),
c5f37625 5380 }
8b00761c 5381#endif /* CONFIG_PINCTRL_PFC_R8A77965 */
c6435c31
MV
5382};
5383
5384static const struct pinmux_cfg_reg pinmux_config_regs[] = {
5385#define F_(x, y) FN_##y
5386#define FM(x) FN_##x
50970e8c
MV
5387 { PINMUX_CFG_REG_VAR("GPSR0", 0xe6060100, 32,
5388 GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
5389 1, 1, 1, 1, 1),
5390 GROUP(
5391 /* GP0_31_16 RESERVED */
c6435c31
MV
5392 GP_0_15_FN, GPSR0_15,
5393 GP_0_14_FN, GPSR0_14,
5394 GP_0_13_FN, GPSR0_13,
5395 GP_0_12_FN, GPSR0_12,
5396 GP_0_11_FN, GPSR0_11,
5397 GP_0_10_FN, GPSR0_10,
5398 GP_0_9_FN, GPSR0_9,
5399 GP_0_8_FN, GPSR0_8,
5400 GP_0_7_FN, GPSR0_7,
5401 GP_0_6_FN, GPSR0_6,
5402 GP_0_5_FN, GPSR0_5,
5403 GP_0_4_FN, GPSR0_4,
5404 GP_0_3_FN, GPSR0_3,
5405 GP_0_2_FN, GPSR0_2,
5406 GP_0_1_FN, GPSR0_1,
7f2e60f1 5407 GP_0_0_FN, GPSR0_0, ))
c6435c31 5408 },
7f2e60f1 5409 { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1, GROUP(
c6435c31
MV
5410 0, 0,
5411 0, 0,
5412 0, 0,
5413 GP_1_28_FN, GPSR1_28,
5414 GP_1_27_FN, GPSR1_27,
5415 GP_1_26_FN, GPSR1_26,
5416 GP_1_25_FN, GPSR1_25,
5417 GP_1_24_FN, GPSR1_24,
5418 GP_1_23_FN, GPSR1_23,
5419 GP_1_22_FN, GPSR1_22,
5420 GP_1_21_FN, GPSR1_21,
5421 GP_1_20_FN, GPSR1_20,
5422 GP_1_19_FN, GPSR1_19,
5423 GP_1_18_FN, GPSR1_18,
5424 GP_1_17_FN, GPSR1_17,
5425 GP_1_16_FN, GPSR1_16,
5426 GP_1_15_FN, GPSR1_15,
5427 GP_1_14_FN, GPSR1_14,
5428 GP_1_13_FN, GPSR1_13,
5429 GP_1_12_FN, GPSR1_12,
5430 GP_1_11_FN, GPSR1_11,
5431 GP_1_10_FN, GPSR1_10,
5432 GP_1_9_FN, GPSR1_9,
5433 GP_1_8_FN, GPSR1_8,
5434 GP_1_7_FN, GPSR1_7,
5435 GP_1_6_FN, GPSR1_6,
5436 GP_1_5_FN, GPSR1_5,
5437 GP_1_4_FN, GPSR1_4,
5438 GP_1_3_FN, GPSR1_3,
5439 GP_1_2_FN, GPSR1_2,
5440 GP_1_1_FN, GPSR1_1,
7f2e60f1 5441 GP_1_0_FN, GPSR1_0, ))
c6435c31 5442 },
50970e8c
MV
5443 { PINMUX_CFG_REG_VAR("GPSR2", 0xe6060108, 32,
5444 GROUP(-17, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
5445 1, 1, 1, 1),
5446 GROUP(
5447 /* GP2_31_15 RESERVED */
c6435c31
MV
5448 GP_2_14_FN, GPSR2_14,
5449 GP_2_13_FN, GPSR2_13,
5450 GP_2_12_FN, GPSR2_12,
5451 GP_2_11_FN, GPSR2_11,
5452 GP_2_10_FN, GPSR2_10,
5453 GP_2_9_FN, GPSR2_9,
5454 GP_2_8_FN, GPSR2_8,
5455 GP_2_7_FN, GPSR2_7,
5456 GP_2_6_FN, GPSR2_6,
5457 GP_2_5_FN, GPSR2_5,
5458 GP_2_4_FN, GPSR2_4,
5459 GP_2_3_FN, GPSR2_3,
5460 GP_2_2_FN, GPSR2_2,
5461 GP_2_1_FN, GPSR2_1,
7f2e60f1 5462 GP_2_0_FN, GPSR2_0, ))
c6435c31 5463 },
50970e8c
MV
5464 { PINMUX_CFG_REG_VAR("GPSR3", 0xe606010c, 32,
5465 GROUP(-16, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
5466 1, 1, 1, 1, 1),
5467 GROUP(
5468 /* GP3_31_16 RESERVED */
c6435c31
MV
5469 GP_3_15_FN, GPSR3_15,
5470 GP_3_14_FN, GPSR3_14,
5471 GP_3_13_FN, GPSR3_13,
5472 GP_3_12_FN, GPSR3_12,
5473 GP_3_11_FN, GPSR3_11,
5474 GP_3_10_FN, GPSR3_10,
5475 GP_3_9_FN, GPSR3_9,
5476 GP_3_8_FN, GPSR3_8,
5477 GP_3_7_FN, GPSR3_7,
5478 GP_3_6_FN, GPSR3_6,
5479 GP_3_5_FN, GPSR3_5,
5480 GP_3_4_FN, GPSR3_4,
5481 GP_3_3_FN, GPSR3_3,
5482 GP_3_2_FN, GPSR3_2,
5483 GP_3_1_FN, GPSR3_1,
7f2e60f1 5484 GP_3_0_FN, GPSR3_0, ))
c6435c31 5485 },
50970e8c
MV
5486 { PINMUX_CFG_REG_VAR("GPSR4", 0xe6060110, 32,
5487 GROUP(-14, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1,
5488 1, 1, 1, 1, 1, 1, 1),
5489 GROUP(
5490 /* GP4_31_18 RESERVED */
c6435c31
MV
5491 GP_4_17_FN, GPSR4_17,
5492 GP_4_16_FN, GPSR4_16,
5493 GP_4_15_FN, GPSR4_15,
5494 GP_4_14_FN, GPSR4_14,
5495 GP_4_13_FN, GPSR4_13,
5496 GP_4_12_FN, GPSR4_12,
5497 GP_4_11_FN, GPSR4_11,
5498 GP_4_10_FN, GPSR4_10,
5499 GP_4_9_FN, GPSR4_9,
5500 GP_4_8_FN, GPSR4_8,
5501 GP_4_7_FN, GPSR4_7,
5502 GP_4_6_FN, GPSR4_6,
5503 GP_4_5_FN, GPSR4_5,
5504 GP_4_4_FN, GPSR4_4,
5505 GP_4_3_FN, GPSR4_3,
5506 GP_4_2_FN, GPSR4_2,
5507 GP_4_1_FN, GPSR4_1,
7f2e60f1 5508 GP_4_0_FN, GPSR4_0, ))
c6435c31 5509 },
7f2e60f1 5510 { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1, GROUP(
c6435c31
MV
5511 0, 0,
5512 0, 0,
5513 0, 0,
5514 0, 0,
5515 0, 0,
5516 0, 0,
5517 GP_5_25_FN, GPSR5_25,
5518 GP_5_24_FN, GPSR5_24,
5519 GP_5_23_FN, GPSR5_23,
5520 GP_5_22_FN, GPSR5_22,
5521 GP_5_21_FN, GPSR5_21,
5522 GP_5_20_FN, GPSR5_20,
5523 GP_5_19_FN, GPSR5_19,
5524 GP_5_18_FN, GPSR5_18,
5525 GP_5_17_FN, GPSR5_17,
5526 GP_5_16_FN, GPSR5_16,
5527 GP_5_15_FN, GPSR5_15,
5528 GP_5_14_FN, GPSR5_14,
5529 GP_5_13_FN, GPSR5_13,
5530 GP_5_12_FN, GPSR5_12,
5531 GP_5_11_FN, GPSR5_11,
5532 GP_5_10_FN, GPSR5_10,
5533 GP_5_9_FN, GPSR5_9,
5534 GP_5_8_FN, GPSR5_8,
5535 GP_5_7_FN, GPSR5_7,
5536 GP_5_6_FN, GPSR5_6,
5537 GP_5_5_FN, GPSR5_5,
5538 GP_5_4_FN, GPSR5_4,
5539 GP_5_3_FN, GPSR5_3,
5540 GP_5_2_FN, GPSR5_2,
5541 GP_5_1_FN, GPSR5_1,
7f2e60f1 5542 GP_5_0_FN, GPSR5_0, ))
c6435c31 5543 },
7f2e60f1 5544 { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1, GROUP(
c6435c31
MV
5545 GP_6_31_FN, GPSR6_31,
5546 GP_6_30_FN, GPSR6_30,
5547 GP_6_29_FN, GPSR6_29,
5548 GP_6_28_FN, GPSR6_28,
5549 GP_6_27_FN, GPSR6_27,
5550 GP_6_26_FN, GPSR6_26,
5551 GP_6_25_FN, GPSR6_25,
5552 GP_6_24_FN, GPSR6_24,
5553 GP_6_23_FN, GPSR6_23,
5554 GP_6_22_FN, GPSR6_22,
5555 GP_6_21_FN, GPSR6_21,
5556 GP_6_20_FN, GPSR6_20,
5557 GP_6_19_FN, GPSR6_19,
5558 GP_6_18_FN, GPSR6_18,
5559 GP_6_17_FN, GPSR6_17,
5560 GP_6_16_FN, GPSR6_16,
5561 GP_6_15_FN, GPSR6_15,
5562 GP_6_14_FN, GPSR6_14,
5563 GP_6_13_FN, GPSR6_13,
5564 GP_6_12_FN, GPSR6_12,
5565 GP_6_11_FN, GPSR6_11,
5566 GP_6_10_FN, GPSR6_10,
5567 GP_6_9_FN, GPSR6_9,
5568 GP_6_8_FN, GPSR6_8,
5569 GP_6_7_FN, GPSR6_7,
5570 GP_6_6_FN, GPSR6_6,
5571 GP_6_5_FN, GPSR6_5,
5572 GP_6_4_FN, GPSR6_4,
5573 GP_6_3_FN, GPSR6_3,
5574 GP_6_2_FN, GPSR6_2,
5575 GP_6_1_FN, GPSR6_1,
7f2e60f1 5576 GP_6_0_FN, GPSR6_0, ))
c6435c31 5577 },
50970e8c
MV
5578 { PINMUX_CFG_REG_VAR("GPSR7", 0xe606011c, 32,
5579 GROUP(-28, 1, 1, 1, 1),
5580 GROUP(
5581 /* GP7_31_4 RESERVED */
c6435c31
MV
5582 GP_7_3_FN, GPSR7_3,
5583 GP_7_2_FN, GPSR7_2,
5584 GP_7_1_FN, GPSR7_1,
7f2e60f1 5585 GP_7_0_FN, GPSR7_0, ))
c6435c31
MV
5586 },
5587#undef F_
5588#undef FM
5589
5590#define F_(x, y) x,
5591#define FM(x) FN_##x,
7f2e60f1 5592 { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4, GROUP(
c6435c31
MV
5593 IP0_31_28
5594 IP0_27_24
5595 IP0_23_20
5596 IP0_19_16
5597 IP0_15_12
5598 IP0_11_8
5599 IP0_7_4
7f2e60f1 5600 IP0_3_0 ))
c6435c31 5601 },
7f2e60f1 5602 { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4, GROUP(
c6435c31
MV
5603 IP1_31_28
5604 IP1_27_24
5605 IP1_23_20
5606 IP1_19_16
5607 IP1_15_12
5608 IP1_11_8
5609 IP1_7_4
7f2e60f1 5610 IP1_3_0 ))
c6435c31 5611 },
7f2e60f1 5612 { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4, GROUP(
c6435c31
MV
5613 IP2_31_28
5614 IP2_27_24
5615 IP2_23_20
5616 IP2_19_16
5617 IP2_15_12
5618 IP2_11_8
5619 IP2_7_4
7f2e60f1 5620 IP2_3_0 ))
c6435c31 5621 },
7f2e60f1 5622 { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4, GROUP(
c6435c31
MV
5623 IP3_31_28
5624 IP3_27_24
5625 IP3_23_20
5626 IP3_19_16
5627 IP3_15_12
5628 IP3_11_8
5629 IP3_7_4
7f2e60f1 5630 IP3_3_0 ))
c6435c31 5631 },
7f2e60f1 5632 { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4, GROUP(
c6435c31
MV
5633 IP4_31_28
5634 IP4_27_24
5635 IP4_23_20
5636 IP4_19_16
5637 IP4_15_12
5638 IP4_11_8
5639 IP4_7_4
7f2e60f1 5640 IP4_3_0 ))
c6435c31 5641 },
7f2e60f1 5642 { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4, GROUP(
c6435c31
MV
5643 IP5_31_28
5644 IP5_27_24
5645 IP5_23_20
5646 IP5_19_16
5647 IP5_15_12
5648 IP5_11_8
5649 IP5_7_4
7f2e60f1 5650 IP5_3_0 ))
c6435c31 5651 },
7f2e60f1 5652 { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4, GROUP(
c6435c31
MV
5653 IP6_31_28
5654 IP6_27_24
5655 IP6_23_20
5656 IP6_19_16
5657 IP6_15_12
5658 IP6_11_8
5659 IP6_7_4
7f2e60f1 5660 IP6_3_0 ))
c6435c31 5661 },
50970e8c
MV
5662 { PINMUX_CFG_REG_VAR("IPSR7", 0xe606021c, 32,
5663 GROUP(4, 4, 4, 4, -4, 4, 4, 4),
5664 GROUP(
c6435c31
MV
5665 IP7_31_28
5666 IP7_27_24
5667 IP7_23_20
5668 IP7_19_16
50970e8c 5669 /* IP7_15_12 RESERVED */
c6435c31
MV
5670 IP7_11_8
5671 IP7_7_4
7f2e60f1 5672 IP7_3_0 ))
c6435c31 5673 },
7f2e60f1 5674 { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4, GROUP(
c6435c31
MV
5675 IP8_31_28
5676 IP8_27_24
5677 IP8_23_20
5678 IP8_19_16
5679 IP8_15_12
5680 IP8_11_8
5681 IP8_7_4
7f2e60f1 5682 IP8_3_0 ))
c6435c31 5683 },
7f2e60f1 5684 { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4, GROUP(
c6435c31
MV
5685 IP9_31_28
5686 IP9_27_24
5687 IP9_23_20
5688 IP9_19_16
5689 IP9_15_12
5690 IP9_11_8
5691 IP9_7_4
7f2e60f1 5692 IP9_3_0 ))
c6435c31 5693 },
7f2e60f1 5694 { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4, GROUP(
c6435c31
MV
5695 IP10_31_28
5696 IP10_27_24
5697 IP10_23_20
5698 IP10_19_16
5699 IP10_15_12
5700 IP10_11_8
5701 IP10_7_4
7f2e60f1 5702 IP10_3_0 ))
c6435c31 5703 },
7f2e60f1 5704 { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4, GROUP(
c6435c31
MV
5705 IP11_31_28
5706 IP11_27_24
5707 IP11_23_20
5708 IP11_19_16
5709 IP11_15_12
5710 IP11_11_8
5711 IP11_7_4
7f2e60f1 5712 IP11_3_0 ))
c6435c31 5713 },
7f2e60f1 5714 { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4, GROUP(
c6435c31
MV
5715 IP12_31_28
5716 IP12_27_24
5717 IP12_23_20
5718 IP12_19_16
5719 IP12_15_12
5720 IP12_11_8
5721 IP12_7_4
7f2e60f1 5722 IP12_3_0 ))
c6435c31 5723 },
7f2e60f1 5724 { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4, GROUP(
c6435c31
MV
5725 IP13_31_28
5726 IP13_27_24
5727 IP13_23_20
5728 IP13_19_16
5729 IP13_15_12
5730 IP13_11_8
5731 IP13_7_4
7f2e60f1 5732 IP13_3_0 ))
c6435c31 5733 },
7f2e60f1 5734 { PINMUX_CFG_REG("IPSR14", 0xe6060238, 32, 4, GROUP(
c6435c31
MV
5735 IP14_31_28
5736 IP14_27_24
5737 IP14_23_20
5738 IP14_19_16
5739 IP14_15_12
5740 IP14_11_8
5741 IP14_7_4
7f2e60f1 5742 IP14_3_0 ))
c6435c31 5743 },
7f2e60f1 5744 { PINMUX_CFG_REG("IPSR15", 0xe606023c, 32, 4, GROUP(
c6435c31
MV
5745 IP15_31_28
5746 IP15_27_24
5747 IP15_23_20
5748 IP15_19_16
5749 IP15_15_12
5750 IP15_11_8
5751 IP15_7_4
7f2e60f1 5752 IP15_3_0 ))
c6435c31 5753 },
7f2e60f1 5754 { PINMUX_CFG_REG("IPSR16", 0xe6060240, 32, 4, GROUP(
c6435c31
MV
5755 IP16_31_28
5756 IP16_27_24
5757 IP16_23_20
5758 IP16_19_16
5759 IP16_15_12
5760 IP16_11_8
5761 IP16_7_4
7f2e60f1 5762 IP16_3_0 ))
c6435c31 5763 },
7f2e60f1 5764 { PINMUX_CFG_REG("IPSR17", 0xe6060244, 32, 4, GROUP(
c6435c31
MV
5765 IP17_31_28
5766 IP17_27_24
5767 IP17_23_20
5768 IP17_19_16
5769 IP17_15_12
5770 IP17_11_8
5771 IP17_7_4
7f2e60f1 5772 IP17_3_0 ))
c6435c31 5773 },
50970e8c
MV
5774 { PINMUX_CFG_REG_VAR("IPSR18", 0xe6060248, 32,
5775 GROUP(-24, 4, 4),
5776 GROUP(
5777 /* IP18_31_8 RESERVED */
c6435c31 5778 IP18_7_4
7f2e60f1 5779 IP18_3_0 ))
c6435c31
MV
5780 },
5781#undef F_
5782#undef FM
5783
5784#define F_(x, y) x,
5785#define FM(x) FN_##x,
5786 { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
50970e8c
MV
5787 GROUP(3, 2, 3, 1, 1, 1, 1, 1, 2, 1, -1, 2,
5788 1, 1, 1, 2, 2, 1, 2, -3),
7f2e60f1 5789 GROUP(
c6435c31
MV
5790 MOD_SEL0_31_30_29
5791 MOD_SEL0_28_27
5792 MOD_SEL0_26_25_24
5793 MOD_SEL0_23
5794 MOD_SEL0_22
5795 MOD_SEL0_21
5796 MOD_SEL0_20
5797 MOD_SEL0_19
5798 MOD_SEL0_18_17
5799 MOD_SEL0_16
50970e8c 5800 /* RESERVED 15 */
c6435c31
MV
5801 MOD_SEL0_14_13
5802 MOD_SEL0_12
5803 MOD_SEL0_11
5804 MOD_SEL0_10
5805 MOD_SEL0_9_8
5806 MOD_SEL0_7_6
5807 MOD_SEL0_5
5808 MOD_SEL0_4_3
50970e8c 5809 /* RESERVED 2, 1, 0 */ ))
c6435c31
MV
5810 },
5811 { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
7f2e60f1 5812 GROUP(2, 3, 1, 2, 3, 1, 1, 2, 1, 2, 1, 1,
50970e8c 5813 1, 1, 1, -2, 1, 1, 1, 1, 1, 1, 1),
7f2e60f1 5814 GROUP(
c6435c31
MV
5815 MOD_SEL1_31_30
5816 MOD_SEL1_29_28_27
5817 MOD_SEL1_26
5818 MOD_SEL1_25_24
5819 MOD_SEL1_23_22_21
5820 MOD_SEL1_20
5821 MOD_SEL1_19
5822 MOD_SEL1_18_17
5823 MOD_SEL1_16
5824 MOD_SEL1_15_14
5825 MOD_SEL1_13
5826 MOD_SEL1_12
5827 MOD_SEL1_11
5828 MOD_SEL1_10
5829 MOD_SEL1_9
50970e8c 5830 /* RESERVED 8, 7 */
c6435c31
MV
5831 MOD_SEL1_6
5832 MOD_SEL1_5
5833 MOD_SEL1_4
5834 MOD_SEL1_3
5835 MOD_SEL1_2
5836 MOD_SEL1_1
7f2e60f1 5837 MOD_SEL1_0 ))
c6435c31
MV
5838 },
5839 { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xe6060508, 32,
7f2e60f1 5840 GROUP(1, 1, 1, 2, 1, 3, 1, 1, 1, 1, 1, 1,
50970e8c 5841 -16, 1),
7f2e60f1 5842 GROUP(
c6435c31
MV
5843 MOD_SEL2_31
5844 MOD_SEL2_30
5845 MOD_SEL2_29
5846 MOD_SEL2_28_27
5847 MOD_SEL2_26
5848 MOD_SEL2_25_24_23
5849 MOD_SEL2_22
5850 MOD_SEL2_21
5851 MOD_SEL2_20
5852 MOD_SEL2_19
5853 MOD_SEL2_18
5854 MOD_SEL2_17
50970e8c 5855 /* RESERVED 16-1 */
7f2e60f1 5856 MOD_SEL2_0 ))
c6435c31 5857 },
617850ac 5858 { /* sentinel */ }
c6435c31
MV
5859};
5860
5861static const struct pinmux_drive_reg pinmux_drive_regs[] = {
5862 { PINMUX_DRIVE_REG("DRVCTRL0", 0xe6060300) {
a2a14854
MV
5863 { PIN_QSPI0_SPCLK, 28, 2 }, /* QSPI0_SPCLK */
5864 { PIN_QSPI0_MOSI_IO0, 24, 2 }, /* QSPI0_MOSI_IO0 */
5865 { PIN_QSPI0_MISO_IO1, 20, 2 }, /* QSPI0_MISO_IO1 */
5866 { PIN_QSPI0_IO2, 16, 2 }, /* QSPI0_IO2 */
5867 { PIN_QSPI0_IO3, 12, 2 }, /* QSPI0_IO3 */
5868 { PIN_QSPI0_SSL, 8, 2 }, /* QSPI0_SSL */
5869 { PIN_QSPI1_SPCLK, 4, 2 }, /* QSPI1_SPCLK */
5870 { PIN_QSPI1_MOSI_IO0, 0, 2 }, /* QSPI1_MOSI_IO0 */
c6435c31
MV
5871 } },
5872 { PINMUX_DRIVE_REG("DRVCTRL1", 0xe6060304) {
a2a14854
MV
5873 { PIN_QSPI1_MISO_IO1, 28, 2 }, /* QSPI1_MISO_IO1 */
5874 { PIN_QSPI1_IO2, 24, 2 }, /* QSPI1_IO2 */
5875 { PIN_QSPI1_IO3, 20, 2 }, /* QSPI1_IO3 */
5876 { PIN_QSPI1_SSL, 16, 2 }, /* QSPI1_SSL */
5877 { PIN_RPC_INT_N, 12, 2 }, /* RPC_INT# */
5878 { PIN_RPC_WP_N, 8, 2 }, /* RPC_WP# */
5879 { PIN_RPC_RESET_N, 4, 2 }, /* RPC_RESET# */
5880 { PIN_AVB_RX_CTL, 0, 3 }, /* AVB_RX_CTL */
c6435c31
MV
5881 } },
5882 { PINMUX_DRIVE_REG("DRVCTRL2", 0xe6060308) {
a2a14854
MV
5883 { PIN_AVB_RXC, 28, 3 }, /* AVB_RXC */
5884 { PIN_AVB_RD0, 24, 3 }, /* AVB_RD0 */
5885 { PIN_AVB_RD1, 20, 3 }, /* AVB_RD1 */
5886 { PIN_AVB_RD2, 16, 3 }, /* AVB_RD2 */
5887 { PIN_AVB_RD3, 12, 3 }, /* AVB_RD3 */
5888 { PIN_AVB_TX_CTL, 8, 3 }, /* AVB_TX_CTL */
5889 { PIN_AVB_TXC, 4, 3 }, /* AVB_TXC */
5890 { PIN_AVB_TD0, 0, 3 }, /* AVB_TD0 */
c6435c31
MV
5891 } },
5892 { PINMUX_DRIVE_REG("DRVCTRL3", 0xe606030c) {
a2a14854
MV
5893 { PIN_AVB_TD1, 28, 3 }, /* AVB_TD1 */
5894 { PIN_AVB_TD2, 24, 3 }, /* AVB_TD2 */
5895 { PIN_AVB_TD3, 20, 3 }, /* AVB_TD3 */
5896 { PIN_AVB_TXCREFCLK, 16, 3 }, /* AVB_TXCREFCLK */
5897 { PIN_AVB_MDIO, 12, 3 }, /* AVB_MDIO */
5898 { RCAR_GP_PIN(2, 9), 8, 3 }, /* AVB_MDC */
5899 { RCAR_GP_PIN(2, 10), 4, 3 }, /* AVB_MAGIC */
5900 { RCAR_GP_PIN(2, 11), 0, 3 }, /* AVB_PHY_INT */
c6435c31
MV
5901 } },
5902 { PINMUX_DRIVE_REG("DRVCTRL4", 0xe6060310) {
5903 { RCAR_GP_PIN(2, 12), 28, 3 }, /* AVB_LINK */
5904 { RCAR_GP_PIN(2, 13), 24, 3 }, /* AVB_AVTP_MATCH */
5905 { RCAR_GP_PIN(2, 14), 20, 3 }, /* AVB_AVTP_CAPTURE */
5906 { RCAR_GP_PIN(2, 0), 16, 3 }, /* IRQ0 */
5907 { RCAR_GP_PIN(2, 1), 12, 3 }, /* IRQ1 */
5908 { RCAR_GP_PIN(2, 2), 8, 3 }, /* IRQ2 */
5909 { RCAR_GP_PIN(2, 3), 4, 3 }, /* IRQ3 */
5910 { RCAR_GP_PIN(2, 4), 0, 3 }, /* IRQ4 */
5911 } },
5912 { PINMUX_DRIVE_REG("DRVCTRL5", 0xe6060314) {
5913 { RCAR_GP_PIN(2, 5), 28, 3 }, /* IRQ5 */
5914 { RCAR_GP_PIN(2, 6), 24, 3 }, /* PWM0 */
5915 { RCAR_GP_PIN(2, 7), 20, 3 }, /* PWM1 */
5916 { RCAR_GP_PIN(2, 8), 16, 3 }, /* PWM2 */
5917 { RCAR_GP_PIN(1, 0), 12, 3 }, /* A0 */
5918 { RCAR_GP_PIN(1, 1), 8, 3 }, /* A1 */
5919 { RCAR_GP_PIN(1, 2), 4, 3 }, /* A2 */
5920 { RCAR_GP_PIN(1, 3), 0, 3 }, /* A3 */
5921 } },
5922 { PINMUX_DRIVE_REG("DRVCTRL6", 0xe6060318) {
5923 { RCAR_GP_PIN(1, 4), 28, 3 }, /* A4 */
5924 { RCAR_GP_PIN(1, 5), 24, 3 }, /* A5 */
5925 { RCAR_GP_PIN(1, 6), 20, 3 }, /* A6 */
5926 { RCAR_GP_PIN(1, 7), 16, 3 }, /* A7 */
5927 { RCAR_GP_PIN(1, 8), 12, 3 }, /* A8 */
5928 { RCAR_GP_PIN(1, 9), 8, 3 }, /* A9 */
5929 { RCAR_GP_PIN(1, 10), 4, 3 }, /* A10 */
5930 { RCAR_GP_PIN(1, 11), 0, 3 }, /* A11 */
5931 } },
5932 { PINMUX_DRIVE_REG("DRVCTRL7", 0xe606031c) {
5933 { RCAR_GP_PIN(1, 12), 28, 3 }, /* A12 */
5934 { RCAR_GP_PIN(1, 13), 24, 3 }, /* A13 */
5935 { RCAR_GP_PIN(1, 14), 20, 3 }, /* A14 */
5936 { RCAR_GP_PIN(1, 15), 16, 3 }, /* A15 */
5937 { RCAR_GP_PIN(1, 16), 12, 3 }, /* A16 */
5938 { RCAR_GP_PIN(1, 17), 8, 3 }, /* A17 */
5939 { RCAR_GP_PIN(1, 18), 4, 3 }, /* A18 */
5940 { RCAR_GP_PIN(1, 19), 0, 3 }, /* A19 */
5941 } },
5942 { PINMUX_DRIVE_REG("DRVCTRL8", 0xe6060320) {
5943 { RCAR_GP_PIN(1, 28), 28, 3 }, /* CLKOUT */
5944 { RCAR_GP_PIN(1, 20), 24, 3 }, /* CS0 */
5945 { RCAR_GP_PIN(1, 21), 20, 3 }, /* CS1_A26 */
5946 { RCAR_GP_PIN(1, 22), 16, 3 }, /* BS */
5947 { RCAR_GP_PIN(1, 23), 12, 3 }, /* RD */
5948 { RCAR_GP_PIN(1, 24), 8, 3 }, /* RD_WR */
5949 { RCAR_GP_PIN(1, 25), 4, 3 }, /* WE0 */
5950 { RCAR_GP_PIN(1, 26), 0, 3 }, /* WE1 */
5951 } },
5952 { PINMUX_DRIVE_REG("DRVCTRL9", 0xe6060324) {
5953 { RCAR_GP_PIN(1, 27), 28, 3 }, /* EX_WAIT0 */
a2a14854 5954 { PIN_PRESETOUT_N, 24, 3 }, /* PRESETOUT# */
c6435c31
MV
5955 { RCAR_GP_PIN(0, 0), 20, 3 }, /* D0 */
5956 { RCAR_GP_PIN(0, 1), 16, 3 }, /* D1 */
5957 { RCAR_GP_PIN(0, 2), 12, 3 }, /* D2 */
5958 { RCAR_GP_PIN(0, 3), 8, 3 }, /* D3 */
5959 { RCAR_GP_PIN(0, 4), 4, 3 }, /* D4 */
5960 { RCAR_GP_PIN(0, 5), 0, 3 }, /* D5 */
5961 } },
5962 { PINMUX_DRIVE_REG("DRVCTRL10", 0xe6060328) {
5963 { RCAR_GP_PIN(0, 6), 28, 3 }, /* D6 */
5964 { RCAR_GP_PIN(0, 7), 24, 3 }, /* D7 */
5965 { RCAR_GP_PIN(0, 8), 20, 3 }, /* D8 */
5966 { RCAR_GP_PIN(0, 9), 16, 3 }, /* D9 */
5967 { RCAR_GP_PIN(0, 10), 12, 3 }, /* D10 */
5968 { RCAR_GP_PIN(0, 11), 8, 3 }, /* D11 */
5969 { RCAR_GP_PIN(0, 12), 4, 3 }, /* D12 */
5970 { RCAR_GP_PIN(0, 13), 0, 3 }, /* D13 */
5971 } },
5972 { PINMUX_DRIVE_REG("DRVCTRL11", 0xe606032c) {
a2a14854
MV
5973 { RCAR_GP_PIN(0, 14), 28, 3 }, /* D14 */
5974 { RCAR_GP_PIN(0, 15), 24, 3 }, /* D15 */
5975 { RCAR_GP_PIN(7, 0), 20, 3 }, /* AVS1 */
5976 { RCAR_GP_PIN(7, 1), 16, 3 }, /* AVS2 */
5977 { RCAR_GP_PIN(7, 2), 12, 3 }, /* GP7_02 */
5978 { RCAR_GP_PIN(7, 3), 8, 3 }, /* GP7_03 */
5979 { PIN_DU_DOTCLKIN0, 4, 2 }, /* DU_DOTCLKIN0 */
5980 { PIN_DU_DOTCLKIN1, 0, 2 }, /* DU_DOTCLKIN1 */
c6435c31
MV
5981 } },
5982 { PINMUX_DRIVE_REG("DRVCTRL12", 0xe6060330) {
a2a14854
MV
5983 { PIN_DU_DOTCLKIN3, 24, 2 }, /* DU_DOTCLKIN3 */
5984 { PIN_FSCLKST, 20, 2 }, /* FSCLKST */
5985 { PIN_TMS, 4, 2 }, /* TMS */
c6435c31
MV
5986 } },
5987 { PINMUX_DRIVE_REG("DRVCTRL13", 0xe6060334) {
a2a14854
MV
5988 { PIN_TDO, 28, 2 }, /* TDO */
5989 { PIN_ASEBRK, 24, 2 }, /* ASEBRK */
5990 { RCAR_GP_PIN(3, 0), 20, 3 }, /* SD0_CLK */
5991 { RCAR_GP_PIN(3, 1), 16, 3 }, /* SD0_CMD */
5992 { RCAR_GP_PIN(3, 2), 12, 3 }, /* SD0_DAT0 */
5993 { RCAR_GP_PIN(3, 3), 8, 3 }, /* SD0_DAT1 */
5994 { RCAR_GP_PIN(3, 4), 4, 3 }, /* SD0_DAT2 */
5995 { RCAR_GP_PIN(3, 5), 0, 3 }, /* SD0_DAT3 */
c6435c31
MV
5996 } },
5997 { PINMUX_DRIVE_REG("DRVCTRL14", 0xe6060338) {
5998 { RCAR_GP_PIN(3, 6), 28, 3 }, /* SD1_CLK */
5999 { RCAR_GP_PIN(3, 7), 24, 3 }, /* SD1_CMD */
6000 { RCAR_GP_PIN(3, 8), 20, 3 }, /* SD1_DAT0 */
6001 { RCAR_GP_PIN(3, 9), 16, 3 }, /* SD1_DAT1 */
6002 { RCAR_GP_PIN(3, 10), 12, 3 }, /* SD1_DAT2 */
6003 { RCAR_GP_PIN(3, 11), 8, 3 }, /* SD1_DAT3 */
6004 { RCAR_GP_PIN(4, 0), 4, 3 }, /* SD2_CLK */
6005 { RCAR_GP_PIN(4, 1), 0, 3 }, /* SD2_CMD */
6006 } },
6007 { PINMUX_DRIVE_REG("DRVCTRL15", 0xe606033c) {
6008 { RCAR_GP_PIN(4, 2), 28, 3 }, /* SD2_DAT0 */
6009 { RCAR_GP_PIN(4, 3), 24, 3 }, /* SD2_DAT1 */
6010 { RCAR_GP_PIN(4, 4), 20, 3 }, /* SD2_DAT2 */
6011 { RCAR_GP_PIN(4, 5), 16, 3 }, /* SD2_DAT3 */
6012 { RCAR_GP_PIN(4, 6), 12, 3 }, /* SD2_DS */
6013 { RCAR_GP_PIN(4, 7), 8, 3 }, /* SD3_CLK */
6014 { RCAR_GP_PIN(4, 8), 4, 3 }, /* SD3_CMD */
6015 { RCAR_GP_PIN(4, 9), 0, 3 }, /* SD3_DAT0 */
6016 } },
6017 { PINMUX_DRIVE_REG("DRVCTRL16", 0xe6060340) {
6018 { RCAR_GP_PIN(4, 10), 28, 3 }, /* SD3_DAT1 */
6019 { RCAR_GP_PIN(4, 11), 24, 3 }, /* SD3_DAT2 */
6020 { RCAR_GP_PIN(4, 12), 20, 3 }, /* SD3_DAT3 */
6021 { RCAR_GP_PIN(4, 13), 16, 3 }, /* SD3_DAT4 */
6022 { RCAR_GP_PIN(4, 14), 12, 3 }, /* SD3_DAT5 */
6023 { RCAR_GP_PIN(4, 15), 8, 3 }, /* SD3_DAT6 */
6024 { RCAR_GP_PIN(4, 16), 4, 3 }, /* SD3_DAT7 */
6025 { RCAR_GP_PIN(4, 17), 0, 3 }, /* SD3_DS */
6026 } },
6027 { PINMUX_DRIVE_REG("DRVCTRL17", 0xe6060344) {
6028 { RCAR_GP_PIN(3, 12), 28, 3 }, /* SD0_CD */
6029 { RCAR_GP_PIN(3, 13), 24, 3 }, /* SD0_WP */
6030 { RCAR_GP_PIN(3, 14), 20, 3 }, /* SD1_CD */
6031 { RCAR_GP_PIN(3, 15), 16, 3 }, /* SD1_WP */
6032 { RCAR_GP_PIN(5, 0), 12, 3 }, /* SCK0 */
6033 { RCAR_GP_PIN(5, 1), 8, 3 }, /* RX0 */
6034 { RCAR_GP_PIN(5, 2), 4, 3 }, /* TX0 */
6035 { RCAR_GP_PIN(5, 3), 0, 3 }, /* CTS0 */
6036 } },
6037 { PINMUX_DRIVE_REG("DRVCTRL18", 0xe6060348) {
6038 { RCAR_GP_PIN(5, 4), 28, 3 }, /* RTS0 */
6039 { RCAR_GP_PIN(5, 5), 24, 3 }, /* RX1 */
6040 { RCAR_GP_PIN(5, 6), 20, 3 }, /* TX1 */
6041 { RCAR_GP_PIN(5, 7), 16, 3 }, /* CTS1 */
6042 { RCAR_GP_PIN(5, 8), 12, 3 }, /* RTS1 */
6043 { RCAR_GP_PIN(5, 9), 8, 3 }, /* SCK2 */
6044 { RCAR_GP_PIN(5, 10), 4, 3 }, /* TX2 */
6045 { RCAR_GP_PIN(5, 11), 0, 3 }, /* RX2 */
6046 } },
6047 { PINMUX_DRIVE_REG("DRVCTRL19", 0xe606034c) {
6048 { RCAR_GP_PIN(5, 12), 28, 3 }, /* HSCK0 */
6049 { RCAR_GP_PIN(5, 13), 24, 3 }, /* HRX0 */
6050 { RCAR_GP_PIN(5, 14), 20, 3 }, /* HTX0 */
6051 { RCAR_GP_PIN(5, 15), 16, 3 }, /* HCTS0 */
6052 { RCAR_GP_PIN(5, 16), 12, 3 }, /* HRTS0 */
6053 { RCAR_GP_PIN(5, 17), 8, 3 }, /* MSIOF0_SCK */
6054 { RCAR_GP_PIN(5, 18), 4, 3 }, /* MSIOF0_SYNC */
6055 { RCAR_GP_PIN(5, 19), 0, 3 }, /* MSIOF0_SS1 */
6056 } },
6057 { PINMUX_DRIVE_REG("DRVCTRL20", 0xe6060350) {
6058 { RCAR_GP_PIN(5, 20), 28, 3 }, /* MSIOF0_TXD */
6059 { RCAR_GP_PIN(5, 21), 24, 3 }, /* MSIOF0_SS2 */
6060 { RCAR_GP_PIN(5, 22), 20, 3 }, /* MSIOF0_RXD */
6061 { RCAR_GP_PIN(5, 23), 16, 3 }, /* MLB_CLK */
6062 { RCAR_GP_PIN(5, 24), 12, 3 }, /* MLB_SIG */
6063 { RCAR_GP_PIN(5, 25), 8, 3 }, /* MLB_DAT */
a2a14854 6064 { PIN_MLB_REF, 4, 3 }, /* MLB_REF */
c6435c31
MV
6065 { RCAR_GP_PIN(6, 0), 0, 3 }, /* SSI_SCK01239 */
6066 } },
6067 { PINMUX_DRIVE_REG("DRVCTRL21", 0xe6060354) {
6068 { RCAR_GP_PIN(6, 1), 28, 3 }, /* SSI_WS01239 */
6069 { RCAR_GP_PIN(6, 2), 24, 3 }, /* SSI_SDATA0 */
6070 { RCAR_GP_PIN(6, 3), 20, 3 }, /* SSI_SDATA1 */
6071 { RCAR_GP_PIN(6, 4), 16, 3 }, /* SSI_SDATA2 */
6072 { RCAR_GP_PIN(6, 5), 12, 3 }, /* SSI_SCK349 */
6073 { RCAR_GP_PIN(6, 6), 8, 3 }, /* SSI_WS349 */
6074 { RCAR_GP_PIN(6, 7), 4, 3 }, /* SSI_SDATA3 */
6075 { RCAR_GP_PIN(6, 8), 0, 3 }, /* SSI_SCK4 */
6076 } },
6077 { PINMUX_DRIVE_REG("DRVCTRL22", 0xe6060358) {
6078 { RCAR_GP_PIN(6, 9), 28, 3 }, /* SSI_WS4 */
6079 { RCAR_GP_PIN(6, 10), 24, 3 }, /* SSI_SDATA4 */
6080 { RCAR_GP_PIN(6, 11), 20, 3 }, /* SSI_SCK5 */
6081 { RCAR_GP_PIN(6, 12), 16, 3 }, /* SSI_WS5 */
6082 { RCAR_GP_PIN(6, 13), 12, 3 }, /* SSI_SDATA5 */
6083 { RCAR_GP_PIN(6, 14), 8, 3 }, /* SSI_SCK6 */
6084 { RCAR_GP_PIN(6, 15), 4, 3 }, /* SSI_WS6 */
6085 { RCAR_GP_PIN(6, 16), 0, 3 }, /* SSI_SDATA6 */
6086 } },
6087 { PINMUX_DRIVE_REG("DRVCTRL23", 0xe606035c) {
6088 { RCAR_GP_PIN(6, 17), 28, 3 }, /* SSI_SCK78 */
6089 { RCAR_GP_PIN(6, 18), 24, 3 }, /* SSI_WS78 */
6090 { RCAR_GP_PIN(6, 19), 20, 3 }, /* SSI_SDATA7 */
6091 { RCAR_GP_PIN(6, 20), 16, 3 }, /* SSI_SDATA8 */
6092 { RCAR_GP_PIN(6, 21), 12, 3 }, /* SSI_SDATA9 */
6093 { RCAR_GP_PIN(6, 22), 8, 3 }, /* AUDIO_CLKA */
6094 { RCAR_GP_PIN(6, 23), 4, 3 }, /* AUDIO_CLKB */
6095 { RCAR_GP_PIN(6, 24), 0, 3 }, /* USB0_PWEN */
6096 } },
6097 { PINMUX_DRIVE_REG("DRVCTRL24", 0xe6060360) {
6098 { RCAR_GP_PIN(6, 25), 28, 3 }, /* USB0_OVC */
6099 { RCAR_GP_PIN(6, 26), 24, 3 }, /* USB1_PWEN */
6100 { RCAR_GP_PIN(6, 27), 20, 3 }, /* USB1_OVC */
6101 { RCAR_GP_PIN(6, 28), 16, 3 }, /* USB30_PWEN */
6102 { RCAR_GP_PIN(6, 29), 12, 3 }, /* USB30_OVC */
6103 { RCAR_GP_PIN(6, 30), 8, 3 }, /* GP6_30 */
6104 { RCAR_GP_PIN(6, 31), 4, 3 }, /* GP6_31 */
6105 } },
617850ac 6106 { /* sentinel */ }
c6435c31
MV
6107};
6108
6109enum ioctrl_regs {
6110 POCCTRL,
7f2e60f1 6111 TDSELCTRL,
c6435c31
MV
6112};
6113
6114static const struct pinmux_ioctrl_reg pinmux_ioctrl_regs[] = {
6115 [POCCTRL] = { 0xe6060380, },
7f2e60f1 6116 [TDSELCTRL] = { 0xe60603c0, },
617850ac 6117 { /* sentinel */ }
c6435c31
MV
6118};
6119
50970e8c 6120static int r8a77965_pin_to_pocctrl(unsigned int pin, u32 *pocctrl)
c6435c31
MV
6121{
6122 int bit = -EINVAL;
6123
6124 *pocctrl = pinmux_ioctrl_regs[POCCTRL].reg;
6125
6126 if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 11))
6127 bit = pin & 0x1f;
6128
6129 if (pin >= RCAR_GP_PIN(4, 0) && pin <= RCAR_GP_PIN(4, 17))
6130 bit = (pin & 0x1f) + 12;
6131
6132 return bit;
6133}
6134
6135static const struct pinmux_bias_reg pinmux_bias_regs[] = {
6136 { PINMUX_BIAS_REG("PUEN0", 0xe6060400, "PUD0", 0xe6060440) {
a2a14854
MV
6137 [ 0] = PIN_QSPI0_SPCLK, /* QSPI0_SPCLK */
6138 [ 1] = PIN_QSPI0_MOSI_IO0, /* QSPI0_MOSI_IO0 */
6139 [ 2] = PIN_QSPI0_MISO_IO1, /* QSPI0_MISO_IO1 */
6140 [ 3] = PIN_QSPI0_IO2, /* QSPI0_IO2 */
6141 [ 4] = PIN_QSPI0_IO3, /* QSPI0_IO3 */
6142 [ 5] = PIN_QSPI0_SSL, /* QSPI0_SSL */
6143 [ 6] = PIN_QSPI1_SPCLK, /* QSPI1_SPCLK */
6144 [ 7] = PIN_QSPI1_MOSI_IO0, /* QSPI1_MOSI_IO0 */
6145 [ 8] = PIN_QSPI1_MISO_IO1, /* QSPI1_MISO_IO1 */
6146 [ 9] = PIN_QSPI1_IO2, /* QSPI1_IO2 */
6147 [10] = PIN_QSPI1_IO3, /* QSPI1_IO3 */
6148 [11] = PIN_QSPI1_SSL, /* QSPI1_SSL */
6149 [12] = PIN_RPC_INT_N, /* RPC_INT# */
6150 [13] = PIN_RPC_WP_N, /* RPC_WP# */
6151 [14] = PIN_RPC_RESET_N, /* RPC_RESET# */
6152 [15] = PIN_AVB_RX_CTL, /* AVB_RX_CTL */
6153 [16] = PIN_AVB_RXC, /* AVB_RXC */
6154 [17] = PIN_AVB_RD0, /* AVB_RD0 */
6155 [18] = PIN_AVB_RD1, /* AVB_RD1 */
6156 [19] = PIN_AVB_RD2, /* AVB_RD2 */
6157 [20] = PIN_AVB_RD3, /* AVB_RD3 */
6158 [21] = PIN_AVB_TX_CTL, /* AVB_TX_CTL */
6159 [22] = PIN_AVB_TXC, /* AVB_TXC */
6160 [23] = PIN_AVB_TD0, /* AVB_TD0 */
6161 [24] = PIN_AVB_TD1, /* AVB_TD1 */
6162 [25] = PIN_AVB_TD2, /* AVB_TD2 */
6163 [26] = PIN_AVB_TD3, /* AVB_TD3 */
6164 [27] = PIN_AVB_TXCREFCLK, /* AVB_TXCREFCLK */
6165 [28] = PIN_AVB_MDIO, /* AVB_MDIO */
c6435c31
MV
6166 [29] = RCAR_GP_PIN(2, 9), /* AVB_MDC */
6167 [30] = RCAR_GP_PIN(2, 10), /* AVB_MAGIC */
6168 [31] = RCAR_GP_PIN(2, 11), /* AVB_PHY_INT */
6169 } },
6170 { PINMUX_BIAS_REG("PUEN1", 0xe6060404, "PUD1", 0xe6060444) {
6171 [ 0] = RCAR_GP_PIN(2, 12), /* AVB_LINK */
6172 [ 1] = RCAR_GP_PIN(2, 13), /* AVB_AVTP_MATCH_A */
6173 [ 2] = RCAR_GP_PIN(2, 14), /* AVB_AVTP_CAPTURE_A */
6174 [ 3] = RCAR_GP_PIN(2, 0), /* IRQ0 */
6175 [ 4] = RCAR_GP_PIN(2, 1), /* IRQ1 */
6176 [ 5] = RCAR_GP_PIN(2, 2), /* IRQ2 */
6177 [ 6] = RCAR_GP_PIN(2, 3), /* IRQ3 */
6178 [ 7] = RCAR_GP_PIN(2, 4), /* IRQ4 */
6179 [ 8] = RCAR_GP_PIN(2, 5), /* IRQ5 */
6180 [ 9] = RCAR_GP_PIN(2, 6), /* PWM0 */
6181 [10] = RCAR_GP_PIN(2, 7), /* PWM1_A */
6182 [11] = RCAR_GP_PIN(2, 8), /* PWM2_A */
6183 [12] = RCAR_GP_PIN(1, 0), /* A0 */
6184 [13] = RCAR_GP_PIN(1, 1), /* A1 */
6185 [14] = RCAR_GP_PIN(1, 2), /* A2 */
6186 [15] = RCAR_GP_PIN(1, 3), /* A3 */
6187 [16] = RCAR_GP_PIN(1, 4), /* A4 */
6188 [17] = RCAR_GP_PIN(1, 5), /* A5 */
6189 [18] = RCAR_GP_PIN(1, 6), /* A6 */
6190 [19] = RCAR_GP_PIN(1, 7), /* A7 */
6191 [20] = RCAR_GP_PIN(1, 8), /* A8 */
6192 [21] = RCAR_GP_PIN(1, 9), /* A9 */
6193 [22] = RCAR_GP_PIN(1, 10), /* A10 */
6194 [23] = RCAR_GP_PIN(1, 11), /* A11 */
6195 [24] = RCAR_GP_PIN(1, 12), /* A12 */
6196 [25] = RCAR_GP_PIN(1, 13), /* A13 */
6197 [26] = RCAR_GP_PIN(1, 14), /* A14 */
6198 [27] = RCAR_GP_PIN(1, 15), /* A15 */
6199 [28] = RCAR_GP_PIN(1, 16), /* A16 */
6200 [29] = RCAR_GP_PIN(1, 17), /* A17 */
6201 [30] = RCAR_GP_PIN(1, 18), /* A18 */
6202 [31] = RCAR_GP_PIN(1, 19), /* A19 */
6203 } },
6204 { PINMUX_BIAS_REG("PUEN2", 0xe6060408, "PUD2", 0xe6060448) {
6205 [ 0] = RCAR_GP_PIN(1, 28), /* CLKOUT */
6206 [ 1] = RCAR_GP_PIN(1, 20), /* CS0_N */
6207 [ 2] = RCAR_GP_PIN(1, 21), /* CS1_N */
6208 [ 3] = RCAR_GP_PIN(1, 22), /* BS_N */
6209 [ 4] = RCAR_GP_PIN(1, 23), /* RD_N */
6210 [ 5] = RCAR_GP_PIN(1, 24), /* RD_WR_N */
6211 [ 6] = RCAR_GP_PIN(1, 25), /* WE0_N */
6212 [ 7] = RCAR_GP_PIN(1, 26), /* WE1_N */
6213 [ 8] = RCAR_GP_PIN(1, 27), /* EX_WAIT0_A */
a2a14854 6214 [ 9] = PIN_PRESETOUT_N, /* PRESETOUT# */
c6435c31
MV
6215 [10] = RCAR_GP_PIN(0, 0), /* D0 */
6216 [11] = RCAR_GP_PIN(0, 1), /* D1 */
6217 [12] = RCAR_GP_PIN(0, 2), /* D2 */
6218 [13] = RCAR_GP_PIN(0, 3), /* D3 */
6219 [14] = RCAR_GP_PIN(0, 4), /* D4 */
6220 [15] = RCAR_GP_PIN(0, 5), /* D5 */
6221 [16] = RCAR_GP_PIN(0, 6), /* D6 */
6222 [17] = RCAR_GP_PIN(0, 7), /* D7 */
6223 [18] = RCAR_GP_PIN(0, 8), /* D8 */
6224 [19] = RCAR_GP_PIN(0, 9), /* D9 */
6225 [20] = RCAR_GP_PIN(0, 10), /* D10 */
6226 [21] = RCAR_GP_PIN(0, 11), /* D11 */
6227 [22] = RCAR_GP_PIN(0, 12), /* D12 */
6228 [23] = RCAR_GP_PIN(0, 13), /* D13 */
6229 [24] = RCAR_GP_PIN(0, 14), /* D14 */
6230 [25] = RCAR_GP_PIN(0, 15), /* D15 */
6231 [26] = RCAR_GP_PIN(7, 0), /* AVS1 */
6232 [27] = RCAR_GP_PIN(7, 1), /* AVS2 */
7f2e60f1 6233 [28] = RCAR_GP_PIN(7, 2), /* GP7_02 */
c6435c31 6234 [29] = RCAR_GP_PIN(7, 3), /* GP7_03 */
a2a14854
MV
6235 [30] = PIN_DU_DOTCLKIN0, /* DU_DOTCLKIN0 */
6236 [31] = PIN_DU_DOTCLKIN1, /* DU_DOTCLKIN1 */
c6435c31
MV
6237 } },
6238 { PINMUX_BIAS_REG("PUEN3", 0xe606040c, "PUD3", 0xe606044c) {
a2a14854
MV
6239 [ 0] = SH_PFC_PIN_NONE,
6240 [ 1] = PIN_DU_DOTCLKIN3, /* DU_DOTCLKIN3 */
6241 [ 2] = PIN_FSCLKST, /* FSCLKST */
6242 [ 3] = PIN_EXTALR, /* EXTALR*/
6243 [ 4] = PIN_TRST_N, /* TRST# */
6244 [ 5] = PIN_TCK, /* TCK */
6245 [ 6] = PIN_TMS, /* TMS */
6246 [ 7] = PIN_TDI, /* TDI */
6247 [ 8] = SH_PFC_PIN_NONE,
6248 [ 9] = PIN_ASEBRK, /* ASEBRK */
c6435c31
MV
6249 [10] = RCAR_GP_PIN(3, 0), /* SD0_CLK */
6250 [11] = RCAR_GP_PIN(3, 1), /* SD0_CMD */
6251 [12] = RCAR_GP_PIN(3, 2), /* SD0_DAT0 */
6252 [13] = RCAR_GP_PIN(3, 3), /* SD0_DAT1 */
6253 [14] = RCAR_GP_PIN(3, 4), /* SD0_DAT2 */
6254 [15] = RCAR_GP_PIN(3, 5), /* SD0_DAT3 */
6255 [16] = RCAR_GP_PIN(3, 6), /* SD1_CLK */
6256 [17] = RCAR_GP_PIN(3, 7), /* SD1_CMD */
6257 [18] = RCAR_GP_PIN(3, 8), /* SD1_DAT0 */
6258 [19] = RCAR_GP_PIN(3, 9), /* SD1_DAT1 */
6259 [20] = RCAR_GP_PIN(3, 10), /* SD1_DAT2 */
6260 [21] = RCAR_GP_PIN(3, 11), /* SD1_DAT3 */
6261 [22] = RCAR_GP_PIN(4, 0), /* SD2_CLK */
6262 [23] = RCAR_GP_PIN(4, 1), /* SD2_CMD */
6263 [24] = RCAR_GP_PIN(4, 2), /* SD2_DAT0 */
6264 [25] = RCAR_GP_PIN(4, 3), /* SD2_DAT1 */
6265 [26] = RCAR_GP_PIN(4, 4), /* SD2_DAT2 */
6266 [27] = RCAR_GP_PIN(4, 5), /* SD2_DAT3 */
6267 [28] = RCAR_GP_PIN(4, 6), /* SD2_DS */
6268 [29] = RCAR_GP_PIN(4, 7), /* SD3_CLK */
6269 [30] = RCAR_GP_PIN(4, 8), /* SD3_CMD */
6270 [31] = RCAR_GP_PIN(4, 9), /* SD3_DAT0 */
6271 } },
6272 { PINMUX_BIAS_REG("PUEN4", 0xe6060410, "PUD4", 0xe6060450) {
6273 [ 0] = RCAR_GP_PIN(4, 10), /* SD3_DAT1 */
6274 [ 1] = RCAR_GP_PIN(4, 11), /* SD3_DAT2 */
6275 [ 2] = RCAR_GP_PIN(4, 12), /* SD3_DAT3 */
6276 [ 3] = RCAR_GP_PIN(4, 13), /* SD3_DAT4 */
6277 [ 4] = RCAR_GP_PIN(4, 14), /* SD3_DAT5 */
6278 [ 5] = RCAR_GP_PIN(4, 15), /* SD3_DAT6 */
6279 [ 6] = RCAR_GP_PIN(4, 16), /* SD3_DAT7 */
6280 [ 7] = RCAR_GP_PIN(4, 17), /* SD3_DS */
6281 [ 8] = RCAR_GP_PIN(3, 12), /* SD0_CD */
6282 [ 9] = RCAR_GP_PIN(3, 13), /* SD0_WP */
6283 [10] = RCAR_GP_PIN(3, 14), /* SD1_CD */
6284 [11] = RCAR_GP_PIN(3, 15), /* SD1_WP */
6285 [12] = RCAR_GP_PIN(5, 0), /* SCK0 */
6286 [13] = RCAR_GP_PIN(5, 1), /* RX0 */
6287 [14] = RCAR_GP_PIN(5, 2), /* TX0 */
6288 [15] = RCAR_GP_PIN(5, 3), /* CTS0_N */
6289 [16] = RCAR_GP_PIN(5, 4), /* RTS0_N */
6290 [17] = RCAR_GP_PIN(5, 5), /* RX1_A */
6291 [18] = RCAR_GP_PIN(5, 6), /* TX1_A */
6292 [19] = RCAR_GP_PIN(5, 7), /* CTS1_N */
6293 [20] = RCAR_GP_PIN(5, 8), /* RTS1_N */
6294 [21] = RCAR_GP_PIN(5, 9), /* SCK2 */
6295 [22] = RCAR_GP_PIN(5, 10), /* TX2_A */
6296 [23] = RCAR_GP_PIN(5, 11), /* RX2_A */
6297 [24] = RCAR_GP_PIN(5, 12), /* HSCK0 */
6298 [25] = RCAR_GP_PIN(5, 13), /* HRX0 */
6299 [26] = RCAR_GP_PIN(5, 14), /* HTX0 */
6300 [27] = RCAR_GP_PIN(5, 15), /* HCTS0_N */
6301 [28] = RCAR_GP_PIN(5, 16), /* HRTS0_N */
6302 [29] = RCAR_GP_PIN(5, 17), /* MSIOF0_SCK */
6303 [30] = RCAR_GP_PIN(5, 18), /* MSIOF0_SYNC */
6304 [31] = RCAR_GP_PIN(5, 19), /* MSIOF0_SS1 */
6305 } },
6306 { PINMUX_BIAS_REG("PUEN5", 0xe6060414, "PUD5", 0xe6060454) {
6307 [ 0] = RCAR_GP_PIN(5, 20), /* MSIOF0_TXD */
6308 [ 1] = RCAR_GP_PIN(5, 21), /* MSIOF0_SS2 */
6309 [ 2] = RCAR_GP_PIN(5, 22), /* MSIOF0_RXD */
6310 [ 3] = RCAR_GP_PIN(5, 23), /* MLB_CLK */
6311 [ 4] = RCAR_GP_PIN(5, 24), /* MLB_SIG */
6312 [ 5] = RCAR_GP_PIN(5, 25), /* MLB_DAT */
a2a14854 6313 [ 6] = PIN_MLB_REF, /* MLB_REF */
c6435c31
MV
6314 [ 7] = RCAR_GP_PIN(6, 0), /* SSI_SCK01239 */
6315 [ 8] = RCAR_GP_PIN(6, 1), /* SSI_WS01239 */
6316 [ 9] = RCAR_GP_PIN(6, 2), /* SSI_SDATA0 */
6317 [10] = RCAR_GP_PIN(6, 3), /* SSI_SDATA1_A */
6318 [11] = RCAR_GP_PIN(6, 4), /* SSI_SDATA2_A */
6319 [12] = RCAR_GP_PIN(6, 5), /* SSI_SCK349 */
6320 [13] = RCAR_GP_PIN(6, 6), /* SSI_WS349 */
6321 [14] = RCAR_GP_PIN(6, 7), /* SSI_SDATA3 */
6322 [15] = RCAR_GP_PIN(6, 8), /* SSI_SCK4 */
6323 [16] = RCAR_GP_PIN(6, 9), /* SSI_WS4 */
6324 [17] = RCAR_GP_PIN(6, 10), /* SSI_SDATA4 */
6325 [18] = RCAR_GP_PIN(6, 11), /* SSI_SCK5 */
6326 [19] = RCAR_GP_PIN(6, 12), /* SSI_WS5 */
6327 [20] = RCAR_GP_PIN(6, 13), /* SSI_SDATA5 */
6328 [21] = RCAR_GP_PIN(6, 14), /* SSI_SCK6 */
6329 [22] = RCAR_GP_PIN(6, 15), /* SSI_WS6 */
6330 [23] = RCAR_GP_PIN(6, 16), /* SSI_SDATA6 */
6331 [24] = RCAR_GP_PIN(6, 17), /* SSI_SCK78 */
6332 [25] = RCAR_GP_PIN(6, 18), /* SSI_WS78 */
6333 [26] = RCAR_GP_PIN(6, 19), /* SSI_SDATA7 */
6334 [27] = RCAR_GP_PIN(6, 20), /* SSI_SDATA8 */
6335 [28] = RCAR_GP_PIN(6, 21), /* SSI_SDATA9_A */
6336 [29] = RCAR_GP_PIN(6, 22), /* AUDIO_CLKA_A */
6337 [30] = RCAR_GP_PIN(6, 23), /* AUDIO_CLKB_B */
6338 [31] = RCAR_GP_PIN(6, 24), /* USB0_PWEN */
6339 } },
6340 { PINMUX_BIAS_REG("PUEN6", 0xe6060418, "PUD6", 0xe6060458) {
6341 [ 0] = RCAR_GP_PIN(6, 25), /* USB0_OVC */
6342 [ 1] = RCAR_GP_PIN(6, 26), /* USB1_PWEN */
6343 [ 2] = RCAR_GP_PIN(6, 27), /* USB1_OVC */
6344 [ 3] = RCAR_GP_PIN(6, 28), /* USB30_PWEN */
6345 [ 4] = RCAR_GP_PIN(6, 29), /* USB30_OVC */
6346 [ 5] = RCAR_GP_PIN(6, 30), /* GP6_30 */
6347 [ 6] = RCAR_GP_PIN(6, 31), /* GP6_31 */
a2a14854
MV
6348 [ 7] = SH_PFC_PIN_NONE,
6349 [ 8] = SH_PFC_PIN_NONE,
6350 [ 9] = SH_PFC_PIN_NONE,
6351 [10] = SH_PFC_PIN_NONE,
6352 [11] = SH_PFC_PIN_NONE,
6353 [12] = SH_PFC_PIN_NONE,
6354 [13] = SH_PFC_PIN_NONE,
6355 [14] = SH_PFC_PIN_NONE,
6356 [15] = SH_PFC_PIN_NONE,
6357 [16] = SH_PFC_PIN_NONE,
6358 [17] = SH_PFC_PIN_NONE,
6359 [18] = SH_PFC_PIN_NONE,
6360 [19] = SH_PFC_PIN_NONE,
6361 [20] = SH_PFC_PIN_NONE,
6362 [21] = SH_PFC_PIN_NONE,
6363 [22] = SH_PFC_PIN_NONE,
6364 [23] = SH_PFC_PIN_NONE,
6365 [24] = SH_PFC_PIN_NONE,
6366 [25] = SH_PFC_PIN_NONE,
6367 [26] = SH_PFC_PIN_NONE,
6368 [27] = SH_PFC_PIN_NONE,
6369 [28] = SH_PFC_PIN_NONE,
6370 [29] = SH_PFC_PIN_NONE,
6371 [30] = SH_PFC_PIN_NONE,
6372 [31] = SH_PFC_PIN_NONE,
c6435c31 6373 } },
617850ac 6374 { /* sentinel */ }
c6435c31
MV
6375};
6376
50970e8c 6377static const struct sh_pfc_soc_operations r8a77965_pfc_ops = {
c6435c31 6378 .pin_to_pocctrl = r8a77965_pin_to_pocctrl,
50970e8c
MV
6379 .get_bias = rcar_pinmux_get_bias,
6380 .set_bias = rcar_pinmux_set_bias,
c6435c31
MV
6381};
6382
c5f37625
BD
6383#ifdef CONFIG_PINCTRL_PFC_R8A774B1
6384const struct sh_pfc_soc_info r8a774b1_pinmux_info = {
6385 .name = "r8a774b1_pfc",
50970e8c 6386 .ops = &r8a77965_pfc_ops,
c5f37625
BD
6387 .unlock_reg = 0xe6060000, /* PMMR */
6388
6389 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6390
6391 .pins = pinmux_pins,
6392 .nr_pins = ARRAY_SIZE(pinmux_pins),
6393 .groups = pinmux_groups.common,
6394 .nr_groups = ARRAY_SIZE(pinmux_groups.common),
6395 .functions = pinmux_functions.common,
6396 .nr_functions = ARRAY_SIZE(pinmux_functions.common),
6397
6398 .cfg_regs = pinmux_config_regs,
6399 .drive_regs = pinmux_drive_regs,
6400 .bias_regs = pinmux_bias_regs,
6401 .ioctrl_regs = pinmux_ioctrl_regs,
6402
6403 .pinmux_data = pinmux_data,
6404 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6405};
6406#endif
6407
6408#ifdef CONFIG_PINCTRL_PFC_R8A77965
c6435c31
MV
6409const struct sh_pfc_soc_info r8a77965_pinmux_info = {
6410 .name = "r8a77965_pfc",
50970e8c 6411 .ops = &r8a77965_pfc_ops,
c6435c31
MV
6412 .unlock_reg = 0xe6060000, /* PMMR */
6413
6414 .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
6415
6416 .pins = pinmux_pins,
6417 .nr_pins = ARRAY_SIZE(pinmux_pins),
c5f37625
BD
6418 .groups = pinmux_groups.common,
6419 .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
6420 ARRAY_SIZE(pinmux_groups.automotive),
6421 .functions = pinmux_functions.common,
6422 .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
6423 ARRAY_SIZE(pinmux_functions.automotive),
c6435c31
MV
6424
6425 .cfg_regs = pinmux_config_regs,
6426 .drive_regs = pinmux_drive_regs,
6427 .bias_regs = pinmux_bias_regs,
6428 .ioctrl_regs = pinmux_ioctrl_regs,
6429
6430 .pinmux_data = pinmux_data,
6431 .pinmux_data_size = ARRAY_SIZE(pinmux_data),
6432};
c5f37625 6433#endif
This page took 0.875138 seconds and 4 git commands to generate.