]> Git Repo - J-u-boot.git/blame - include/configs/sbc8349.h
85xx: Use common LSDMR defines from asm/fsl_lbc.h
[J-u-boot.git] / include / configs / sbc8349.h
CommitLineData
91e25769
PG
1/*
2 * WindRiver SBC8349 U-Boot configuration file.
3 * Copyright (c) 2006, 2007 Wind River Systems, Inc.
4 *
5 * Paul Gortmaker <[email protected]>
6 * Based on the MPC8349EMDS config.
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27/*
28 * sbc8349 board configuration file.
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
91e25769
PG
34/*
35 * High Level Configuration Options
36 */
37#define CONFIG_E300 1 /* E300 Family */
38#define CONFIG_MPC83XX 1 /* MPC83XX family */
39#define CONFIG_MPC834X 1 /* MPC834X family */
40#define CONFIG_MPC8349 1 /* MPC8349 specific */
41#define CONFIG_SBC8349 1 /* WRS SBC8349 board specific */
42
43#undef CONFIG_PCI
44/* Don't enable PCI2 on sbc834x - it doesn't exist physically. */
45#undef CONFIG_MPC83XX_PCI2 /* support for 2nd PCI controller */
46
47#define PCI_66M
48#ifdef PCI_66M
49#define CONFIG_83XX_CLKIN 66000000 /* in Hz */
50#else
51#define CONFIG_83XX_CLKIN 33000000 /* in Hz */
52#endif
53
54#ifndef CONFIG_SYS_CLK_FREQ
55#ifdef PCI_66M
56#define CONFIG_SYS_CLK_FREQ 66000000
57#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
58#else
59#define CONFIG_SYS_CLK_FREQ 33000000
60#define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
61#endif
62#endif
63
91e25769
PG
64#undef CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
65
6d0f6bcf 66#define CONFIG_SYS_IMMR 0xE0000000
91e25769 67
6d0f6bcf
JCPV
68#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
69#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
70#define CONFIG_SYS_MEMTEST_END 0x00100000
91e25769
PG
71
72/*
73 * DDR Setup
74 */
75#undef CONFIG_DDR_ECC /* only for ECC DDR module */
76#undef CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
77#define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
6d0f6bcf 78#define CONFIG_SYS_83XX_DDR_USES_CS0 /* WRS; Fsl board uses CS2/CS3 */
91e25769
PG
79
80/*
81 * 32-bit data path mode.
82 *
83 * Please note that using this mode for devices with the real density of 64-bit
84 * effectively reduces the amount of available memory due to the effect of
85 * wrapping around while translating address to row/columns, for example in the
86 * 256MB module the upper 128MB get aliased with contents of the lower
87 * 128MB); normally this define should be used for devices with real 32-bit
88 * data path.
89 */
90#undef CONFIG_DDR_32BIT
91
6d0f6bcf
JCPV
92#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
93#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
94#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
95#define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN | \
91e25769
PG
96 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_075)
97#define CONFIG_DDR_2T_TIMING
98
99#if defined(CONFIG_SPD_EEPROM)
100/*
101 * Determine DDR configuration from I2C interface.
102 */
103#define SPD_EEPROM_ADDRESS 0x52 /* DDR DIMM */
104
105#else
106/*
107 * Manually set up DDR parameters
108 * NB: manual DDR setup untested on sbc834x
109 */
6d0f6bcf
JCPV
110#define CONFIG_SYS_DDR_SIZE 256 /* MB */
111#define CONFIG_SYS_DDR_CONFIG (CSCONFIG_EN | CSCONFIG_ROW_BIT_13 | CSCONFIG_COL_BIT_10)
112#define CONFIG_SYS_DDR_TIMING_1 0x36332321
113#define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
114#define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
115#define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
91e25769
PG
116
117#if defined(CONFIG_DDR_32BIT)
118/* set burst length to 8 for 32-bit data path */
6d0f6bcf 119#define CONFIG_SYS_DDR_MODE 0x00000023 /* DLL,normal,seq,4/2.5, 8 burst len */
91e25769
PG
120#else
121/* the default burst length is 4 - for 64-bit data path */
6d0f6bcf 122#define CONFIG_SYS_DDR_MODE 0x00000022 /* DLL,normal,seq,4/2.5, 4 burst len */
91e25769
PG
123#endif
124#endif
125
126/*
127 * SDRAM on the Local Bus
128 */
6d0f6bcf
JCPV
129#define CONFIG_SYS_LBC_SDRAM_BASE 0x10000000 /* Localbus SDRAM */
130#define CONFIG_SYS_LBC_SDRAM_SIZE 128 /* LBC SDRAM is 128MB */
91e25769
PG
131
132/*
133 * FLASH on the Local Bus
134 */
6d0f6bcf 135#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
00b1883a 136#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
137#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* start of FLASH */
138#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
139/* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
91e25769 140
6d0f6bcf 141#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | /* flash Base address */ \
91e25769
PG
142 (2 << BR_PS_SHIFT) | /* 32 bit port size */ \
143 BR_V) /* valid */
144
6d0f6bcf
JCPV
145#define CONFIG_SYS_OR0_PRELIM 0xFF806FF7 /* 8 MB flash size */
146#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* window base at flash base */
147#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000016 /* 8 MB window size */
91e25769 148
6d0f6bcf
JCPV
149#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
150#define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
91e25769 151
6d0f6bcf
JCPV
152#undef CONFIG_SYS_FLASH_CHECKSUM
153#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
91e25769 155
6d0f6bcf
JCPV
156#define CONFIG_SYS_MID_FLASH_JUMP 0x7F000000
157#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
91e25769 158
6d0f6bcf
JCPV
159#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
160#define CONFIG_SYS_RAMBOOT
91e25769 161#else
6d0f6bcf 162#undef CONFIG_SYS_RAMBOOT
91e25769
PG
163#endif
164
6d0f6bcf
JCPV
165#define CONFIG_SYS_INIT_RAM_LOCK 1
166#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
167#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
91e25769 168
6d0f6bcf
JCPV
169#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
170#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
171#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
91e25769 172
6d0f6bcf
JCPV
173#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
174#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
91e25769
PG
175
176/*
177 * Local Bus LCRR and LBCR regs
178 * LCRR: DLL bypass, Clock divider is 4
179 * External Local Bus rate is
180 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
181 */
6d0f6bcf
JCPV
182#define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
183#define CONFIG_SYS_LBC_LBCR 0x00000000
91e25769 184
6d0f6bcf 185#undef CONFIG_SYS_LB_SDRAM /* if board has SDRAM on local bus */
91e25769 186
6d0f6bcf 187#ifdef CONFIG_SYS_LB_SDRAM
91e25769
PG
188/* Local bus BR2, OR2 definition for SDRAM if soldered on the board*/
189/*
190 * Base Register 2 and Option Register 2 configure SDRAM.
6d0f6bcf 191 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
91e25769
PG
192 *
193 * For BR2, need:
194 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
195 * port-size = 32-bits = BR2[19:20] = 11
196 * no parity checking = BR2[21:22] = 00
197 * SDRAM for MSEL = BR2[24:26] = 011
198 * Valid = BR[31] = 1
199 *
200 * 0 4 8 12 16 20 24 28
201 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
202 *
6d0f6bcf 203 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
91e25769
PG
204 * FIXME: the top 17 bits of BR2.
205 */
206
6d0f6bcf
JCPV
207#define CONFIG_SYS_BR2_PRELIM 0xF0001861 /* Port-size=32bit, MSEL=SDRAM */
208#define CONFIG_SYS_LBLAWBAR2_PRELIM 0xF0000000
209#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64M */
91e25769
PG
210
211/*
6d0f6bcf 212 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
91e25769
PG
213 *
214 * For OR2, need:
215 * 64MB mask for AM, OR2[0:7] = 1111 1100
216 * XAM, OR2[17:18] = 11
217 * 9 columns OR2[19-21] = 010
218 * 13 rows OR2[23-25] = 100
219 * EAD set for extra time OR[31] = 1
220 *
221 * 0 4 8 12 16 20 24 28
222 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
223 */
224
6d0f6bcf 225#define CONFIG_SYS_OR2_PRELIM 0xFC006901
91e25769 226
6d0f6bcf
JCPV
227#define CONFIG_SYS_LBC_LSRT 0x32000000 /* LB sdram refresh timer, about 6us */
228#define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal, 266MHz/32 */
91e25769
PG
229
230/*
231 * LSDMR masks
232 */
6d0f6bcf
JCPV
233#define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
234#define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
235#define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
236#define CONFIG_SYS_LBC_LSDMR_RFCR5 (3 << (31 - 16))
237#define CONFIG_SYS_LBC_LSDMR_RFCR8 (5 << (31 - 16))
238#define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
239#define CONFIG_SYS_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
240#define CONFIG_SYS_LBC_LSDMR_PRETOACT6 (5 << (31 - 19))
241#define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
242#define CONFIG_SYS_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
243#define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
244#define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
245#define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
246#define CONFIG_SYS_LBC_LSDMR_WRC2 (2 << (31 - 27))
247#define CONFIG_SYS_LBC_LSDMR_WRC3 (3 << (31 - 27))
248#define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
249#define CONFIG_SYS_LBC_LSDMR_BUFCMD (1 << (31 - 29))
250#define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
251
252#define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
253#define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
254#define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
255#define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
256#define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
257#define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
258#define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
259#define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
260
261#define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFEN \
262 | CONFIG_SYS_LBC_LSDMR_BSMA1516 \
263 | CONFIG_SYS_LBC_LSDMR_RFCR8 \
264 | CONFIG_SYS_LBC_LSDMR_PRETOACT6 \
265 | CONFIG_SYS_LBC_LSDMR_ACTTORW3 \
266 | CONFIG_SYS_LBC_LSDMR_BL8 \
267 | CONFIG_SYS_LBC_LSDMR_WRC3 \
268 | CONFIG_SYS_LBC_LSDMR_CL3 \
91e25769
PG
269 )
270
271/*
272 * SDRAM Controller configuration sequence.
273 */
6d0f6bcf
JCPV
274#define CONFIG_SYS_LBC_LSDMR_1 ( CONFIG_SYS_LBC_LSDMR_COMMON \
275 | CONFIG_SYS_LBC_LSDMR_OP_PCHALL)
276#define CONFIG_SYS_LBC_LSDMR_2 ( CONFIG_SYS_LBC_LSDMR_COMMON \
277 | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH)
278#define CONFIG_SYS_LBC_LSDMR_3 ( CONFIG_SYS_LBC_LSDMR_COMMON \
279 | CONFIG_SYS_LBC_LSDMR_OP_ARFRSH)
280#define CONFIG_SYS_LBC_LSDMR_4 ( CONFIG_SYS_LBC_LSDMR_COMMON \
281 | CONFIG_SYS_LBC_LSDMR_OP_MRW)
282#define CONFIG_SYS_LBC_LSDMR_5 ( CONFIG_SYS_LBC_LSDMR_COMMON \
283 | CONFIG_SYS_LBC_LSDMR_OP_NORMAL)
91e25769
PG
284#endif
285
286/*
287 * Serial Port
288 */
289#define CONFIG_CONS_INDEX 1
290#undef CONFIG_SERIAL_SOFTWARE_FIFO
6d0f6bcf
JCPV
291#define CONFIG_SYS_NS16550
292#define CONFIG_SYS_NS16550_SERIAL
293#define CONFIG_SYS_NS16550_REG_SIZE 1
294#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
91e25769 295
6d0f6bcf 296#define CONFIG_SYS_BAUDRATE_TABLE \
91e25769
PG
297 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
298
6d0f6bcf
JCPV
299#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
300#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
91e25769 301
22d71a71 302#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
91e25769 303/* Use the HUSH parser */
6d0f6bcf
JCPV
304#define CONFIG_SYS_HUSH_PARSER
305#ifdef CONFIG_SYS_HUSH_PARSER
306#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
91e25769
PG
307#endif
308
309/* pass open firmware flat tree */
e496865e 310#define CONFIG_OF_LIBFDT 1
91e25769 311#define CONFIG_OF_BOARD_SETUP 1
5b8bc606 312#define CONFIG_OF_STDOUT_VIA_ALIAS 1
91e25769
PG
313
314/* I2C */
315#define CONFIG_HARD_I2C /* I2C with hardware support*/
316#undef CONFIG_SOFT_I2C /* I2C bit-banged */
317#define CONFIG_FSL_I2C
318#define CONFIG_I2C_CMD_TREE
6d0f6bcf
JCPV
319#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
320#define CONFIG_SYS_I2C_SLAVE 0x7F
321#define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
322#define CONFIG_SYS_I2C1_OFFSET 0x3000
323#define CONFIG_SYS_I2C2_OFFSET 0x3100
324#define CONFIG_SYS_I2C_OFFSET CONFIG_SYS_I2C2_OFFSET
91e25769
PG
325/* could also use CONFIG_I2C_MULTI_BUS and CONFIG_SPD_BUS_NUM... */
326
327/* TSEC */
6d0f6bcf
JCPV
328#define CONFIG_SYS_TSEC1_OFFSET 0x24000
329#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
330#define CONFIG_SYS_TSEC2_OFFSET 0x25000
331#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
91e25769
PG
332
333/*
334 * General PCI
335 * Addresses are mapped 1-1.
336 */
6d0f6bcf
JCPV
337#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
338#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
339#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
340#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
341#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
342#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
343#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
344#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
345#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
346
347#define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
348#define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
349#define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
350#define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
351#define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
352#define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
353#define CONFIG_SYS_PCI2_IO_BASE 0x00000000
354#define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
355#define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
91e25769
PG
356
357#if defined(CONFIG_PCI)
358
359#define PCI_64BIT
360#define PCI_ONE_PCI1
361#if defined(PCI_64BIT)
362#undef PCI_ALL_PCI1
363#undef PCI_TWO_PCI1
364#undef PCI_ONE_PCI1
365#endif
366
367#define CONFIG_NET_MULTI
368#define CONFIG_PCI_PNP /* do pci plug-and-play */
369
370#undef CONFIG_EEPRO100
371#undef CONFIG_TULIP
372
373#if !defined(CONFIG_PCI_PNP)
374 #define PCI_ENET0_IOADDR 0xFIXME
375 #define PCI_ENET0_MEMADDR 0xFIXME
376 #define PCI_IDSEL_NUMBER 0xFIXME
377#endif
378
379#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
6d0f6bcf 380#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
91e25769
PG
381
382#endif /* CONFIG_PCI */
383
384/*
385 * TSEC configuration
386 */
387#define CONFIG_TSEC_ENET /* TSEC ethernet support */
388
389#if defined(CONFIG_TSEC_ENET)
390#ifndef CONFIG_NET_MULTI
391#define CONFIG_NET_MULTI 1
392#endif
393
255a3577
KP
394#define CONFIG_TSEC1 1
395#define CONFIG_TSEC1_NAME "TSEC0"
396#define CONFIG_TSEC2 1
397#define CONFIG_TSEC2_NAME "TSEC1"
91e25769
PG
398#define CONFIG_PHY_BCM5421S 1
399#define TSEC1_PHY_ADDR 0x19
400#define TSEC2_PHY_ADDR 0x1a
401#define TSEC1_PHYIDX 0
402#define TSEC2_PHYIDX 0
3a79013e
AF
403#define TSEC1_FLAGS TSEC_GIGABIT
404#define TSEC2_FLAGS TSEC_GIGABIT
91e25769
PG
405
406/* Options are: TSEC[0-1] */
407#define CONFIG_ETHPRIME "TSEC0"
408
409#endif /* CONFIG_TSEC_ENET */
410
411/*
412 * Environment
413 */
6d0f6bcf 414#ifndef CONFIG_SYS_RAMBOOT
5a1aceb0 415 #define CONFIG_ENV_IS_IN_FLASH 1
6d0f6bcf 416 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
0e8d1586
JCPV
417 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
418 #define CONFIG_ENV_SIZE 0x2000
91e25769
PG
419
420/* Address and size of Redundant Environment Sector */
0e8d1586
JCPV
421#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
422#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
91e25769
PG
423
424#else
6d0f6bcf 425 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
93f6d725 426 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
6d0f6bcf 427 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
0e8d1586 428 #define CONFIG_ENV_SIZE 0x2000
91e25769
PG
429#endif
430
431#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
6d0f6bcf 432#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
91e25769 433
866e3089 434
079a136c
JL
435/*
436 * BOOTP options
437 */
438#define CONFIG_BOOTP_BOOTFILESIZE
439#define CONFIG_BOOTP_BOOTPATH
440#define CONFIG_BOOTP_GATEWAY
441#define CONFIG_BOOTP_HOSTNAME
442
443
866e3089
JL
444/*
445 * Command line configuration.
446 */
447#include <config_cmd_default.h>
448
449#define CONFIG_CMD_I2C
450#define CONFIG_CMD_MII
451#define CONFIG_CMD_PING
452
91e25769 453#if defined(CONFIG_PCI)
e496865e 454 #define CONFIG_CMD_PCI
91e25769 455#endif
866e3089 456
6d0f6bcf 457#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 458 #undef CONFIG_CMD_SAVEENV
866e3089 459 #undef CONFIG_CMD_LOADS
91e25769
PG
460#endif
461
91e25769
PG
462
463#undef CONFIG_WATCHDOG /* watchdog disabled */
464
465/*
466 * Miscellaneous configurable options
467 */
6d0f6bcf
JCPV
468#define CONFIG_SYS_LONGHELP /* undef to save memory */
469#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
470#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
91e25769 471
866e3089 472#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 473 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
91e25769 474#else
6d0f6bcf 475 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
91e25769
PG
476#endif
477
6d0f6bcf
JCPV
478#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
479#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
480#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
481#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
91e25769
PG
482
483/*
484 * For booting Linux, the board info and command line data
485 * have to be in the first 8 MB of memory, since this is
486 * the maximum mapped by the Linux kernel during initialization.
487 */
6d0f6bcf 488#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
91e25769 489
6d0f6bcf 490#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
91e25769
PG
491
492#if 1 /*528/264*/
6d0f6bcf 493#define CONFIG_SYS_HRCW_LOW (\
91e25769
PG
494 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
495 HRCWL_DDR_TO_SCB_CLK_1X1 |\
496 HRCWL_CSB_TO_CLKIN |\
497 HRCWL_VCO_1X2 |\
498 HRCWL_CORE_TO_CSB_2X1)
499#elif 0 /*396/132*/
6d0f6bcf 500#define CONFIG_SYS_HRCW_LOW (\
91e25769
PG
501 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
502 HRCWL_DDR_TO_SCB_CLK_1X1 |\
503 HRCWL_CSB_TO_CLKIN |\
504 HRCWL_VCO_1X4 |\
505 HRCWL_CORE_TO_CSB_3X1)
506#elif 0 /*264/132*/
6d0f6bcf 507#define CONFIG_SYS_HRCW_LOW (\
91e25769
PG
508 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
509 HRCWL_DDR_TO_SCB_CLK_1X1 |\
510 HRCWL_CSB_TO_CLKIN |\
511 HRCWL_VCO_1X4 |\
512 HRCWL_CORE_TO_CSB_2X1)
513#elif 0 /*132/132*/
6d0f6bcf 514#define CONFIG_SYS_HRCW_LOW (\
91e25769
PG
515 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
516 HRCWL_DDR_TO_SCB_CLK_1X1 |\
517 HRCWL_CSB_TO_CLKIN |\
518 HRCWL_VCO_1X4 |\
519 HRCWL_CORE_TO_CSB_1X1)
520#elif 0 /*264/264 */
6d0f6bcf 521#define CONFIG_SYS_HRCW_LOW (\
91e25769
PG
522 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
523 HRCWL_DDR_TO_SCB_CLK_1X1 |\
524 HRCWL_CSB_TO_CLKIN |\
525 HRCWL_VCO_1X4 |\
526 HRCWL_CORE_TO_CSB_1X1)
527#endif
528
529#if defined(PCI_64BIT)
6d0f6bcf 530#define CONFIG_SYS_HRCW_HIGH (\
91e25769
PG
531 HRCWH_PCI_HOST |\
532 HRCWH_64_BIT_PCI |\
533 HRCWH_PCI1_ARBITER_ENABLE |\
534 HRCWH_PCI2_ARBITER_DISABLE |\
535 HRCWH_CORE_ENABLE |\
536 HRCWH_FROM_0X00000100 |\
537 HRCWH_BOOTSEQ_DISABLE |\
538 HRCWH_SW_WATCHDOG_DISABLE |\
539 HRCWH_ROM_LOC_LOCAL_16BIT |\
540 HRCWH_TSEC1M_IN_GMII |\
541 HRCWH_TSEC2M_IN_GMII )
542#else
6d0f6bcf 543#define CONFIG_SYS_HRCW_HIGH (\
91e25769
PG
544 HRCWH_PCI_HOST |\
545 HRCWH_32_BIT_PCI |\
546 HRCWH_PCI1_ARBITER_ENABLE |\
547 HRCWH_PCI2_ARBITER_ENABLE |\
548 HRCWH_CORE_ENABLE |\
549 HRCWH_FROM_0X00000100 |\
550 HRCWH_BOOTSEQ_DISABLE |\
551 HRCWH_SW_WATCHDOG_DISABLE |\
552 HRCWH_ROM_LOC_LOCAL_16BIT |\
553 HRCWH_TSEC1M_IN_GMII |\
554 HRCWH_TSEC2M_IN_GMII )
555#endif
556
557/* System IO Config */
6d0f6bcf
JCPV
558#define CONFIG_SYS_SICRH SICRH_TSOBI1
559#define CONFIG_SYS_SICRL SICRL_LDP_A
91e25769 560
6d0f6bcf
JCPV
561#define CONFIG_SYS_HID0_INIT 0x000000000
562#define CONFIG_SYS_HID0_FINAL HID0_ENABLE_MACHINE_CHECK
91e25769 563
6d0f6bcf 564/* #define CONFIG_SYS_HID0_FINAL (\
91e25769
PG
565 HID0_ENABLE_INSTRUCTION_CACHE |\
566 HID0_ENABLE_M_BIT |\
567 HID0_ENABLE_ADDRESS_BROADCAST ) */
568
569
6d0f6bcf 570#define CONFIG_SYS_HID2 HID2_HBE
91e25769 571
31d82672
BB
572#define CONFIG_HIGH_BATS 1 /* High BATs supported */
573
91e25769 574/* DDR @ 0x00000000 */
6d0f6bcf
JCPV
575#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
576#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
91e25769
PG
577
578/* PCI @ 0x80000000 */
579#ifdef CONFIG_PCI
6d0f6bcf
JCPV
580#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
581#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
582#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
583#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
91e25769 584#else
6d0f6bcf
JCPV
585#define CONFIG_SYS_IBAT1L (0)
586#define CONFIG_SYS_IBAT1U (0)
587#define CONFIG_SYS_IBAT2L (0)
588#define CONFIG_SYS_IBAT2U (0)
91e25769
PG
589#endif
590
591#ifdef CONFIG_MPC83XX_PCI2
6d0f6bcf
JCPV
592#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
593#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
594#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
595#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
91e25769 596#else
6d0f6bcf
JCPV
597#define CONFIG_SYS_IBAT3L (0)
598#define CONFIG_SYS_IBAT3U (0)
599#define CONFIG_SYS_IBAT4L (0)
600#define CONFIG_SYS_IBAT4U (0)
91e25769
PG
601#endif
602
603/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 */
6d0f6bcf
JCPV
604#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
605#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
91e25769
PG
606
607/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
6d0f6bcf
JCPV
608#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
609#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
610
611#define CONFIG_SYS_IBAT7L (0)
612#define CONFIG_SYS_IBAT7U (0)
613
614#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
615#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
616#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
617#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
618#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
619#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
620#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
621#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
622#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
623#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
624#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
625#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
626#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
627#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
628#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
629#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
91e25769
PG
630
631/*
632 * Internal Definitions
633 *
634 * Boot Flags
635 */
636#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
637#define BOOTFLAG_WARM 0x02 /* Software reboot */
638
866e3089 639#if defined(CONFIG_CMD_KGDB)
91e25769
PG
640#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
641#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
642#endif
643
644/*
645 * Environment Configuration
646 */
647#define CONFIG_ENV_OVERWRITE
648
649#if defined(CONFIG_TSEC_ENET)
10327dc5 650#define CONFIG_HAS_ETH0
91e25769
PG
651#define CONFIG_ETHADDR 00:a0:1e:a0:13:8d
652#define CONFIG_HAS_ETH1
653#define CONFIG_ETH1ADDR 00:a0:1e:a0:13:8e
654#endif
655
656#define CONFIG_IPADDR 192.168.1.234
657
658#define CONFIG_HOSTNAME SBC8349
659#define CONFIG_ROOTPATH /tftpboot/rootfs
660#define CONFIG_BOOTFILE uImage
661
662#define CONFIG_SERVERIP 192.168.1.1
663#define CONFIG_GATEWAYIP 192.168.1.1
664#define CONFIG_NETMASK 255.255.255.0
665
b2115757 666#define CONFIG_LOADADDR 500000 /* default location for tftp and bootm */
91e25769
PG
667
668#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
669#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
670
671#define CONFIG_BAUDRATE 115200
672
673#define CONFIG_EXTRA_ENV_SETTINGS \
674 "netdev=eth0\0" \
a99715b8 675 "hostname=sbc8349\0" \
91e25769
PG
676 "nfsargs=setenv bootargs root=/dev/nfs rw " \
677 "nfsroot=${serverip}:${rootpath}\0" \
678 "ramargs=setenv bootargs root=/dev/ram rw\0" \
679 "addip=setenv bootargs ${bootargs} " \
680 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
681 ":${hostname}:${netdev}:off panic=1\0" \
682 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
683 "flash_nfs=run nfsargs addip addtty;" \
684 "bootm ${kernel_addr}\0" \
685 "flash_self=run ramargs addip addtty;" \
686 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
687 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
688 "bootm\0" \
689 "load=tftp 100000 /tftpboot/sbc8349/u-boot.bin\0" \
690 "update=protect off fff00000 fff3ffff; " \
691 "era fff00000 fff3ffff; cp.b 100000 fff00000 ${filesize}\0" \
d8ab58b2 692 "upd=run load update\0" \
91e25769 693 "fdtaddr=400000\0" \
a99715b8 694 "fdtfile=sbc8349.dtb\0" \
91e25769
PG
695 ""
696
697#define CONFIG_NFSBOOTCOMMAND \
698 "setenv bootargs root=/dev/nfs rw " \
699 "nfsroot=$serverip:$rootpath " \
700 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
701 "console=$consoledev,$baudrate $othbootargs;" \
702 "tftp $loadaddr $bootfile;" \
703 "tftp $fdtaddr $fdtfile;" \
704 "bootm $loadaddr - $fdtaddr"
705
706#define CONFIG_RAMBOOTCOMMAND \
707 "setenv bootargs root=/dev/ram rw " \
708 "console=$consoledev,$baudrate $othbootargs;" \
709 "tftp $ramdiskaddr $ramdiskfile;" \
710 "tftp $loadaddr $bootfile;" \
711 "tftp $fdtaddr $fdtfile;" \
712 "bootm $loadaddr $ramdiskaddr $fdtaddr"
713
714#define CONFIG_BOOTCOMMAND "run flash_self"
715
716#endif /* __CONFIG_H */
This page took 0.285783 seconds and 4 git commands to generate.