]> Git Repo - J-u-boot.git/blame - include/configs/TQM834x.h
e300: increase CONFIG_SYS_BOOTMAPSZ to allow booting large kernels
[J-u-boot.git] / include / configs / TQM834x.h
CommitLineData
e6f2e902
MB
1/*
2 * (C) Copyright 2005
3 * Wolfgang Denk, DENX Software Engineering, [email protected].
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * TQM8349 board configuration file
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
e6f2e902
MB
31/*
32 * High Level Configuration Options
33 */
34#define CONFIG_E300 1 /* E300 Family */
0f898604 35#define CONFIG_MPC83xx 1 /* MPC83xx family */
2c7920af 36#define CONFIG_MPC834x 1 /* MPC834x specific */
9ca880a2 37#define CONFIG_MPC8349 1 /* MPC8349 specific */
e6f2e902
MB
38#define CONFIG_TQM834X 1 /* TQM834X board specific */
39
40/* IMMR Base Addres Register, use Freescale default: 0xff400000 */
6d0f6bcf 41#define CONFIG_SYS_IMMR 0xff400000
e6f2e902
MB
42
43/* System clock. Primary input clock when in PCI host mode */
44#define CONFIG_83XX_CLKIN 66666000 /* 66,666 MHz */
45
46/*
47 * Local Bus LCRR
48 * LCRR: DLL bypass, Clock divider is 8
49 *
50 * for CSB = 266 MHz it gives LCB clock frequency = 33 MHz
51 *
52 * External Local Bus rate is
53 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
54 */
c7190f02
KP
55#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
56#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
e6f2e902
MB
57
58/* board pre init: do not call, nothing to do */
59#undef CONFIG_BOARD_EARLY_INIT_F
60
61/* detect the number of flash banks */
62#define CONFIG_BOARD_EARLY_INIT_R
63
64/*
65 * DDR Setup
66 */
6d0f6bcf
JCPV
67#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
69#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
e6f2e902
MB
70#define DDR_CASLAT_25 /* CASLAT set to 2.5 */
71#undef CONFIG_DDR_ECC /* only for ECC DDR module */
72#undef CONFIG_SPD_EEPROM /* do not use SPD EEPROM for DDR setup */
73
6d0f6bcf
JCPV
74#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
75#define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
76#define CONFIG_SYS_MEMTEST_END 0x00100000
e6f2e902
MB
77
78/*
79 * FLASH on the Local Bus
80 */
6d0f6bcf 81#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
a3455c00 82#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
6d0f6bcf
JCPV
83#undef CONFIG_SYS_FLASH_CHECKSUM
84#define CONFIG_SYS_FLASH_BASE 0x80000000 /* start of FLASH */
85#define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size in MB */
a3455c00
WD
86#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sectors */
87#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
e6f2e902
MB
88
89/*
90 * FLASH bank number detection
91 */
92
93/*
6d0f6bcf 94 * When CONFIG_SYS_MAX_FLASH_BANKS_DETECT is defined, the actual number of Flash
e6f2e902 95 * banks has to be determined at runtime and stored in a gloabl variable
6d0f6bcf
JCPV
96 * tqm834x_num_flash_banks. The value of CONFIG_SYS_MAX_FLASH_BANKS_DETECT is only
97 * used instead of CONFIG_SYS_MAX_FLASH_BANKS to allocate the array flash_info, and
e6f2e902 98 * should be made sufficiently large to accomodate the number of banks that
f013dacf 99 * might actually be detected. Since most (all?) Flash related functions use
6d0f6bcf 100 * CONFIG_SYS_MAX_FLASH_BANKS as the number of actual banks on the board, it is
e6f2e902
MB
101 * defined as tqm834x_num_flash_banks.
102 */
6d0f6bcf 103#define CONFIG_SYS_MAX_FLASH_BANKS_DETECT 2
e6f2e902 104
6d0f6bcf 105#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max sectors per device */
e6f2e902
MB
106
107/* 32 bit device at 0x80000000 via GPCM (0x8000_1801) */
6d0f6bcf 108#define CONFIG_SYS_BR0_PRELIM ((CONFIG_SYS_FLASH_BASE & BR_BA) | \
e6f2e902
MB
109 BR_MS_GPCM | BR_PS_32 | BR_V)
110
111/* FLASH timing (0x0000_0c54) */
6d0f6bcf 112#define CONFIG_SYS_OR_TIMING_FLASH (OR_GPCM_CSNT | OR_GPCM_ACS_DIV4 | \
e6f2e902
MB
113 OR_GPCM_SCY_5 | OR_GPCM_TRLX)
114
6d0f6bcf 115#define CONFIG_SYS_PRELIM_OR_AM 0xc0000000 /* OR addr mask: 1 GiB */
e6f2e902 116
6d0f6bcf 117#define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
e6f2e902 118
6d0f6bcf 119#define CONFIG_SYS_LBLAWAR0_PRELIM 0x8000001D /* 1 GiB window size (2^(size + 1)) */
6902df56 120
6d0f6bcf 121#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE /* Window base at flash base */
e6f2e902
MB
122
123/* disable remaining mappings */
6d0f6bcf
JCPV
124#define CONFIG_SYS_BR1_PRELIM 0x00000000
125#define CONFIG_SYS_OR1_PRELIM 0x00000000
126#define CONFIG_SYS_LBLAWBAR1_PRELIM 0x00000000
127#define CONFIG_SYS_LBLAWAR1_PRELIM 0x00000000
128
129#define CONFIG_SYS_BR2_PRELIM 0x00000000
130#define CONFIG_SYS_OR2_PRELIM 0x00000000
131#define CONFIG_SYS_LBLAWBAR2_PRELIM 0x00000000
132#define CONFIG_SYS_LBLAWAR2_PRELIM 0x00000000
133
134#define CONFIG_SYS_BR3_PRELIM 0x00000000
135#define CONFIG_SYS_OR3_PRELIM 0x00000000
136#define CONFIG_SYS_LBLAWBAR3_PRELIM 0x00000000
137#define CONFIG_SYS_LBLAWAR3_PRELIM 0x00000000
e6f2e902
MB
138
139/*
140 * Monitor config
141 */
6d0f6bcf 142#define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
e6f2e902 143
6d0f6bcf 144#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
4681e673 145# define CONFIG_SYS_RAMBOOT
e6f2e902 146#else
4681e673 147# undef CONFIG_SYS_RAMBOOT
e6f2e902
MB
148#endif
149
6d0f6bcf
JCPV
150#define CONFIG_SYS_INIT_RAM_LOCK 1
151#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000 /* Initial RAM address */
152#define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
e6f2e902 153
6d0f6bcf
JCPV
154#define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
155#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
156#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
e6f2e902 157
929b79a0
WD
158#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB = 3 sect. for Mon */
159#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserve 512 kB for malloc */
e6f2e902
MB
160
161/*
162 * Serial Port
163 */
164#define CONFIG_CONS_INDEX 1
6d0f6bcf
JCPV
165#define CONFIG_SYS_NS16550
166#define CONFIG_SYS_NS16550_SERIAL
167#define CONFIG_SYS_NS16550_REG_SIZE 1
168#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
e6f2e902 169
6d0f6bcf 170#define CONFIG_SYS_BAUDRATE_TABLE \
e6f2e902
MB
171 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
172
6d0f6bcf
JCPV
173#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
174#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
e6f2e902
MB
175
176/*
177 * I2C
178 */
179#define CONFIG_HARD_I2C /* I2C with hardware support */
180#undef CONFIG_SOFT_I2C /* I2C bit-banged */
be5e6181 181#define CONFIG_FSL_I2C
6d0f6bcf
JCPV
182#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed: 400KHz */
183#define CONFIG_SYS_I2C_SLAVE 0x7F /* slave address */
184#define CONFIG_SYS_I2C_OFFSET 0x3000
e6f2e902
MB
185
186/* I2C EEPROM, configuration for onboard EEPROMs 24C256 and 24C32 */
6d0f6bcf
JCPV
187#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* 1010000x */
188#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2 /* 16 bit */
189#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 5 /* 32 bytes per write */
190#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 12 /* 10ms +/- 20% */
191#define CONFIG_SYS_I2C_MULTI_EEPROMS 1 /* more than one eeprom */
e6f2e902
MB
192
193/* I2C RTC */
194#define CONFIG_RTC_DS1337 /* use ds1337 rtc via i2c */
6d0f6bcf 195#define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
e6f2e902
MB
196
197/* I2C SYSMON (LM75) */
198#define CONFIG_DTT_LM75 1 /* ON Semi's LM75 */
199#define CONFIG_DTT_SENSORS {0} /* Sensor addresses */
6d0f6bcf
JCPV
200#define CONFIG_SYS_DTT_MAX_TEMP 70
201#define CONFIG_SYS_DTT_LOW_TEMP -30
202#define CONFIG_SYS_DTT_HYSTERESIS 3
e6f2e902
MB
203
204/*
205 * TSEC
206 */
53677ef1 207#define CONFIG_TSEC_ENET /* tsec ethernet support */
e6f2e902
MB
208#define CONFIG_MII
209
6d0f6bcf
JCPV
210#define CONFIG_SYS_TSEC1_OFFSET 0x24000
211#define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC1_OFFSET)
212#define CONFIG_SYS_TSEC2_OFFSET 0x25000
213#define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR + CONFIG_SYS_TSEC2_OFFSET)
e6f2e902
MB
214
215#if defined(CONFIG_TSEC_ENET)
216
217#ifndef CONFIG_NET_MULTI
6902df56 218#define CONFIG_NET_MULTI
e6f2e902
MB
219#endif
220
255a3577
KP
221#define CONFIG_TSEC1 1
222#define CONFIG_TSEC1_NAME "TSEC0"
223#define CONFIG_TSEC2 1
224#define CONFIG_TSEC2_NAME "TSEC1"
b6f84356 225#define TSEC1_PHY_ADDR 2
e6f2e902
MB
226#define TSEC2_PHY_ADDR 1
227#define TSEC1_PHYIDX 0
228#define TSEC2_PHYIDX 0
3a79013e
AF
229#define TSEC1_FLAGS TSEC_GIGABIT
230#define TSEC2_FLAGS TSEC_GIGABIT
e6f2e902
MB
231
232/* Options are: TSEC[0-1] */
233#define CONFIG_ETHPRIME "TSEC0"
234
235#endif /* CONFIG_TSEC_ENET */
236
237/*
238 * General PCI
239 * Addresses are mapped 1-1.
240 */
6902df56
RJ
241#define CONFIG_PCI
242
e6f2e902
MB
243#if defined(CONFIG_PCI)
244
6902df56
RJ
245#define CONFIG_PCI_PNP /* do pci plug-and-play */
246#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
247
248/* PCI1 host bridge */
27c5248d 249#define CONFIG_SYS_PCI1_MEM_BASE 0x90000000
6d0f6bcf 250#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
9993e196
KP
251#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
252#define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
253#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
254#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
6d0f6bcf
JCPV
255#define CONFIG_SYS_PCI1_IO_BASE 0xe2000000
256#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
257#define CONFIG_SYS_PCI1_IO_SIZE 0x1000000 /* 16M */
e6f2e902 258
e6f2e902 259#undef CONFIG_EEPRO100
63ff004c 260#define CONFIG_EEPRO100
e6f2e902
MB
261#undef CONFIG_TULIP
262
263#if !defined(CONFIG_PCI_PNP)
6d0f6bcf
JCPV
264 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BASE
265 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_MEM_BASE
6902df56 266 #define PCI_IDSEL_NUMBER 0x1c /* slot0 (IDSEL) = 28 */
e6f2e902
MB
267#endif
268
6d0f6bcf 269#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
e6f2e902
MB
270
271#endif /* CONFIG_PCI */
272
273/*
274 * Environment
275 */
4681e673 276#define CONFIG_ENV_IS_IN_FLASH 1
929b79a0
WD
277#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
278#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) for env */
279#define CONFIG_ENV_SIZE 0x8000 /* 32K max size */
280#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
281#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
282
e6f2e902 283#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
929b79a0 284#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
e6f2e902 285
a1aa0bb5
JL
286/*
287 * BOOTP options
288 */
289#define CONFIG_BOOTP_BOOTFILESIZE
290#define CONFIG_BOOTP_BOOTPATH
291#define CONFIG_BOOTP_GATEWAY
292#define CONFIG_BOOTP_HOSTNAME
293
294
2694690e
JL
295/*
296 * Command line configuration.
297 */
298#include <config_cmd_default.h>
299
4681e673 300#define CONFIG_CMD_ASKENV
2694690e 301#define CONFIG_CMD_DATE
4681e673 302#define CONFIG_CMD_DHCP
2694690e
JL
303#define CONFIG_CMD_DTT
304#define CONFIG_CMD_EEPROM
305#define CONFIG_CMD_I2C
4681e673 306#define CONFIG_CMD_NFS
2694690e
JL
307#define CONFIG_CMD_JFFS2
308#define CONFIG_CMD_MII
309#define CONFIG_CMD_PING
4681e673
WD
310#define CONFIG_CMD_REGINFO
311#define CONFIG_CMD_SNTP
e6f2e902
MB
312
313#if defined(CONFIG_PCI)
2694690e 314 #define CONFIG_CMD_PCI
e6f2e902
MB
315#endif
316
6d0f6bcf 317#if defined(CONFIG_SYS_RAMBOOT)
bdab39d3 318 #undef CONFIG_CMD_SAVEENV
2694690e 319 #undef CONFIG_CMD_LOADS
e6f2e902
MB
320#endif
321
e6f2e902
MB
322/*
323 * Miscellaneous configurable options
324 */
6d0f6bcf
JCPV
325#define CONFIG_SYS_LONGHELP /* undef to save memory */
326#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
327#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
e6f2e902 328
2751a95a 329#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
a059e90e
KP
330#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
331
6d0f6bcf
JCPV
332#define CONFIG_SYS_HUSH_PARSER 1 /* Use the HUSH parser */
333#ifdef CONFIG_SYS_HUSH_PARSER
334#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
2751a95a
WD
335#endif
336
2694690e 337#if defined(CONFIG_CMD_KGDB)
6d0f6bcf 338 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
e6f2e902 339#else
6d0f6bcf 340 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
e6f2e902
MB
341#endif
342
6d0f6bcf
JCPV
343#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
344#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
345#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
346#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
e6f2e902
MB
347
348#undef CONFIG_WATCHDOG /* watchdog disabled */
349
4681e673
WD
350/* pass open firmware flat tree */
351#define CONFIG_OF_LIBFDT 1
352#define CONFIG_OF_BOARD_SETUP 1
353#define CONFIG_OF_STDOUT_VIA_ALIAS 1
354
e6f2e902
MB
355/*
356 * For booting Linux, the board info and command line data
9f530d59 357 * have to be in the first 256 MB of memory, since this is
e6f2e902
MB
358 * the maximum mapped by the Linux kernel during initialization.
359 */
9f530d59 360#define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
e6f2e902 361
6d0f6bcf 362#define CONFIG_SYS_HRCW_LOW (\
e6f2e902
MB
363 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
364 HRCWL_DDR_TO_SCB_CLK_1X1 |\
365 HRCWL_CSB_TO_CLKIN_4X1 |\
366 HRCWL_VCO_1X2 |\
367 HRCWL_CORE_TO_CSB_2X1)
368
369#if defined(PCI_64BIT)
6d0f6bcf 370#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
371 HRCWH_PCI_HOST |\
372 HRCWH_64_BIT_PCI |\
373 HRCWH_PCI1_ARBITER_ENABLE |\
374 HRCWH_PCI2_ARBITER_DISABLE |\
375 HRCWH_CORE_ENABLE |\
376 HRCWH_FROM_0X00000100 |\
377 HRCWH_BOOTSEQ_DISABLE |\
378 HRCWH_SW_WATCHDOG_DISABLE |\
379 HRCWH_ROM_LOC_LOCAL_16BIT |\
380 HRCWH_TSEC1M_IN_GMII |\
381 HRCWH_TSEC2M_IN_GMII )
382#else
6d0f6bcf 383#define CONFIG_SYS_HRCW_HIGH (\
e6f2e902
MB
384 HRCWH_PCI_HOST |\
385 HRCWH_32_BIT_PCI |\
386 HRCWH_PCI1_ARBITER_ENABLE |\
6902df56 387 HRCWH_PCI2_ARBITER_DISABLE |\
e6f2e902
MB
388 HRCWH_CORE_ENABLE |\
389 HRCWH_FROM_0X00000100 |\
390 HRCWH_BOOTSEQ_DISABLE |\
391 HRCWH_SW_WATCHDOG_DISABLE |\
392 HRCWH_ROM_LOC_LOCAL_16BIT |\
393 HRCWH_TSEC1M_IN_GMII |\
394 HRCWH_TSEC2M_IN_GMII )
395#endif
396
9260a561 397/* System IO Config */
3c9b1ee1 398#define CONFIG_SYS_SICRH 0
6d0f6bcf 399#define CONFIG_SYS_SICRL SICRL_LDP_A
9260a561 400
e6f2e902 401/* i-cache and d-cache disabled */
6d0f6bcf 402#define CONFIG_SYS_HID0_INIT 0x000000000
1a2e203b
KP
403#define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
404 HID0_ENABLE_INSTRUCTION_CACHE)
6d0f6bcf 405#define CONFIG_SYS_HID2 HID2_HBE
e6f2e902 406
31d82672
BB
407#define CONFIG_HIGH_BATS 1 /* High BATs supported */
408
2688e2f9 409/* DDR 0 - 512M */
6d0f6bcf
JCPV
410#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
411#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
412#define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATL_PP_10 | BATL_MEMCOHERENCE)
413#define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_BASE + 0x10000000 | BATU_BL_256M | BATU_VS | BATU_VP)
2688e2f9
KG
414
415/* stack in DCACHE @ 512M (no backing mem) */
6d0f6bcf
JCPV
416#define CONFIG_SYS_IBAT2L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_10 | BATL_MEMCOHERENCE)
417#define CONFIG_SYS_IBAT2U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
2688e2f9
KG
418
419/* PCI */
6fe16a87 420#ifdef CONFIG_PCI
6d0f6bcf
JCPV
421#define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
422#define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
9993e196
KP
423#define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_MEMCOHERENCE | BATL_GUARDEDSTORAGE)
424#define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
6d0f6bcf 425#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_IO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
9993e196 426#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_IO_BASE | BATU_BL_16M | BATU_VS | BATU_VP)
6fe16a87 427#else
6d0f6bcf
JCPV
428#define CONFIG_SYS_IBAT3L (0)
429#define CONFIG_SYS_IBAT3U (0)
430#define CONFIG_SYS_IBAT4L (0)
431#define CONFIG_SYS_IBAT4U (0)
432#define CONFIG_SYS_IBAT5L (0)
433#define CONFIG_SYS_IBAT5U (0)
6fe16a87 434#endif
2688e2f9
KG
435
436/* IMMRBAR */
6d0f6bcf
JCPV
437#define CONFIG_SYS_IBAT6L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
438#define CONFIG_SYS_IBAT6U (CONFIG_SYS_IMMR | BATU_BL_1M | BATU_VS | BATU_VP)
2688e2f9
KG
439
440/* FLASH */
6d0f6bcf
JCPV
441#define CONFIG_SYS_IBAT7L (CONFIG_SYS_FLASH_BASE | BATL_PP_10 | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
442#define CONFIG_SYS_IBAT7U (CONFIG_SYS_FLASH_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
443
444#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
445#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
446#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
447#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
448#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
449#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
450#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
451#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
452#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
453#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
454#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
455#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
456#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
457#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
458#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
459#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
2688e2f9 460
e6f2e902
MB
461/*
462 * Internal Definitions
463 *
464 * Boot Flags
465 */
466#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
467#define BOOTFLAG_WARM 0x02 /* Software reboot */
468
2694690e 469#if defined(CONFIG_CMD_KGDB)
e6f2e902
MB
470#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
471#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
472#endif
473
474/*
475 * Environment Configuration
476 */
477
b931b3a9 478#define CONFIG_LOADADDR 400000 /* default location for tftp and bootm */
e6f2e902
MB
479
480#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
481#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
482
483#define CONFIG_BAUDRATE 115200
484
485#define CONFIG_PREBOOT "echo;" \
32bf3d14 486 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
e6f2e902
MB
487 "echo"
488
489#undef CONFIG_BOOTARGS
490
491#define CONFIG_EXTRA_ENV_SETTINGS \
492 "netdev=eth0\0" \
b931b3a9 493 "hostname=tqm834x\0" \
e6f2e902 494 "nfsargs=setenv bootargs root=/dev/nfs rw " \
fe126d8b 495 "nfsroot=${serverip}:${rootpath}\0" \
e6f2e902 496 "ramargs=setenv bootargs root=/dev/ram rw\0" \
fe126d8b
WD
497 "addip=setenv bootargs ${bootargs} " \
498 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
499 ":${hostname}:${netdev}:off panic=1\0" \
4681e673
WD
500 "addcons=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
501 "flash_nfs_old=run nfsargs addip addcons;" \
fe126d8b 502 "bootm ${kernel_addr}\0" \
4681e673
WD
503 "flash_nfs=run nfsargs addip addcons;" \
504 "bootm ${kernel_addr} - ${fdt_addr}\0" \
505 "flash_self_old=run ramargs addip addcons;" \
fe126d8b 506 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
4681e673
WD
507 "flash_self=run ramargs addip addcons;" \
508 "bootm ${kernel_addr} ${ramdisk_addr} ${fdt_addr}\0" \
509 "net_nfs_old=tftp 400000 ${bootfile};" \
510 "run nfsargs addip addcons;bootm\0" \
511 "net_nfs=tftp ${kernel_addr_r} ${bootfile}; " \
512 "tftp ${fdt_addr_r} ${fdt_file}; " \
513 "run nfsargs addip addcons; " \
514 "bootm ${kernel_addr_r} - ${fdt_addr_r}\0" \
e6f2e902 515 "rootpath=/opt/eldk/ppc_6xx\0" \
4681e673
WD
516 "bootfile=tqm834x/uImage\0" \
517 "fdtfile=tqm834x/tqm834x.dtb\0" \
518 "kernel_addr_r=400000\0" \
519 "fdt_addr_r=600000\0" \
520 "ramdisk_addr_r=800000\0" \
521 "kernel_addr=800C0000\0" \
522 "fdt_addr=800A0000\0" \
523 "ramdisk_addr=80300000\0" \
524 "u-boot=tqm834x/u-boot.bin\0" \
525 "load=tftp 200000 ${u-boot}\0" \
526 "update=protect off 80000000 +${filesize};" \
527 "era 80000000 +${filesize};" \
528 "cp.b 200000 80000000 ${filesize}\0" \
d8ab58b2 529 "upd=run load update\0" \
e6f2e902
MB
530 ""
531
532#define CONFIG_BOOTCOMMAND "run flash_self"
533
534/*
535 * JFFS2 partitions
536 */
537/* mtdparts command line support */
68d7d651 538#define CONFIG_CMD_MTDPARTS
942556a9
SR
539#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
540#define CONFIG_FLASH_CFI_MTD
e6f2e902
MB
541#define MTDIDS_DEFAULT "nor0=TQM834x-0"
542
543/* default mtd partition table */
a877004d 544#define MTDPARTS_DEFAULT "mtdparts=TQM834x-0:256k(u-boot),256k(env),"\
e6f2e902
MB
545 "1m(kernel),2m(initrd),"\
546 "-(user);"\
547
548#endif /* __CONFIG_H */
This page took 0.314571 seconds and 4 git commands to generate.