]>
Commit | Line | Data |
---|---|---|
2f78eae5 YS |
1 | /* |
2 | * LayerScape Internal Memory Map | |
3 | * | |
4 | * Copyright 2014 Freescale Semiconductor, Inc. | |
5 | * | |
6 | * SPDX-License-Identifier: GPL-2.0+ | |
7 | */ | |
8 | ||
9f3183d2 | 9 | #ifndef __ARCH_FSL_LSCH3_IMMAP_H_ |
2f78eae5 YS |
10 | #define __ARCH_FSL_LSCH3_IMMAP_H_ |
11 | ||
9f3183d2 MH |
12 | #define CONFIG_SYS_IMMR 0x01000000 |
13 | #define CONFIG_SYS_FSL_DDR_ADDR (CONFIG_SYS_IMMR + 0x00080000) | |
14 | #define CONFIG_SYS_FSL_DDR2_ADDR (CONFIG_SYS_IMMR + 0x00090000) | |
15 | #define CONFIG_SYS_FSL_DDR3_ADDR 0x08210000 | |
16 | #define CONFIG_SYS_FSL_GUTS_ADDR (CONFIG_SYS_IMMR + 0x00E00000) | |
17 | #define CONFIG_SYS_FSL_PMU_ADDR (CONFIG_SYS_IMMR + 0x00E30000) | |
18 | #define CONFIG_SYS_FSL_RST_ADDR (CONFIG_SYS_IMMR + 0x00E60000) | |
19 | #define CONFIG_SYS_FSL_CH3_CLK_GRPA_ADDR (CONFIG_SYS_IMMR + 0x00300000) | |
20 | #define CONFIG_SYS_FSL_CH3_CLK_GRPB_ADDR (CONFIG_SYS_IMMR + 0x00310000) | |
21 | #define CONFIG_SYS_FSL_CH3_CLK_CTRL_ADDR (CONFIG_SYS_IMMR + 0x00370000) | |
22 | #define CONFIG_SYS_FSL_ESDHC_ADDR (CONFIG_SYS_IMMR + 0x01140000) | |
23 | #define CONFIG_SYS_IFC_ADDR (CONFIG_SYS_IMMR + 0x01240000) | |
24 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x011C0500) | |
25 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x011C0600) | |
26 | #define CONFIG_SYS_FSL_TIMER_ADDR 0x023d0000 | |
27 | #define CONFIG_SYS_FSL_PMU_CLTBENR (CONFIG_SYS_FSL_PMU_ADDR + \ | |
28 | 0x18A0) | |
a758177f | 29 | #define FSL_PMU_PCTBENR_OFFSET (CONFIG_SYS_FSL_PMU_ADDR + 0x8A0) |
9f3183d2 MH |
30 | |
31 | #define CONFIG_SYS_FSL_WRIOP1_ADDR (CONFIG_SYS_IMMR + 0x7B80000) | |
32 | #define CONFIG_SYS_FSL_WRIOP1_MDIO1 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x16000) | |
33 | #define CONFIG_SYS_FSL_WRIOP1_MDIO2 (CONFIG_SYS_FSL_WRIOP1_ADDR + 0x17000) | |
34 | #define CONFIG_SYS_FSL_LSCH3_SERDES_ADDR (CONFIG_SYS_IMMR + 0xEA0000) | |
35 | ||
36 | /* SP (Cortex-A5) related */ | |
37 | #define CONFIG_SYS_FSL_SP_ADDR (CONFIG_SYS_IMMR + 0x00F00000) | |
38 | #define CONFIG_SYS_FSL_SP_VSG_GIC_ADDR (CONFIG_SYS_FSL_SP_ADDR) | |
39 | #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR1 (CONFIG_SYS_FSL_SP_ADDR) | |
40 | #define CONFIG_SYS_FSL_SP_VSG_GIC_VIGR2 \ | |
41 | (CONFIG_SYS_FSL_SP_ADDR + 0x0008) | |
42 | #define CONFIG_SYS_FSL_SP_LOOPBACK_DUART \ | |
43 | (CONFIG_SYS_FSL_SP_ADDR + 0x1000) | |
44 | ||
45 | #define CONFIG_SYS_FSL_DCSR_DDR_ADDR 0x70012c000ULL | |
46 | #define CONFIG_SYS_FSL_DCSR_DDR2_ADDR 0x70012d000ULL | |
47 | #define CONFIG_SYS_FSL_DCSR_DDR3_ADDR 0x700132000ULL | |
48 | #define CONFIG_SYS_FSL_DCSR_DDR4_ADDR 0x700133000ULL | |
49 | ||
50 | #define I2C1_BASE_ADDR (CONFIG_SYS_IMMR + 0x01000000) | |
51 | #define I2C2_BASE_ADDR (CONFIG_SYS_IMMR + 0x01010000) | |
52 | #define I2C3_BASE_ADDR (CONFIG_SYS_IMMR + 0x01020000) | |
53 | #define I2C4_BASE_ADDR (CONFIG_SYS_IMMR + 0x01030000) | |
54 | ||
44937214 PK |
55 | #define CONFIG_SYS_LS2080A_XHCI_USB1_ADDR (CONFIG_SYS_IMMR + 0x02100000) |
56 | #define CONFIG_SYS_LS2080A_XHCI_USB2_ADDR (CONFIG_SYS_IMMR + 0x02110000) | |
9f3183d2 MH |
57 | |
58 | /* TZ Address Space Controller Definitions */ | |
59 | #define TZASC1_BASE 0x01100000 /* as per CCSR map. */ | |
60 | #define TZASC2_BASE 0x01110000 /* as per CCSR map. */ | |
61 | #define TZASC3_BASE 0x01120000 /* as per CCSR map. */ | |
62 | #define TZASC4_BASE 0x01130000 /* as per CCSR map. */ | |
63 | #define TZASC_BUILD_CONFIG_REG(x) ((TZASC1_BASE + (x * 0x10000))) | |
64 | #define TZASC_ACTION_REG(x) ((TZASC1_BASE + (x * 0x10000)) + 0x004) | |
65 | #define TZASC_GATE_KEEPER(x) ((TZASC1_BASE + (x * 0x10000)) + 0x008) | |
66 | #define TZASC_REGION_BASE_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x100) | |
67 | #define TZASC_REGION_BASE_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x104) | |
68 | #define TZASC_REGION_TOP_LOW_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x108) | |
69 | #define TZASC_REGION_TOP_HIGH_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x10C) | |
70 | #define TZASC_REGION_ATTRIBUTES_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x110) | |
71 | #define TZASC_REGION_ID_ACCESS_0(x) ((TZASC1_BASE + (x * 0x10000)) + 0x114) | |
72 | ||
989c5f0a TY |
73 | /* SATA */ |
74 | #define AHCI_BASE_ADDR1 (CONFIG_SYS_IMMR + 0x02200000) | |
75 | #define AHCI_BASE_ADDR2 (CONFIG_SYS_IMMR + 0x02210000) | |
76 | ||
3808190a SJ |
77 | /* SFP */ |
78 | #define CONFIG_SYS_SFP_ADDR (CONFIG_SYS_IMMR + 0x00e80200) | |
79 | ||
2827d647 | 80 | /* SEC */ |
e99d7193 AP |
81 | #define CONFIG_SYS_FSL_SEC_OFFSET 0x07000000ull |
82 | #define CONFIG_SYS_FSL_JR0_OFFSET 0x07010000ull | |
83 | #define CONFIG_SYS_FSL_SEC_ADDR \ | |
84 | (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_SEC_OFFSET) | |
85 | #define CONFIG_SYS_FSL_JR0_ADDR \ | |
86 | (CONFIG_SYS_IMMR + CONFIG_SYS_FSL_JR0_OFFSET) | |
2827d647 SJ |
87 | |
88 | /* Security Monitor */ | |
89 | #define CONFIG_SYS_SEC_MON_ADDR (CONFIG_SYS_IMMR + 0x00e90000) | |
90 | ||
4a97a0c9 SJ |
91 | /* MMU 500 */ |
92 | #define SMMU_SCR0 (SMMU_BASE + 0x0) | |
93 | #define SMMU_SCR1 (SMMU_BASE + 0x4) | |
94 | #define SMMU_SCR2 (SMMU_BASE + 0x8) | |
95 | #define SMMU_SACR (SMMU_BASE + 0x10) | |
96 | #define SMMU_IDR0 (SMMU_BASE + 0x20) | |
97 | #define SMMU_IDR1 (SMMU_BASE + 0x24) | |
98 | ||
99 | #define SMMU_NSCR0 (SMMU_BASE + 0x400) | |
100 | #define SMMU_NSCR2 (SMMU_BASE + 0x408) | |
101 | #define SMMU_NSACR (SMMU_BASE + 0x410) | |
102 | ||
103 | #define SCR0_CLIENTPD_MASK 0x00000001 | |
104 | #define SCR0_USFCFG_MASK 0x00000400 | |
105 | ||
2827d647 | 106 | |
9f3183d2 MH |
107 | /* PCIe */ |
108 | #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_IMMR + 0x2400000) | |
109 | #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_IMMR + 0x2500000) | |
110 | #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_IMMR + 0x2600000) | |
111 | #define CONFIG_SYS_PCIE4_ADDR (CONFIG_SYS_IMMR + 0x2700000) | |
112 | #define CONFIG_SYS_PCIE1_PHYS_ADDR 0x1000000000ULL | |
113 | #define CONFIG_SYS_PCIE2_PHYS_ADDR 0x1200000000ULL | |
114 | #define CONFIG_SYS_PCIE3_PHYS_ADDR 0x1400000000ULL | |
115 | #define CONFIG_SYS_PCIE4_PHYS_ADDR 0x1600000000ULL | |
af523a0d MH |
116 | /* LUT registers */ |
117 | #define PCIE_LUT_BASE 0x80000 | |
118 | #define PCIE_LUT_LCTRL0 0x7F8 | |
119 | #define PCIE_LUT_DBG 0x7FC | |
7e7e1264 SY |
120 | #define PCIE_LUT_UDR(n) (0x800 + (n) * 8) |
121 | #define PCIE_LUT_LDR(n) (0x804 + (n) * 8) | |
122 | #define PCIE_LUT_ENABLE (1 << 31) | |
123 | #define PCIE_LUT_ENTRY_COUNT 32 | |
9f3183d2 MH |
124 | |
125 | /* Device Configuration */ | |
126 | #define DCFG_BASE 0x01e00000 | |
127 | #define DCFG_PORSR1 0x000 | |
128 | #define DCFG_PORSR1_RCW_SRC 0xff800000 | |
129 | #define DCFG_PORSR1_RCW_SRC_NOR 0x12f00000 | |
130 | #define DCFG_RCWSR13 0x130 | |
131 | #define DCFG_RCWSR13_DSPI (0 << 8) | |
132 | ||
133 | #define DCFG_DCSR_BASE 0X700100000ULL | |
134 | #define DCFG_DCSR_PORCR1 0x000 | |
135 | ||
abc7d0f7 SX |
136 | /* Interrupt Sampling Control */ |
137 | #define ISC_BASE 0x01F70000 | |
138 | #define IRQCR_OFFSET 0x14 | |
139 | ||
9f3183d2 MH |
140 | /* Supplemental Configuration */ |
141 | #define SCFG_BASE 0x01fc0000 | |
142 | #define SCFG_USB3PRM1CR 0x000 | |
916d9f09 | 143 | #define SCFG_QSPICLKCTLR 0x10 |
9f3183d2 MH |
144 | |
145 | #define TP_ITYP_AV 0x00000001 /* Initiator available */ | |
146 | #define TP_ITYP_TYPE(x) (((x) & 0x6) >> 1) /* Initiator Type */ | |
147 | #define TP_ITYP_TYPE_ARM 0x0 | |
148 | #define TP_ITYP_TYPE_PPC 0x1 /* PowerPC */ | |
149 | #define TP_ITYP_TYPE_OTHER 0x2 /* StarCore DSP */ | |
150 | #define TP_ITYP_TYPE_HA 0x3 /* HW Accelerator */ | |
151 | #define TP_ITYP_THDS(x) (((x) & 0x18) >> 3) /* # threads */ | |
152 | #define TP_ITYP_VER(x) (((x) & 0xe0) >> 5) /* Initiator Version */ | |
153 | #define TY_ITYP_VER_A7 0x1 | |
154 | #define TY_ITYP_VER_A53 0x2 | |
155 | #define TY_ITYP_VER_A57 0x3 | |
156 | ||
157 | #define TP_CLUSTER_EOC 0x80000000 /* end of clusters */ | |
158 | #define TP_CLUSTER_INIT_MASK 0x0000003f /* initiator mask */ | |
159 | #define TP_INIT_PER_CLUSTER 4 | |
2f78eae5 YS |
160 | /* This is chassis generation 3 */ |
161 | ||
162 | struct sys_info { | |
163 | unsigned long freq_processor[CONFIG_MAX_CPUS]; | |
164 | unsigned long freq_systembus; | |
165 | unsigned long freq_ddrbus; | |
44937214 | 166 | #ifdef CONFIG_SYS_FSL_HAS_DP_DDR |
b87e6f88 | 167 | unsigned long freq_ddrbus2; |
44937214 | 168 | #endif |
2f78eae5 YS |
169 | unsigned long freq_localbus; |
170 | unsigned long freq_qe; | |
171 | #ifdef CONFIG_SYS_DPAA_FMAN | |
172 | unsigned long freq_fman[CONFIG_SYS_NUM_FMAN]; | |
173 | #endif | |
174 | #ifdef CONFIG_SYS_DPAA_QBMAN | |
175 | unsigned long freq_qman; | |
176 | #endif | |
177 | #ifdef CONFIG_SYS_DPAA_PME | |
178 | unsigned long freq_pme; | |
179 | #endif | |
180 | }; | |
181 | ||
182 | /* Global Utilities Block */ | |
183 | struct ccsr_gur { | |
184 | u32 porsr1; /* POR status 1 */ | |
185 | u32 porsr2; /* POR status 2 */ | |
186 | u8 res_008[0x20-0x8]; | |
187 | u32 gpporcr1; /* General-purpose POR configuration */ | |
188 | u32 gpporcr2; /* General-purpose POR configuration 2 */ | |
ed2530d0 RH |
189 | #define FSL_CHASSIS3_DCFG_FUSESR_VID_SHIFT 25 |
190 | #define FSL_CHASSIS3_DCFG_FUSESR_VID_MASK 0x1F | |
191 | #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_SHIFT 20 | |
192 | #define FSL_CHASSIS3_DCFG_FUSESR_ALTVID_MASK 0x1F | |
2f78eae5 YS |
193 | u32 dcfg_fusesr; /* Fuse status register */ |
194 | u32 gpporcr3; | |
195 | u32 gpporcr4; | |
196 | u8 res_034[0x70-0x34]; | |
197 | u32 devdisr; /* Device disable control */ | |
198 | u32 devdisr2; /* Device disable control 2 */ | |
199 | u32 devdisr3; /* Device disable control 3 */ | |
200 | u32 devdisr4; /* Device disable control 4 */ | |
201 | u32 devdisr5; /* Device disable control 5 */ | |
202 | u32 devdisr6; /* Device disable control 6 */ | |
203 | u32 devdisr7; /* Device disable control 7 */ | |
9cc2c471 PK |
204 | #define FSL_CHASSIS3_DEVDISR2_DPMAC1 0x00000001 |
205 | #define FSL_CHASSIS3_DEVDISR2_DPMAC2 0x00000002 | |
206 | #define FSL_CHASSIS3_DEVDISR2_DPMAC3 0x00000004 | |
207 | #define FSL_CHASSIS3_DEVDISR2_DPMAC4 0x00000008 | |
208 | #define FSL_CHASSIS3_DEVDISR2_DPMAC5 0x00000010 | |
209 | #define FSL_CHASSIS3_DEVDISR2_DPMAC6 0x00000020 | |
210 | #define FSL_CHASSIS3_DEVDISR2_DPMAC7 0x00000040 | |
211 | #define FSL_CHASSIS3_DEVDISR2_DPMAC8 0x00000080 | |
212 | #define FSL_CHASSIS3_DEVDISR2_DPMAC9 0x00000100 | |
213 | #define FSL_CHASSIS3_DEVDISR2_DPMAC10 0x00000200 | |
214 | #define FSL_CHASSIS3_DEVDISR2_DPMAC11 0x00000400 | |
215 | #define FSL_CHASSIS3_DEVDISR2_DPMAC12 0x00000800 | |
216 | #define FSL_CHASSIS3_DEVDISR2_DPMAC13 0x00001000 | |
217 | #define FSL_CHASSIS3_DEVDISR2_DPMAC14 0x00002000 | |
218 | #define FSL_CHASSIS3_DEVDISR2_DPMAC15 0x00004000 | |
219 | #define FSL_CHASSIS3_DEVDISR2_DPMAC16 0x00008000 | |
220 | #define FSL_CHASSIS3_DEVDISR2_DPMAC17 0x00010000 | |
221 | #define FSL_CHASSIS3_DEVDISR2_DPMAC18 0x00020000 | |
222 | #define FSL_CHASSIS3_DEVDISR2_DPMAC19 0x00040000 | |
223 | #define FSL_CHASSIS3_DEVDISR2_DPMAC20 0x00080000 | |
224 | #define FSL_CHASSIS3_DEVDISR2_DPMAC21 0x00100000 | |
225 | #define FSL_CHASSIS3_DEVDISR2_DPMAC22 0x00200000 | |
226 | #define FSL_CHASSIS3_DEVDISR2_DPMAC23 0x00400000 | |
227 | #define FSL_CHASSIS3_DEVDISR2_DPMAC24 0x00800000 | |
2f78eae5 YS |
228 | u8 res_08c[0x90-0x8c]; |
229 | u32 coredisru; /* uppper portion for support of 64 cores */ | |
230 | u32 coredisrl; /* lower portion for support of 64 cores */ | |
231 | u8 res_098[0xa0-0x98]; | |
232 | u32 pvr; /* Processor version */ | |
233 | u32 svr; /* System version */ | |
234 | u32 mvr; /* Manufacturing version */ | |
235 | u8 res_0ac[0x100-0xac]; | |
236 | u32 rcwsr[32]; /* Reset control word status */ | |
237 | ||
238 | #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_SHIFT 2 | |
239 | #define FSL_CHASSIS3_RCWSR0_SYS_PLL_RAT_MASK 0x1f | |
240 | #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_SHIFT 10 | |
241 | #define FSL_CHASSIS3_RCWSR0_MEM_PLL_RAT_MASK 0x3f | |
b87e6f88 YS |
242 | #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_SHIFT 18 |
243 | #define FSL_CHASSIS3_RCWSR0_MEM2_PLL_RAT_MASK 0x3f | |
31d34c6c ML |
244 | #define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_MASK 0x00FF0000 |
245 | #define FSL_CHASSIS3_RCWSR28_SRDS1_PRTCL_SHIFT 16 | |
246 | #define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_MASK 0xFF000000 | |
247 | #define FSL_CHASSIS3_RCWSR28_SRDS2_PRTCL_SHIFT 24 | |
2827d647 SJ |
248 | #define RCW_SB_EN_REG_INDEX 9 |
249 | #define RCW_SB_EN_MASK 0x00000400 | |
31d34c6c | 250 | |
2f78eae5 YS |
251 | u8 res_180[0x200-0x180]; |
252 | u32 scratchrw[32]; /* Scratch Read/Write */ | |
253 | u8 res_280[0x300-0x280]; | |
254 | u32 scratchw1r[4]; /* Scratch Read (Write once) */ | |
255 | u8 res_310[0x400-0x310]; | |
256 | u32 bootlocptrl; /* Boot location pointer low-order addr */ | |
257 | u32 bootlocptrh; /* Boot location pointer high-order addr */ | |
258 | u8 res_408[0x500-0x408]; | |
259 | u8 res_500[0x740-0x500]; /* add more registers when needed */ | |
260 | u32 tp_ityp[64]; /* Topology Initiator Type Register */ | |
261 | struct { | |
262 | u32 upper; | |
263 | u32 lower; | |
264 | } tp_cluster[3]; /* Core Cluster n Topology Register */ | |
265 | u8 res_858[0x1000-0x858]; | |
266 | }; | |
267 | ||
2f78eae5 YS |
268 | |
269 | struct ccsr_clk_cluster_group { | |
270 | struct { | |
271 | u8 res_00[0x10]; | |
272 | u32 csr; | |
273 | u8 res_14[0x20-0x14]; | |
274 | } hwncsr[3]; | |
275 | u8 res_60[0x80-0x60]; | |
276 | struct { | |
277 | u32 gsr; | |
278 | u8 res_84[0xa0-0x84]; | |
279 | } pllngsr[3]; | |
280 | u8 res_e0[0x100-0xe0]; | |
281 | }; | |
282 | ||
283 | struct ccsr_clk_ctrl { | |
284 | struct { | |
285 | u32 csr; /* core cluster n clock control status */ | |
286 | u8 res_04[0x20-0x04]; | |
287 | } clkcncsr[8]; | |
288 | }; | |
40f8dec5 YS |
289 | |
290 | struct ccsr_reset { | |
291 | u32 rstcr; /* 0x000 */ | |
292 | u32 rstcrsp; /* 0x004 */ | |
293 | u8 res_008[0x10-0x08]; /* 0x008 */ | |
294 | u32 rstrqmr1; /* 0x010 */ | |
295 | u32 rstrqmr2; /* 0x014 */ | |
296 | u32 rstrqsr1; /* 0x018 */ | |
297 | u32 rstrqsr2; /* 0x01c */ | |
298 | u32 rstrqwdtmrl; /* 0x020 */ | |
299 | u32 rstrqwdtmru; /* 0x024 */ | |
300 | u8 res_028[0x30-0x28]; /* 0x028 */ | |
301 | u32 rstrqwdtsrl; /* 0x030 */ | |
302 | u32 rstrqwdtsru; /* 0x034 */ | |
303 | u8 res_038[0x60-0x38]; /* 0x038 */ | |
304 | u32 brrl; /* 0x060 */ | |
305 | u32 brru; /* 0x064 */ | |
306 | u8 res_068[0x80-0x68]; /* 0x068 */ | |
307 | u32 pirset; /* 0x080 */ | |
308 | u32 pirclr; /* 0x084 */ | |
309 | u8 res_088[0x90-0x88]; /* 0x088 */ | |
310 | u32 brcorenbr; /* 0x090 */ | |
311 | u8 res_094[0x100-0x94]; /* 0x094 */ | |
312 | u32 rcw_reqr; /* 0x100 */ | |
313 | u32 rcw_completion; /* 0x104 */ | |
314 | u8 res_108[0x110-0x108]; /* 0x108 */ | |
315 | u32 pbi_reqr; /* 0x110 */ | |
316 | u32 pbi_completion; /* 0x114 */ | |
317 | u8 res_118[0xa00-0x118]; /* 0x118 */ | |
318 | u32 qmbm_warmrst; /* 0xa00 */ | |
319 | u32 soc_warmrst; /* 0xa04 */ | |
320 | u8 res_a08[0xbf8-0xa08]; /* 0xa08 */ | |
321 | u32 ip_rev1; /* 0xbf8 */ | |
322 | u32 ip_rev2; /* 0xbfc */ | |
323 | }; | |
9f3183d2 | 324 | #endif /* __ARCH_FSL_LSCH3_IMMAP_H_ */ |