]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
14aa71e6 LY |
2 | /* |
3 | * Copyright 2010-2011 Freescale Semiconductor, Inc. | |
74014dfc | 4 | * Copyright 2020 NXP |
14aa71e6 LY |
5 | */ |
6 | ||
7 | /* | |
8 | * QorIQ RDB boards configuration file | |
9 | */ | |
10 | #ifndef __CONFIG_H | |
11 | #define __CONFIG_H | |
12 | ||
1af3c7f4 SG |
13 | #include <linux/stringify.h> |
14 | ||
aa14620c | 15 | #if defined(CONFIG_TARGET_P1020RDB_PC) |
e2c91b95 | 16 | #define CONFIG_BOARDNAME "P1020RDB-PC" |
14aa71e6 | 17 | #define CONFIG_NAND_FSL_ELBC |
14aa71e6 LY |
18 | #define CONFIG_VSC7385_ENET |
19 | #define CONFIG_SLIC | |
20 | #define __SW_BOOT_MASK 0x03 | |
21 | #define __SW_BOOT_NOR 0x5c | |
22 | #define __SW_BOOT_SPI 0x1c | |
23 | #define __SW_BOOT_SD 0x9c | |
24 | #define __SW_BOOT_NAND 0xec | |
25 | #define __SW_BOOT_PCIE 0x6c | |
13d1143f | 26 | #define CONFIG_SYS_L2_SIZE (256 << 10) |
14aa71e6 LY |
27 | #endif |
28 | ||
45fdb627 HZ |
29 | /* |
30 | * P1020RDB-PD board has user selectable switches for evaluating different | |
31 | * frequency and boot options for the P1020 device. The table that | |
32 | * follow describe the available options. The front six binary number was in | |
33 | * accordance with SW3[1:6]. | |
34 | * 111101 533 533 267 667 NOR Core0 boot; Core1 hold-off | |
35 | * 101101 667 667 333 667 NOR Core0 boot; Core1 hold-off | |
36 | * 011001 800 800 400 667 NOR Core0 boot; Core1 hold-off | |
37 | * 001001 800 800 400 667 SD/MMC Core0 boot; Core1 hold-off | |
38 | * 001101 800 800 400 667 SPI Core0 boot; Core1 hold-off | |
39 | * 010001 800 800 400 667 NAND Core0 boot; Core1 hold-off | |
40 | * 011101 800 800 400 667 PCIe-2 Core0 boot; Core1 hold-off | |
41 | */ | |
f404b66c | 42 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
45fdb627 HZ |
43 | #define CONFIG_BOARDNAME "P1020RDB-PD" |
44 | #define CONFIG_NAND_FSL_ELBC | |
45fdb627 HZ |
45 | #define CONFIG_VSC7385_ENET |
46 | #define CONFIG_SLIC | |
47 | #define __SW_BOOT_MASK 0x03 | |
48 | #define __SW_BOOT_NOR 0x64 | |
49 | #define __SW_BOOT_SPI 0x34 | |
50 | #define __SW_BOOT_SD 0x24 | |
51 | #define __SW_BOOT_NAND 0x44 | |
52 | #define __SW_BOOT_PCIE 0x74 | |
53 | #define CONFIG_SYS_L2_SIZE (256 << 10) | |
94b383e7 YL |
54 | /* |
55 | * Dynamic MTD Partition support with mtdparts | |
56 | */ | |
45fdb627 HZ |
57 | #endif |
58 | ||
8435aa77 YS |
59 | #if defined(CONFIG_TARGET_P2020RDB) |
60 | #define CONFIG_BOARDNAME "P2020RDB-PC" | |
14aa71e6 | 61 | #define CONFIG_NAND_FSL_ELBC |
14aa71e6 LY |
62 | #define CONFIG_VSC7385_ENET |
63 | #define __SW_BOOT_MASK 0x03 | |
64 | #define __SW_BOOT_NOR 0xc8 | |
65 | #define __SW_BOOT_SPI 0x28 | |
66 | #define __SW_BOOT_SD 0x68 /* or 0x18 */ | |
67 | #define __SW_BOOT_NAND 0xe8 | |
68 | #define __SW_BOOT_PCIE 0xa8 | |
13d1143f | 69 | #define CONFIG_SYS_L2_SIZE (512 << 10) |
94b383e7 YL |
70 | /* |
71 | * Dynamic MTD Partition support with mtdparts | |
72 | */ | |
13d1143f SW |
73 | #endif |
74 | ||
14aa71e6 | 75 | #ifdef CONFIG_SDCARD |
3e6e6983 YZ |
76 | #define CONFIG_SPL_FLUSH_IMAGE |
77 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
ee4d6511 YZ |
78 | #define CONFIG_SPL_PAD_TO 0x20000 |
79 | #define CONFIG_SPL_MAX_SIZE (128 * 1024) | |
e222b1f3 | 80 | #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10) |
3e6e6983 YZ |
81 | #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000) |
82 | #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000) | |
ee4d6511 | 83 | #define CONFIG_SYS_MMC_U_BOOT_OFFS (128 << 10) |
3e6e6983 | 84 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
3e6e6983 YZ |
85 | #ifdef CONFIG_SPL_BUILD |
86 | #define CONFIG_SPL_COMMON_INIT_DDR | |
87 | #endif | |
14aa71e6 LY |
88 | #endif |
89 | ||
90 | #ifdef CONFIG_SPIFLASH | |
d34e5624 YZ |
91 | #define CONFIG_SPL_SPI_FLASH_MINIMAL |
92 | #define CONFIG_SPL_FLUSH_IMAGE | |
93 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
ee4d6511 YZ |
94 | #define CONFIG_SPL_PAD_TO 0x20000 |
95 | #define CONFIG_SPL_MAX_SIZE (128 * 1024) | |
e222b1f3 | 96 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10) |
d34e5624 YZ |
97 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000) |
98 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000) | |
ee4d6511 | 99 | #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (128 << 10) |
d34e5624 | 100 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
d34e5624 YZ |
101 | #ifdef CONFIG_SPL_BUILD |
102 | #define CONFIG_SPL_COMMON_INIT_DDR | |
103 | #endif | |
14aa71e6 LY |
104 | #endif |
105 | ||
88718be3 | 106 | #ifdef CONFIG_MTD_RAW_NAND |
62c6ef33 | 107 | #ifdef CONFIG_TPL_BUILD |
62c6ef33 | 108 | #define CONFIG_SPL_FLUSH_IMAGE |
62c6ef33 | 109 | #define CONFIG_SPL_NAND_INIT |
62c6ef33 YZ |
110 | #define CONFIG_SPL_COMMON_INIT_DDR |
111 | #define CONFIG_SPL_MAX_SIZE (128 << 10) | |
a6d6812a | 112 | #define CONFIG_TPL_TEXT_BASE 0xf8f81000 |
62c6ef33 | 113 | #define CONFIG_SYS_MPC85XX_NO_RESETVEC |
e222b1f3 | 114 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10) |
62c6ef33 YZ |
115 | #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000) |
116 | #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000) | |
117 | #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10) | |
118 | #elif defined(CONFIG_SPL_BUILD) | |
a796e72c | 119 | #define CONFIG_SPL_INIT_MINIMAL |
a796e72c SW |
120 | #define CONFIG_SPL_FLUSH_IMAGE |
121 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
6113d3f2 | 122 | #define CONFIG_SPL_MAX_SIZE 4096 |
62c6ef33 YZ |
123 | #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10) |
124 | #define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000 | |
125 | #define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000 | |
126 | #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10) | |
127 | #endif /* not CONFIG_TPL_BUILD */ | |
128 | ||
129 | #define CONFIG_SPL_PAD_TO 0x20000 | |
130 | #define CONFIG_TPL_PAD_TO 0x20000 | |
131 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" | |
14aa71e6 LY |
132 | #endif |
133 | ||
14aa71e6 LY |
134 | #ifndef CONFIG_RESET_VECTOR_ADDRESS |
135 | #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc | |
136 | #endif | |
137 | ||
138 | #ifndef CONFIG_SYS_MONITOR_BASE | |
a6d6812a TR |
139 | #ifdef CONFIG_TPL_BUILD |
140 | #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE | |
141 | #elif defined(CONFIG_SPL_BUILD) | |
a796e72c SW |
142 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE |
143 | #else | |
14aa71e6 LY |
144 | #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */ |
145 | #endif | |
a796e72c | 146 | #endif |
14aa71e6 | 147 | |
b38eaec5 RD |
148 | #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */ |
149 | #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */ | |
14aa71e6 LY |
150 | #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */ |
151 | ||
14aa71e6 | 152 | #define CONFIG_SYS_SATA_MAX_DEVICE 2 |
14aa71e6 LY |
153 | #define CONFIG_LBA48 |
154 | ||
8435aa77 | 155 | #if defined(CONFIG_TARGET_P2020RDB) |
14aa71e6 LY |
156 | #define CONFIG_SYS_CLK_FREQ 100000000 |
157 | #else | |
158 | #define CONFIG_SYS_CLK_FREQ 66666666 | |
159 | #endif | |
14aa71e6 LY |
160 | |
161 | #define CONFIG_HWCONFIG | |
162 | /* | |
163 | * These can be toggled for performance analysis, otherwise use default. | |
164 | */ | |
165 | #define CONFIG_L2_CACHE | |
166 | #define CONFIG_BTB | |
167 | ||
14aa71e6 | 168 | #define CONFIG_ENABLE_36BIT_PHYS |
14aa71e6 | 169 | |
14aa71e6 LY |
170 | #define CONFIG_SYS_CCSRBAR 0xffe00000 |
171 | #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR | |
172 | ||
173 | /* IN case of NAND bootloader relocate CCSRBAR in RAMboot code not in the 4k | |
174 | SPL code*/ | |
a796e72c | 175 | #ifdef CONFIG_SPL_BUILD |
14aa71e6 LY |
176 | #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE |
177 | #endif | |
178 | ||
179 | /* DDR Setup */ | |
1ba62f10 | 180 | #define CONFIG_SYS_DDR_RAW_TIMING |
14aa71e6 LY |
181 | #define CONFIG_SYS_SPD_BUS_NUM 1 |
182 | #define SPD_EEPROM_ADDRESS 0x52 | |
14aa71e6 | 183 | |
53e3096c | 184 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
14aa71e6 LY |
185 | #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_2G |
186 | #define CONFIG_CHIP_SELECTS_PER_CTRL 2 | |
187 | #else | |
188 | #define CONFIG_SYS_SDRAM_SIZE_LAW LAW_SIZE_1G | |
189 | #define CONFIG_CHIP_SELECTS_PER_CTRL 1 | |
190 | #endif | |
191 | #define CONFIG_SYS_SDRAM_SIZE (1u << (CONFIG_SYS_SDRAM_SIZE_LAW - 19)) | |
192 | #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 | |
193 | #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE | |
194 | ||
14aa71e6 LY |
195 | #define CONFIG_DIMM_SLOTS_PER_CTLR 1 |
196 | ||
197 | /* Default settings for DDR3 */ | |
8435aa77 | 198 | #ifndef CONFIG_TARGET_P2020RDB |
14aa71e6 LY |
199 | #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f |
200 | #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302 | |
201 | #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000 | |
202 | #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007f | |
203 | #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302 | |
204 | #define CONFIG_SYS_DDR_CS1_CONFIG_2 0x00000000 | |
205 | ||
206 | #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef | |
207 | #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000 | |
208 | #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000 | |
209 | #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000 | |
210 | ||
211 | #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600 | |
212 | #define CONFIG_SYS_DDR_WRLVL_CONTROL 0x8655A608 | |
213 | #define CONFIG_SYS_DDR_SR_CNTR 0x00000000 | |
214 | #define CONFIG_SYS_DDR_RCW_1 0x00000000 | |
215 | #define CONFIG_SYS_DDR_RCW_2 0x00000000 | |
216 | #define CONFIG_SYS_DDR_CONTROL 0xC70C0000 /* Type = DDR3 */ | |
217 | #define CONFIG_SYS_DDR_CONTROL_2 0x04401050 | |
218 | #define CONFIG_SYS_DDR_TIMING_4 0x00220001 | |
219 | #define CONFIG_SYS_DDR_TIMING_5 0x03402400 | |
220 | ||
221 | #define CONFIG_SYS_DDR_TIMING_3 0x00020000 | |
222 | #define CONFIG_SYS_DDR_TIMING_0 0x00330004 | |
223 | #define CONFIG_SYS_DDR_TIMING_1 0x6f6B4846 | |
224 | #define CONFIG_SYS_DDR_TIMING_2 0x0FA8C8CF | |
225 | #define CONFIG_SYS_DDR_CLK_CTRL 0x03000000 | |
226 | #define CONFIG_SYS_DDR_MODE_1 0x40461520 | |
227 | #define CONFIG_SYS_DDR_MODE_2 0x8000c000 | |
228 | #define CONFIG_SYS_DDR_INTERVAL 0x0C300000 | |
229 | #endif | |
230 | ||
14aa71e6 LY |
231 | /* |
232 | * Memory map | |
233 | * | |
d674bccf | 234 | * 0x0000_0000 0x7fff_ffff DDR Up to 2GB cacheable |
14aa71e6 | 235 | * 0x8000_0000 0xdfff_ffff PCI Express Mem 1.5G non-cacheable(PCIe * 3) |
d674bccf | 236 | * 0xec00_0000 0xefff_ffff NOR flash Up to 64M non-cacheable CS0/1 |
13d1143f SW |
237 | * 0xf8f8_0000 0xf8ff_ffff L2 SRAM Up to 512K cacheable |
238 | * (early boot only) | |
d674bccf SW |
239 | * 0xff80_0000 0xff80_7fff NAND flash 32K non-cacheable CS1/0 |
240 | * 0xff98_0000 0xff98_ffff PMC 64K non-cacheable CS2 | |
241 | * 0xffa0_0000 0xffaf_ffff CPLD 1M non-cacheable CS3 | |
242 | * 0xffb0_0000 0xffbf_ffff VSC7385 switch 1M non-cacheable CS2 | |
14aa71e6 | 243 | * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable |
d674bccf | 244 | * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable |
d674bccf | 245 | * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable |
14aa71e6 LY |
246 | */ |
247 | ||
14aa71e6 LY |
248 | /* |
249 | * Local Bus Definitions | |
250 | */ | |
53e3096c | 251 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
14aa71e6 LY |
252 | #define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */ |
253 | #define CONFIG_SYS_FLASH_BASE 0xec000000 | |
14aa71e6 LY |
254 | #else |
255 | #define CONFIG_SYS_MAX_FLASH_SECT 128 /* 16M */ | |
256 | #define CONFIG_SYS_FLASH_BASE 0xef000000 | |
257 | #endif | |
258 | ||
14aa71e6 LY |
259 | #ifdef CONFIG_PHYS_64BIT |
260 | #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE) | |
261 | #else | |
262 | #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE | |
263 | #endif | |
264 | ||
7ee41107 | 265 | #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \ |
14aa71e6 LY |
266 | | BR_PS_16 | BR_V) |
267 | ||
268 | #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7 | |
269 | ||
270 | #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS} | |
271 | #define CONFIG_SYS_FLASH_QUIET_TEST | |
272 | #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */ | |
273 | ||
274 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */ | |
275 | ||
276 | #undef CONFIG_SYS_FLASH_CHECKSUM | |
277 | #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */ | |
278 | #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */ | |
279 | ||
14aa71e6 | 280 | #define CONFIG_SYS_FLASH_EMPTY_INFO |
14aa71e6 LY |
281 | |
282 | /* Nand Flash */ | |
283 | #ifdef CONFIG_NAND_FSL_ELBC | |
284 | #define CONFIG_SYS_NAND_BASE 0xff800000 | |
285 | #ifdef CONFIG_PHYS_64BIT | |
286 | #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull | |
287 | #else | |
288 | #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE | |
289 | #endif | |
290 | ||
291 | #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE } | |
292 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
f404b66c | 293 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
45fdb627 HZ |
294 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) |
295 | #else | |
14aa71e6 | 296 | #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024) |
45fdb627 | 297 | #endif |
14aa71e6 | 298 | |
7ee41107 | 299 | #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \ |
14aa71e6 LY |
300 | | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \ |
301 | | BR_PS_8 /* Port Size = 8 bit */ \ | |
302 | | BR_MS_FCM /* MSEL = FCM */ \ | |
303 | | BR_V) /* valid */ | |
f404b66c | 304 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
45fdb627 HZ |
305 | #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB \ |
306 | | OR_FCM_PGS /* Large Page*/ \ | |
307 | | OR_FCM_CSCT \ | |
308 | | OR_FCM_CST \ | |
309 | | OR_FCM_CHT \ | |
310 | | OR_FCM_SCY_1 \ | |
311 | | OR_FCM_TRLX \ | |
312 | | OR_FCM_EHTR) | |
313 | #else | |
14aa71e6 LY |
314 | #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_32KB /* small page */ \ |
315 | | OR_FCM_CSCT \ | |
316 | | OR_FCM_CST \ | |
317 | | OR_FCM_CHT \ | |
318 | | OR_FCM_SCY_1 \ | |
319 | | OR_FCM_TRLX \ | |
320 | | OR_FCM_EHTR) | |
45fdb627 | 321 | #endif |
14aa71e6 LY |
322 | #endif /* CONFIG_NAND_FSL_ELBC */ |
323 | ||
14aa71e6 LY |
324 | #define CONFIG_SYS_INIT_RAM_LOCK |
325 | #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */ | |
326 | #ifdef CONFIG_PHYS_64BIT | |
327 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf | |
328 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR | |
329 | /* The assembler doesn't like typecast */ | |
330 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \ | |
331 | ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \ | |
332 | CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW) | |
333 | #else | |
334 | /* Initial L1 address */ | |
335 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR | |
336 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0 | |
337 | #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS | |
338 | #endif | |
339 | /* Size of used area in RAM */ | |
340 | #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 | |
341 | ||
342 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ | |
343 | GENERATED_GBL_DATA_SIZE) | |
344 | #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET | |
345 | ||
9307cbab | 346 | #define CONFIG_SYS_MONITOR_LEN (768 * 1024) |
14aa71e6 LY |
347 | #define CONFIG_SYS_MALLOC_LEN (1024 * 1024)/* Reserved for malloc */ |
348 | ||
349 | #define CONFIG_SYS_CPLD_BASE 0xffa00000 | |
350 | #ifdef CONFIG_PHYS_64BIT | |
351 | #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffa00000ull | |
352 | #else | |
353 | #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE | |
354 | #endif | |
355 | /* CPLD config size: 1Mb */ | |
356 | #define CONFIG_CPLD_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) | \ | |
357 | BR_PS_8 | BR_V) | |
358 | #define CONFIG_CPLD_OR_PRELIM (0xfff009f7) | |
359 | ||
360 | #define CONFIG_SYS_PMC_BASE 0xff980000 | |
361 | #define CONFIG_SYS_PMC_BASE_PHYS CONFIG_SYS_PMC_BASE | |
362 | #define CONFIG_PMC_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_PMC_BASE_PHYS) | \ | |
363 | BR_PS_8 | BR_V) | |
364 | #define CONFIG_PMC_OR_PRELIM (OR_AM_64KB | OR_GPCM_CSNT | OR_GPCM_XACS | \ | |
365 | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR | \ | |
366 | OR_GPCM_EAD) | |
367 | ||
88718be3 | 368 | #ifdef CONFIG_MTD_RAW_NAND |
14aa71e6 LY |
369 | #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */ |
370 | #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ | |
371 | #define CONFIG_SYS_BR1_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ | |
372 | #define CONFIG_SYS_OR1_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ | |
373 | #else | |
374 | #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */ | |
375 | #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */ | |
376 | #ifdef CONFIG_NAND_FSL_ELBC | |
377 | #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Addr */ | |
378 | #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */ | |
379 | #endif | |
380 | #endif | |
381 | #define CONFIG_SYS_BR3_PRELIM CONFIG_CPLD_BR_PRELIM /* CPLD Base Address */ | |
382 | #define CONFIG_SYS_OR3_PRELIM CONFIG_CPLD_OR_PRELIM /* CPLD Options */ | |
383 | ||
14aa71e6 LY |
384 | /* Vsc7385 switch */ |
385 | #ifdef CONFIG_VSC7385_ENET | |
993c104d | 386 | #define __VSCFW_ADDR "vscfw_addr=ef000000" |
14aa71e6 LY |
387 | #define CONFIG_SYS_VSC7385_BASE 0xffb00000 |
388 | ||
389 | #ifdef CONFIG_PHYS_64BIT | |
390 | #define CONFIG_SYS_VSC7385_BASE_PHYS 0xfffb00000ull | |
391 | #else | |
392 | #define CONFIG_SYS_VSC7385_BASE_PHYS CONFIG_SYS_VSC7385_BASE | |
393 | #endif | |
394 | ||
395 | #define CONFIG_SYS_VSC7385_BR_PRELIM \ | |
396 | (BR_PHYS_ADDR(CONFIG_SYS_VSC7385_BASE_PHYS) | BR_PS_8 | BR_V) | |
397 | #define CONFIG_SYS_VSC7385_OR_PRELIM (OR_AM_128KB | OR_GPCM_CSNT | \ | |
398 | OR_GPCM_XACS | OR_GPCM_SCY_15 | OR_GPCM_SETA | \ | |
399 | OR_GPCM_TRLX | OR_GPCM_EHTR | OR_GPCM_EAD) | |
400 | ||
401 | #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_VSC7385_BR_PRELIM | |
402 | #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_VSC7385_OR_PRELIM | |
403 | ||
404 | /* The size of the VSC7385 firmware image */ | |
405 | #define CONFIG_VSC7385_IMAGE_SIZE 8192 | |
406 | #endif | |
407 | ||
3e6e6983 YZ |
408 | /* |
409 | * Config the L2 Cache as L2 SRAM | |
410 | */ | |
411 | #if defined(CONFIG_SPL_BUILD) | |
d34e5624 | 412 | #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH) |
3e6e6983 YZ |
413 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 |
414 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR | |
415 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) | |
416 | #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 | |
3e6e6983 | 417 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024) |
5a89fa92 | 418 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 116 * 1024) |
5a89fa92 | 419 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 148 * 1024) |
8435aa77 | 420 | #if defined(CONFIG_TARGET_P2020RDB) |
5a89fa92 YZ |
421 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (364 << 10) |
422 | #else | |
423 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (108 << 10) | |
424 | #endif | |
88718be3 | 425 | #elif defined(CONFIG_MTD_RAW_NAND) |
62c6ef33 YZ |
426 | #ifdef CONFIG_TPL_BUILD |
427 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 | |
428 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR | |
429 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) | |
430 | #define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000 | |
431 | #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024) | |
432 | #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024) | |
433 | #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10) | |
434 | #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024) | |
435 | #else | |
436 | #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000 | |
437 | #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR | |
438 | #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE) | |
439 | #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x2000) | |
440 | #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF) | |
441 | #endif /* CONFIG_TPL_BUILD */ | |
3e6e6983 YZ |
442 | #endif |
443 | #endif | |
444 | ||
14aa71e6 LY |
445 | /* Serial Port - controlled on board with jumper J8 |
446 | * open - index 2 | |
447 | * shorted - index 1 | |
448 | */ | |
14aa71e6 | 449 | #undef CONFIG_SERIAL_SOFTWARE_FIFO |
14aa71e6 LY |
450 | #define CONFIG_SYS_NS16550_SERIAL |
451 | #define CONFIG_SYS_NS16550_REG_SIZE 1 | |
452 | #define CONFIG_SYS_NS16550_CLK get_bus_freq(0) | |
3e6e6983 | 453 | #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL) |
14aa71e6 LY |
454 | #define CONFIG_NS16550_MIN_FUNCTIONS |
455 | #endif | |
456 | ||
457 | #define CONFIG_SYS_BAUDRATE_TABLE \ | |
458 | {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200} | |
459 | ||
460 | #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500) | |
461 | #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600) | |
462 | ||
14aa71e6 | 463 | /* I2C */ |
2147a169 | 464 | #if !CONFIG_IS_ENABLED(DM_I2C) |
00f792e0 | 465 | #define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} } |
74014dfc BL |
466 | #endif |
467 | ||
14aa71e6 LY |
468 | #define CONFIG_SYS_SPD_BUS_NUM 1 /* For rom_loc and flash bank */ |
469 | ||
470 | /* | |
471 | * I2C2 EEPROM | |
472 | */ | |
14aa71e6 LY |
473 | |
474 | #define CONFIG_RTC_PT7C4338 | |
475 | #define CONFIG_SYS_I2C_RTC_ADDR 0x68 | |
476 | #define CONFIG_SYS_I2C_PCA9557_ADDR 0x18 | |
477 | ||
478 | /* enable read and write access to EEPROM */ | |
14aa71e6 | 479 | |
14aa71e6 LY |
480 | #if defined(CONFIG_PCI) |
481 | /* | |
482 | * General PCI | |
483 | * Memory space is mapped 1-1, but I/O space must start from 0. | |
484 | */ | |
485 | ||
486 | /* controller 2, direct to uli, tgtid 2, Base address 9000 */ | |
14aa71e6 LY |
487 | #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000 |
488 | #ifdef CONFIG_PHYS_64BIT | |
14aa71e6 LY |
489 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull |
490 | #else | |
14aa71e6 LY |
491 | #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000 |
492 | #endif | |
14aa71e6 | 493 | #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000 |
14aa71e6 LY |
494 | #ifdef CONFIG_PHYS_64BIT |
495 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull | |
496 | #else | |
497 | #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000 | |
498 | #endif | |
14aa71e6 LY |
499 | |
500 | /* controller 1, Slot 2, tgtid 1, Base address a000 */ | |
14aa71e6 LY |
501 | #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000 |
502 | #ifdef CONFIG_PHYS_64BIT | |
14aa71e6 LY |
503 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull |
504 | #else | |
14aa71e6 LY |
505 | #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000 |
506 | #endif | |
14aa71e6 | 507 | #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000 |
14aa71e6 LY |
508 | #ifdef CONFIG_PHYS_64BIT |
509 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull | |
510 | #else | |
511 | #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000 | |
512 | #endif | |
c1e486e8 | 513 | |
14aa71e6 | 514 | #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */ |
14aa71e6 LY |
515 | #endif /* CONFIG_PCI */ |
516 | ||
517 | #if defined(CONFIG_TSEC_ENET) | |
14aa71e6 LY |
518 | #define CONFIG_TSEC1 |
519 | #define CONFIG_TSEC1_NAME "eTSEC1" | |
520 | #define CONFIG_TSEC2 | |
521 | #define CONFIG_TSEC2_NAME "eTSEC2" | |
522 | #define CONFIG_TSEC3 | |
523 | #define CONFIG_TSEC3_NAME "eTSEC3" | |
524 | ||
525 | #define TSEC1_PHY_ADDR 2 | |
526 | #define TSEC2_PHY_ADDR 0 | |
527 | #define TSEC3_PHY_ADDR 1 | |
528 | ||
529 | #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
530 | #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
531 | #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED) | |
532 | ||
533 | #define TSEC1_PHYIDX 0 | |
534 | #define TSEC2_PHYIDX 0 | |
535 | #define TSEC3_PHYIDX 0 | |
536 | ||
537 | #define CONFIG_ETHPRIME "eTSEC1" | |
538 | ||
14aa71e6 LY |
539 | #define CONFIG_HAS_ETH0 |
540 | #define CONFIG_HAS_ETH1 | |
541 | #define CONFIG_HAS_ETH2 | |
542 | #endif /* CONFIG_TSEC_ENET */ | |
543 | ||
544 | #ifdef CONFIG_QE | |
545 | /* QE microcode/firmware address */ | |
dcf1d774 | 546 | #define CONFIG_SYS_QE_FW_ADDR 0xefec0000 |
f2717b47 | 547 | #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000 |
14aa71e6 LY |
548 | #endif /* CONFIG_QE */ |
549 | ||
14aa71e6 LY |
550 | /* |
551 | * Environment | |
552 | */ | |
a09fea1d | 553 | #if defined(CONFIG_SDCARD) |
4394d0c2 | 554 | #define CONFIG_FSL_FIXED_MMC_LOCATION |
88718be3 | 555 | #elif defined(CONFIG_MTD_RAW_NAND) |
a09fea1d | 556 | #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) |
62c6ef33 | 557 | #ifdef CONFIG_TPL_BUILD |
a09fea1d | 558 | #define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10)) |
62c6ef33 | 559 | #endif |
a796e72c | 560 | #elif defined(CONFIG_SYS_RAMBOOT) |
a09fea1d | 561 | #define SPL_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000) |
14aa71e6 LY |
562 | #endif |
563 | ||
564 | #define CONFIG_LOADS_ECHO /* echo on for serial download */ | |
565 | #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */ | |
566 | ||
14aa71e6 LY |
567 | /* |
568 | * USB | |
569 | */ | |
570 | #define CONFIG_HAS_FSL_DR_USB | |
571 | ||
572 | #if defined(CONFIG_HAS_FSL_DR_USB) | |
8850c5d5 | 573 | #ifdef CONFIG_USB_EHCI_HCD |
14aa71e6 LY |
574 | #define CONFIG_EHCI_HCD_INIT_AFTER_RESET |
575 | #define CONFIG_USB_EHCI_FSL | |
14aa71e6 LY |
576 | #endif |
577 | #endif | |
578 | ||
f404b66c | 579 | #if defined(CONFIG_TARGET_P1020RDB_PD) |
80ba6a6f | 580 | #define CONFIG_USB_MAX_CONTROLLER_COUNT 1 |
581 | #endif | |
582 | ||
14aa71e6 | 583 | #ifdef CONFIG_MMC |
14aa71e6 | 584 | #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR |
14aa71e6 LY |
585 | #endif |
586 | ||
14aa71e6 LY |
587 | #undef CONFIG_WATCHDOG /* watchdog disabled */ |
588 | ||
589 | /* | |
590 | * Miscellaneous configurable options | |
591 | */ | |
14aa71e6 | 592 | #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */ |
14aa71e6 LY |
593 | |
594 | /* | |
595 | * For booting Linux, the board info and command line data | |
596 | * have to be in the first 64 MB of memory, since this is | |
597 | * the maximum mapped by the Linux kernel during initialization. | |
598 | */ | |
599 | #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory for Linux*/ | |
600 | #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */ | |
601 | ||
602 | #if defined(CONFIG_CMD_KGDB) | |
603 | #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */ | |
14aa71e6 LY |
604 | #endif |
605 | ||
606 | /* | |
607 | * Environment Configuration | |
608 | */ | |
5bc0543d | 609 | #define CONFIG_HOSTNAME "unknown" |
8b3637c6 | 610 | #define CONFIG_ROOTPATH "/opt/nfsroot" |
b3f44c21 | 611 | #define CONFIG_BOOTFILE "uImage" |
14aa71e6 LY |
612 | #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */ |
613 | ||
614 | /* default location for tftp and bootm */ | |
615 | #define CONFIG_LOADADDR 1000000 | |
616 | ||
14aa71e6 LY |
617 | #ifdef __SW_BOOT_NOR |
618 | #define __NOR_RST_CMD \ | |
619 | norboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NOR 1; \ | |
620 | i2c mw 18 3 __SW_BOOT_MASK 1; reset | |
621 | #endif | |
622 | #ifdef __SW_BOOT_SPI | |
623 | #define __SPI_RST_CMD \ | |
624 | spiboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SPI 1; \ | |
625 | i2c mw 18 3 __SW_BOOT_MASK 1; reset | |
626 | #endif | |
627 | #ifdef __SW_BOOT_SD | |
628 | #define __SD_RST_CMD \ | |
629 | sdboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_SD 1; \ | |
630 | i2c mw 18 3 __SW_BOOT_MASK 1; reset | |
631 | #endif | |
632 | #ifdef __SW_BOOT_NAND | |
633 | #define __NAND_RST_CMD \ | |
634 | nandboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_NAND 1; \ | |
635 | i2c mw 18 3 __SW_BOOT_MASK 1; reset | |
636 | #endif | |
637 | #ifdef __SW_BOOT_PCIE | |
638 | #define __PCIE_RST_CMD \ | |
639 | pciboot=i2c dev 1; i2c mw 18 1 __SW_BOOT_PCIE 1; \ | |
640 | i2c mw 18 3 __SW_BOOT_MASK 1; reset | |
641 | #endif | |
642 | ||
643 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
644 | "netdev=eth0\0" \ | |
5368c55d | 645 | "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \ |
14aa71e6 LY |
646 | "loadaddr=1000000\0" \ |
647 | "bootfile=uImage\0" \ | |
648 | "tftpflash=tftpboot $loadaddr $uboot; " \ | |
5368c55d MV |
649 | "protect off " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ |
650 | "erase " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ | |
651 | "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize; " \ | |
652 | "protect on " __stringify(CONFIG_SYS_TEXT_BASE) " +$filesize; " \ | |
653 | "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) " $filesize\0" \ | |
14aa71e6 LY |
654 | "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0" \ |
655 | "consoledev=ttyS0\0" \ | |
656 | "ramdiskaddr=2000000\0" \ | |
657 | "ramdiskfile=rootfs.ext2.gz.uboot\0" \ | |
b24a4f62 | 658 | "fdtaddr=1e00000\0" \ |
14aa71e6 LY |
659 | "bdev=sda1\0" \ |
660 | "jffs2nor=mtdblock3\0" \ | |
661 | "norbootaddr=ef080000\0" \ | |
662 | "norfdtaddr=ef040000\0" \ | |
663 | "jffs2nand=mtdblock9\0" \ | |
664 | "nandbootaddr=100000\0" \ | |
665 | "nandfdtaddr=80000\0" \ | |
666 | "ramdisk_size=120000\0" \ | |
667 | "map_lowernorbank=i2c dev 1; i2c mw 18 1 02 1; i2c mw 18 3 fd 1\0" \ | |
668 | "map_uppernorbank=i2c dev 1; i2c mw 18 1 00 1; i2c mw 18 3 fd 1\0" \ | |
993c104d | 669 | __stringify(__VSCFW_ADDR)"\0" \ |
5368c55d MV |
670 | __stringify(__NOR_RST_CMD)"\0" \ |
671 | __stringify(__SPI_RST_CMD)"\0" \ | |
672 | __stringify(__SD_RST_CMD)"\0" \ | |
673 | __stringify(__NAND_RST_CMD)"\0" \ | |
674 | __stringify(__PCIE_RST_CMD)"\0" | |
14aa71e6 | 675 | |
7ae1b080 | 676 | #define NFSBOOTCOMMAND \ |
14aa71e6 LY |
677 | "setenv bootargs root=/dev/nfs rw " \ |
678 | "nfsroot=$serverip:$rootpath " \ | |
679 | "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \ | |
680 | "console=$consoledev,$baudrate $othbootargs;" \ | |
681 | "tftp $loadaddr $bootfile;" \ | |
682 | "tftp $fdtaddr $fdtfile;" \ | |
683 | "bootm $loadaddr - $fdtaddr" | |
684 | ||
7ae1b080 | 685 | #define HDBOOT \ |
14aa71e6 LY |
686 | "setenv bootargs root=/dev/$bdev rw rootdelay=30 " \ |
687 | "console=$consoledev,$baudrate $othbootargs;" \ | |
688 | "usb start;" \ | |
689 | "ext2load usb 0:1 $loadaddr /boot/$bootfile;" \ | |
690 | "ext2load usb 0:1 $fdtaddr /boot/$fdtfile;" \ | |
691 | "bootm $loadaddr - $fdtaddr" | |
692 | ||
693 | #define CONFIG_USB_FAT_BOOT \ | |
694 | "setenv bootargs root=/dev/ram rw " \ | |
695 | "console=$consoledev,$baudrate $othbootargs " \ | |
696 | "ramdisk_size=$ramdisk_size;" \ | |
697 | "usb start;" \ | |
698 | "fatload usb 0:2 $loadaddr $bootfile;" \ | |
699 | "fatload usb 0:2 $fdtaddr $fdtfile;" \ | |
700 | "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \ | |
701 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
702 | ||
703 | #define CONFIG_USB_EXT2_BOOT \ | |
704 | "setenv bootargs root=/dev/ram rw " \ | |
705 | "console=$consoledev,$baudrate $othbootargs " \ | |
706 | "ramdisk_size=$ramdisk_size;" \ | |
707 | "usb start;" \ | |
708 | "ext2load usb 0:4 $loadaddr $bootfile;" \ | |
709 | "ext2load usb 0:4 $fdtaddr $fdtfile;" \ | |
710 | "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \ | |
711 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
712 | ||
713 | #define CONFIG_NORBOOT \ | |
714 | "setenv bootargs root=/dev/$jffs2nor rw " \ | |
715 | "console=$consoledev,$baudrate rootfstype=jffs2 $othbootargs;" \ | |
716 | "bootm $norbootaddr - $norfdtaddr" | |
717 | ||
7ae1b080 | 718 | #define RAMBOOTCOMMAND \ |
14aa71e6 LY |
719 | "setenv bootargs root=/dev/ram rw " \ |
720 | "console=$consoledev,$baudrate $othbootargs " \ | |
721 | "ramdisk_size=$ramdisk_size;" \ | |
722 | "tftp $ramdiskaddr $ramdiskfile;" \ | |
723 | "tftp $loadaddr $bootfile;" \ | |
724 | "tftp $fdtaddr $fdtfile;" \ | |
725 | "bootm $loadaddr $ramdiskaddr $fdtaddr" | |
726 | ||
7ae1b080 | 727 | #define CONFIG_BOOTCOMMAND HDBOOT |
14aa71e6 LY |
728 | |
729 | #endif /* __CONFIG_H */ |