]>
Commit | Line | Data |
---|---|---|
83d290c5 | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
b8d41dda RM |
2 | /* |
3 | * Bluewater Systems Snapper 9260 and 9G20 modules | |
4 | * | |
5 | * (C) Copyright 2011 Bluewater Systems | |
6 | * Author: Andre Renaud <[email protected]> | |
7 | * Author: Ryan Mallon <[email protected]> | |
b8d41dda RM |
8 | */ |
9 | ||
10 | #ifndef __CONFIG_H | |
11 | #define __CONFIG_H | |
12 | ||
13 | /* SoC type is defined in boards.cfg */ | |
14 | #include <asm/hardware.h> | |
1ace4022 | 15 | #include <linux/sizes.h> |
b8d41dda | 16 | |
b8d41dda RM |
17 | /* ARM asynchronous clock */ |
18 | #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 /* External Crystal, in Hz */ | |
19 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 | |
b8d41dda RM |
20 | |
21 | /* CPU */ | |
b8d41dda RM |
22 | |
23 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ | |
24 | #define CONFIG_SETUP_MEMORY_TAGS | |
25 | #define CONFIG_INITRD_TAG | |
26 | #define CONFIG_SKIP_LOWLEVEL_INIT | |
b8d41dda RM |
27 | |
28 | /* SDRAM */ | |
b8d41dda RM |
29 | #define CONFIG_SYS_SDRAM_BASE ATMEL_BASE_CS1 |
30 | #define CONFIG_SYS_SDRAM_SIZE (64 * 1024 * 1024) /* 64MB */ | |
31 | #define CONFIG_SYS_INIT_SP_ADDR (ATMEL_BASE_SRAM1 + 0x1000 - \ | |
32 | GENERATED_GBL_DATA_SIZE) | |
33 | ||
34 | /* Mem test settings */ | |
35 | #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE | |
36 | #define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + (1024 * 1024)) | |
37 | ||
38 | /* NAND Flash */ | |
b8d41dda RM |
39 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
40 | #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 | |
41 | #define CONFIG_SYS_NAND_DBW_8 | |
42 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) /* AD21 */ | |
43 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) /* AD22 */ | |
44 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 | |
45 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC13 | |
46 | ||
47 | /* Ethernet */ | |
48 | #define CONFIG_MACB | |
49 | #define CONFIG_RMII | |
b8d41dda RM |
50 | #define CONFIG_NET_RETRY_COUNT 20 |
51 | #define CONFIG_RESET_PHY_R | |
4535a24c | 52 | #define CONFIG_AT91_WANTS_COMMON_PHY |
b8d41dda RM |
53 | #define CONFIG_TFTP_PORT |
54 | #define CONFIG_TFTP_TSIZE | |
55 | ||
56 | /* USB */ | |
57 | #define CONFIG_USB_ATMEL | |
dcd2f1a0 | 58 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
b8d41dda | 59 | #define CONFIG_USB_OHCI_NEW |
b8d41dda RM |
60 | #define CONFIG_SYS_USB_OHCI_CPU_INIT |
61 | #define CONFIG_SYS_USB_OHCI_REGS_BASE ATMEL_UHP_BASE | |
62 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9260" | |
63 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 | |
b8d41dda RM |
64 | |
65 | /* GPIOs and IO expander */ | |
b8d41dda RM |
66 | #define CONFIG_ATMEL_LEGACY |
67 | #define CONFIG_AT91_GPIO | |
68 | #define CONFIG_AT91_GPIO_PULLUP 1 | |
69 | #define CONFIG_PCA953X | |
70 | #define CONFIG_SYS_I2C_PCA953X_ADDR 0x28 | |
71 | #define CONFIG_SYS_I2C_PCA953X_WIDTH { {0x28, 16} } | |
72 | ||
73 | /* UARTs/Serial console */ | |
74 | #define CONFIG_ATMEL_USART | |
1a1927f3 | 75 | #ifndef CONFIG_DM_SERIAL |
b8d41dda RM |
76 | #define CONFIG_USART_BASE ATMEL_BASE_DBGU |
77 | #define CONFIG_USART_ID ATMEL_ID_SYS | |
1a1927f3 | 78 | #endif |
b8d41dda RM |
79 | |
80 | /* I2C - Bit-bashed */ | |
ea818dbb HS |
81 | #define CONFIG_SYS_I2C |
82 | #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */ | |
83 | #define CONFIG_SYS_I2C_SOFT_SPEED 100000 | |
84 | #define CONFIG_SYS_I2C_SOFT_SLAVE 0x7F | |
b8d41dda | 85 | #define CONFIG_SOFT_I2C_READ_REPEATED_START |
b8d41dda RM |
86 | #define I2C_INIT do { \ |
87 | at91_set_gpio_output(AT91_PIN_PA23, 1); \ | |
88 | at91_set_gpio_output(AT91_PIN_PA24, 1); \ | |
89 | at91_set_pio_multi_drive(AT91_PIO_PORTA, 23, 1); \ | |
90 | at91_set_pio_multi_drive(AT91_PIO_PORTA, 24, 1); \ | |
91 | } while (0) | |
92 | #define I2C_SOFT_DECLARATIONS | |
93 | #define I2C_ACTIVE | |
94 | #define I2C_TRISTATE at91_set_gpio_input(AT91_PIN_PA23, 1); | |
95 | #define I2C_READ at91_get_gpio_value(AT91_PIN_PA23); | |
96 | #define I2C_SDA(bit) do { \ | |
97 | if (bit) { \ | |
98 | at91_set_gpio_input(AT91_PIN_PA23, 1); \ | |
99 | } else { \ | |
100 | at91_set_gpio_output(AT91_PIN_PA23, 1); \ | |
101 | at91_set_gpio_value(AT91_PIN_PA23, bit); \ | |
102 | } \ | |
103 | } while (0) | |
104 | #define I2C_SCL(bit) at91_set_pio_value(AT91_PIO_PORTA, 24, bit) | |
105 | #define I2C_DELAY udelay(2) | |
106 | ||
107 | /* Boot options */ | |
108 | #define CONFIG_SYS_LOAD_ADDR 0x23000000 | |
b8d41dda RM |
109 | |
110 | #define CONFIG_BOOTP_BOOTFILESIZE | |
b8d41dda RM |
111 | |
112 | /* Environment settings */ | |
b8d41dda | 113 | #define CONFIG_ENV_OVERWRITE |
b8d41dda RM |
114 | |
115 | /* Console settings */ | |
b8d41dda RM |
116 | |
117 | /* U-Boot memory settings */ | |
118 | #define CONFIG_SYS_MALLOC_LEN (1 << 20) | |
b8d41dda | 119 | |
b8d41dda | 120 | #endif /* __CONFIG_H */ |