]>
Commit | Line | Data |
---|---|---|
041b1dea WD |
1 | /* |
2 | * linux/include/asm-arm/io.h | |
3 | * | |
4 | * Copyright (C) 1996-2000 Russell King | |
5 | * | |
6 | * This program is free software; you can redistribute it and/or modify | |
7 | * it under the terms of the GNU General Public License version 2 as | |
8 | * published by the Free Software Foundation. | |
9 | * | |
10 | * Modifications: | |
11 | * 16-Sep-1996 RMK Inlined the inx/outx functions & optimised for both | |
12 | * constant addresses and variable addresses. | |
13 | * 04-Dec-1997 RMK Moved a lot of this stuff to the new architecture | |
14 | * specific IO header files. | |
15 | * 27-Mar-1999 PJB Second parameter of memcpy_toio is const.. | |
16 | * 04-Apr-1999 PJB Added check_signature. | |
17 | * 12-Dec-1999 RMK More cleanups | |
18 | * 18-Jun-2000 RMK Removed virt_to_* and friends definitions | |
19 | */ | |
20 | #ifndef __ASM_ARM_IO_H | |
21 | #define __ASM_ARM_IO_H | |
22 | ||
b783edae WD |
23 | #ifdef __KERNEL__ |
24 | ||
041b1dea WD |
25 | #include <linux/types.h> |
26 | #include <asm/byteorder.h> | |
27 | #include <asm/memory.h> | |
b783edae | 28 | #if 0 /* XXX###XXX */ |
041b1dea | 29 | #include <asm/arch/hardware.h> |
b783edae | 30 | #endif /* XXX###XXX */ |
041b1dea WD |
31 | |
32 | /* | |
33 | * Generic virtual read/write. Note that we don't support half-word | |
34 | * read/writes. We define __arch_*[bl] here, and leave __arch_*w | |
35 | * to the architecture specific code. | |
36 | */ | |
37 | #define __arch_getb(a) (*(volatile unsigned char *)(a)) | |
38 | #define __arch_getl(a) (*(volatile unsigned int *)(a)) | |
39 | ||
40 | #define __arch_putb(v,a) (*(volatile unsigned char *)(a) = (v)) | |
41 | #define __arch_putl(v,a) (*(volatile unsigned int *)(a) = (v)) | |
42 | ||
43 | extern void __raw_writesb(unsigned int addr, const void *data, int bytelen); | |
44 | extern void __raw_writesw(unsigned int addr, const void *data, int wordlen); | |
45 | extern void __raw_writesl(unsigned int addr, const void *data, int longlen); | |
46 | ||
47 | extern void __raw_readsb(unsigned int addr, void *data, int bytelen); | |
48 | extern void __raw_readsw(unsigned int addr, void *data, int wordlen); | |
49 | extern void __raw_readsl(unsigned int addr, void *data, int longlen); | |
50 | ||
51 | #define __raw_writeb(v,a) __arch_putb(v,a) | |
52 | #define __raw_writew(v,a) __arch_putw(v,a) | |
53 | #define __raw_writel(v,a) __arch_putl(v,a) | |
54 | ||
55 | #define __raw_readb(a) __arch_getb(a) | |
56 | #define __raw_readw(a) __arch_getw(a) | |
57 | #define __raw_readl(a) __arch_getl(a) | |
58 | ||
59 | /* | |
60 | * The compiler seems to be incapable of optimising constants | |
61 | * properly. Spell it out to the compiler in some cases. | |
62 | * These are only valid for small values of "off" (< 1<<12) | |
63 | */ | |
64 | #define __raw_base_writeb(val,base,off) __arch_base_putb(val,base,off) | |
65 | #define __raw_base_writew(val,base,off) __arch_base_putw(val,base,off) | |
66 | #define __raw_base_writel(val,base,off) __arch_base_putl(val,base,off) | |
67 | ||
68 | #define __raw_base_readb(base,off) __arch_base_getb(base,off) | |
69 | #define __raw_base_readw(base,off) __arch_base_getw(base,off) | |
70 | #define __raw_base_readl(base,off) __arch_base_getl(base,off) | |
71 | ||
72 | /* | |
73 | * Now, pick up the machine-defined IO definitions | |
74 | */ | |
b783edae | 75 | #if 0 /* XXX###XXX */ |
041b1dea | 76 | #include <asm/arch/io.h> |
b783edae | 77 | #endif /* XXX###XXX */ |
041b1dea WD |
78 | |
79 | /* | |
06d01dbe WD |
80 | * IO port access primitives |
81 | * ------------------------- | |
82 | * | |
83 | * The ARM doesn't have special IO access instructions; all IO is memory | |
84 | * mapped. Note that these are defined to perform little endian accesses | |
85 | * only. Their primary purpose is to access PCI and ISA peripherals. | |
86 | * | |
87 | * Note that for a big endian machine, this implies that the following | |
88 | * big endian mode connectivity is in place, as described by numerious | |
89 | * ARM documents: | |
90 | * | |
91 | * PCI: D0-D7 D8-D15 D16-D23 D24-D31 | |
92 | * ARM: D24-D31 D16-D23 D8-D15 D0-D7 | |
93 | * | |
94 | * The machine specific io.h include defines __io to translate an "IO" | |
95 | * address to a memory address. | |
041b1dea WD |
96 | * |
97 | * Note that we prevent GCC re-ordering or caching values in expressions | |
98 | * by introducing sequence points into the in*() definitions. Note that | |
99 | * __raw_* do not guarantee this behaviour. | |
06d01dbe WD |
100 | * |
101 | * The {in,out}[bwl] macros are for emulating x86-style PCI/ISA IO space. | |
041b1dea WD |
102 | */ |
103 | #ifdef __io | |
104 | #define outb(v,p) __raw_writeb(v,__io(p)) | |
06d01dbe WD |
105 | #define outw(v,p) __raw_writew(cpu_to_le16(v),__io(p)) |
106 | #define outl(v,p) __raw_writel(cpu_to_le32(v),__io(p)) | |
041b1dea | 107 | |
06d01dbe WD |
108 | #define inb(p) ({ unsigned int __v = __raw_readb(__io(p)); __v; }) |
109 | #define inw(p) ({ unsigned int __v = le16_to_cpu(__raw_readw(__io(p))); __v; }) | |
110 | #define inl(p) ({ unsigned int __v = le32_to_cpu(__raw_readl(__io(p))); __v; }) | |
041b1dea WD |
111 | |
112 | #define outsb(p,d,l) __raw_writesb(__io(p),d,l) | |
113 | #define outsw(p,d,l) __raw_writesw(__io(p),d,l) | |
114 | #define outsl(p,d,l) __raw_writesl(__io(p),d,l) | |
115 | ||
116 | #define insb(p,d,l) __raw_readsb(__io(p),d,l) | |
117 | #define insw(p,d,l) __raw_readsw(__io(p),d,l) | |
118 | #define insl(p,d,l) __raw_readsl(__io(p),d,l) | |
119 | #endif | |
120 | ||
121 | #define outb_p(val,port) outb((val),(port)) | |
122 | #define outw_p(val,port) outw((val),(port)) | |
123 | #define outl_p(val,port) outl((val),(port)) | |
124 | #define inb_p(port) inb((port)) | |
125 | #define inw_p(port) inw((port)) | |
126 | #define inl_p(port) inl((port)) | |
127 | ||
128 | #define outsb_p(port,from,len) outsb(port,from,len) | |
129 | #define outsw_p(port,from,len) outsw(port,from,len) | |
130 | #define outsl_p(port,from,len) outsl(port,from,len) | |
131 | #define insb_p(port,to,len) insb(port,to,len) | |
132 | #define insw_p(port,to,len) insw(port,to,len) | |
133 | #define insl_p(port,to,len) insl(port,to,len) | |
134 | ||
135 | /* | |
136 | * ioremap and friends. | |
137 | * | |
138 | * ioremap takes a PCI memory address, as specified in | |
139 | * linux/Documentation/IO-mapping.txt. If you want a | |
140 | * physical address, use __ioremap instead. | |
141 | */ | |
142 | extern void * __ioremap(unsigned long offset, size_t size, unsigned long flags); | |
143 | extern void __iounmap(void *addr); | |
144 | ||
145 | /* | |
146 | * Generic ioremap support. | |
147 | * | |
148 | * Define: | |
149 | * iomem_valid_addr(off,size) | |
150 | * iomem_to_phys(off) | |
151 | */ | |
152 | #ifdef iomem_valid_addr | |
153 | #define __arch_ioremap(off,sz,nocache) \ | |
154 | ({ \ | |
155 | unsigned long _off = (off), _size = (sz); \ | |
156 | void *_ret = (void *)0; \ | |
157 | if (iomem_valid_addr(_off, _size)) \ | |
158 | _ret = __ioremap(iomem_to_phys(_off),_size,0); \ | |
159 | _ret; \ | |
160 | }) | |
161 | ||
162 | #define __arch_iounmap __iounmap | |
163 | #endif | |
164 | ||
165 | #define ioremap(off,sz) __arch_ioremap((off),(sz),0) | |
166 | #define ioremap_nocache(off,sz) __arch_ioremap((off),(sz),1) | |
167 | #define iounmap(_addr) __arch_iounmap(_addr) | |
168 | ||
169 | /* | |
170 | * DMA-consistent mapping functions. These allocate/free a region of | |
171 | * uncached, unwrite-buffered mapped memory space for use with DMA | |
172 | * devices. This is the "generic" version. The PCI specific version | |
173 | * is in pci.h | |
174 | */ | |
175 | extern void *consistent_alloc(int gfp, size_t size, dma_addr_t *handle); | |
176 | extern void consistent_free(void *vaddr, size_t size, dma_addr_t handle); | |
177 | extern void consistent_sync(void *vaddr, size_t size, int rw); | |
178 | ||
179 | /* | |
180 | * String version of IO memory access ops: | |
181 | */ | |
182 | extern void _memcpy_fromio(void *, unsigned long, size_t); | |
183 | extern void _memcpy_toio(unsigned long, const void *, size_t); | |
184 | extern void _memset_io(unsigned long, int, size_t); | |
185 | ||
186 | extern void __readwrite_bug(const char *fn); | |
187 | ||
188 | /* | |
189 | * If this architecture has PCI memory IO, then define the read/write | |
190 | * macros. These should only be used with the cookie passed from | |
191 | * ioremap. | |
192 | */ | |
193 | #ifdef __mem_pci | |
194 | ||
06d01dbe WD |
195 | #define readb(c) ({ unsigned int __v = __raw_readb(__mem_pci(c)); __v; }) |
196 | #define readw(c) ({ unsigned int __v = le16_to_cpu(__raw_readw(__mem_pci(c))); __v; }) | |
197 | #define readl(c) ({ unsigned int __v = le32_to_cpu(__raw_readl(__mem_pci(c))); __v; }) | |
041b1dea | 198 | |
06d01dbe WD |
199 | #define writeb(v,c) __raw_writeb(v,__mem_pci(c)) |
200 | #define writew(v,c) __raw_writew(cpu_to_le16(v),__mem_pci(c)) | |
201 | #define writel(v,c) __raw_writel(cpu_to_le32(v),__mem_pci(c)) | |
041b1dea | 202 | |
06d01dbe WD |
203 | #define memset_io(c,v,l) _memset_io(__mem_pci(c),(v),(l)) |
204 | #define memcpy_fromio(a,c,l) _memcpy_fromio((a),__mem_pci(c),(l)) | |
205 | #define memcpy_toio(c,a,l) _memcpy_toio(__mem_pci(c),(a),(l)) | |
041b1dea | 206 | |
06d01dbe WD |
207 | #define eth_io_copy_and_sum(s,c,l,b) \ |
208 | eth_copy_and_sum((s),__mem_pci(c),(l),(b)) | |
041b1dea WD |
209 | |
210 | static inline int | |
211 | check_signature(unsigned long io_addr, const unsigned char *signature, | |
212 | int length) | |
213 | { | |
214 | int retval = 0; | |
215 | do { | |
216 | if (readb(io_addr) != *signature) | |
217 | goto out; | |
218 | io_addr++; | |
219 | signature++; | |
220 | length--; | |
221 | } while (length); | |
222 | retval = 1; | |
223 | out: | |
224 | return retval; | |
225 | } | |
226 | ||
227 | #elif !defined(readb) | |
228 | ||
229 | #define readb(addr) (__readwrite_bug("readb"),0) | |
230 | #define readw(addr) (__readwrite_bug("readw"),0) | |
231 | #define readl(addr) (__readwrite_bug("readl"),0) | |
232 | #define writeb(v,addr) __readwrite_bug("writeb") | |
233 | #define writew(v,addr) __readwrite_bug("writew") | |
234 | #define writel(v,addr) __readwrite_bug("writel") | |
235 | ||
236 | #define eth_io_copy_and_sum(a,b,c,d) __readwrite_bug("eth_io_copy_and_sum") | |
237 | ||
238 | #define check_signature(io,sig,len) (0) | |
239 | ||
240 | #endif /* __mem_pci */ | |
241 | ||
041b1dea WD |
242 | /* |
243 | * If this architecture has ISA IO, then define the isa_read/isa_write | |
244 | * macros. | |
245 | */ | |
246 | #ifdef __mem_isa | |
247 | ||
248 | #define isa_readb(addr) __raw_readb(__mem_isa(addr)) | |
249 | #define isa_readw(addr) __raw_readw(__mem_isa(addr)) | |
250 | #define isa_readl(addr) __raw_readl(__mem_isa(addr)) | |
251 | #define isa_writeb(val,addr) __raw_writeb(val,__mem_isa(addr)) | |
252 | #define isa_writew(val,addr) __raw_writew(val,__mem_isa(addr)) | |
253 | #define isa_writel(val,addr) __raw_writel(val,__mem_isa(addr)) | |
254 | #define isa_memset_io(a,b,c) _memset_io(__mem_isa(a),(b),(c)) | |
255 | #define isa_memcpy_fromio(a,b,c) _memcpy_fromio((a),__mem_isa(b),(c)) | |
256 | #define isa_memcpy_toio(a,b,c) _memcpy_toio(__mem_isa((a)),(b),(c)) | |
257 | ||
258 | #define isa_eth_io_copy_and_sum(a,b,c,d) \ | |
259 | eth_copy_and_sum((a),__mem_isa(b),(c),(d)) | |
260 | ||
261 | static inline int | |
262 | isa_check_signature(unsigned long io_addr, const unsigned char *signature, | |
263 | int length) | |
264 | { | |
265 | int retval = 0; | |
266 | do { | |
267 | if (isa_readb(io_addr) != *signature) | |
268 | goto out; | |
269 | io_addr++; | |
270 | signature++; | |
271 | length--; | |
272 | } while (length); | |
273 | retval = 1; | |
274 | out: | |
275 | return retval; | |
276 | } | |
277 | ||
278 | #else /* __mem_isa */ | |
279 | ||
280 | #define isa_readb(addr) (__readwrite_bug("isa_readb"),0) | |
281 | #define isa_readw(addr) (__readwrite_bug("isa_readw"),0) | |
282 | #define isa_readl(addr) (__readwrite_bug("isa_readl"),0) | |
283 | #define isa_writeb(val,addr) __readwrite_bug("isa_writeb") | |
284 | #define isa_writew(val,addr) __readwrite_bug("isa_writew") | |
285 | #define isa_writel(val,addr) __readwrite_bug("isa_writel") | |
286 | #define isa_memset_io(a,b,c) __readwrite_bug("isa_memset_io") | |
287 | #define isa_memcpy_fromio(a,b,c) __readwrite_bug("isa_memcpy_fromio") | |
288 | #define isa_memcpy_toio(a,b,c) __readwrite_bug("isa_memcpy_toio") | |
289 | ||
290 | #define isa_eth_io_copy_and_sum(a,b,c,d) \ | |
291 | __readwrite_bug("isa_eth_io_copy_and_sum") | |
292 | ||
293 | #define isa_check_signature(io,sig,len) (0) | |
294 | ||
295 | #endif /* __mem_isa */ | |
b783edae | 296 | #endif /* __KERNEL__ */ |
041b1dea | 297 | #endif /* __ASM_ARM_IO_H */ |