]>
Commit | Line | Data |
---|---|---|
8449f287 ML |
1 | /* |
2 | * (C) Copyright 2008 Magnus Lilja <[email protected]> | |
3 | * | |
4 | * (C) Copyright 2004 | |
5 | * Texas Instruments. | |
6 | * Richard Woodruff <[email protected]> | |
7 | * Kshitij Gupta <[email protected]> | |
8 | * | |
9 | * Configuration settings for the Freescale i.MX31 PDK board. | |
10 | * | |
3765b3e7 | 11 | * SPDX-License-Identifier: GPL-2.0+ |
8449f287 ML |
12 | */ |
13 | ||
14 | #ifndef __CONFIG_H | |
15 | #define __CONFIG_H | |
16 | ||
86271115 | 17 | #include <asm/arch/imx-regs.h> |
38a8b3ea | 18 | |
8449f287 | 19 | /* High Level Configuration Options */ |
3fd968e9 | 20 | #define CONFIG_MX31 /* This is a mx31 */ |
8449f287 | 21 | |
e89f1f91 FE |
22 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
23 | #define CONFIG_SETUP_MEMORY_TAGS | |
24 | #define CONFIG_INITRD_TAG | |
8449f287 | 25 | |
9aa3c6a1 FE |
26 | #define CONFIG_MACH_TYPE MACH_TYPE_MX31_3DS |
27 | ||
da962b71 BT |
28 | #define CONFIG_SPL_TARGET "u-boot-with-spl.bin" |
29 | #define CONFIG_SPL_LDSCRIPT "arch/$(ARCH)/cpu/u-boot-spl.lds" | |
30 | #define CONFIG_SPL_MAX_SIZE 2048 | |
da962b71 BT |
31 | |
32 | #define CONFIG_SPL_TEXT_BASE 0x87dc0000 | |
33 | #define CONFIG_SYS_TEXT_BASE 0x87e00000 | |
34 | ||
35 | #ifndef CONFIG_SPL_BUILD | |
8449f287 | 36 | #define CONFIG_SKIP_LOWLEVEL_INIT |
d08e5ca3 | 37 | #endif |
8449f287 ML |
38 | |
39 | /* | |
40 | * Size of malloc() pool | |
41 | */ | |
38a8b3ea | 42 | #define CONFIG_SYS_MALLOC_LEN (2*CONFIG_ENV_SIZE + 2 * 128 * 1024) |
8449f287 ML |
43 | |
44 | /* | |
45 | * Hardware drivers | |
46 | */ | |
47 | ||
e89f1f91 | 48 | #define CONFIG_MXC_UART |
40f6fffe | 49 | #define CONFIG_MXC_UART_BASE UART1_BASE |
6f2a4be9 | 50 | #define CONFIG_MXC_GPIO |
8449f287 | 51 | |
e89f1f91 FE |
52 | #define CONFIG_HARD_SPI |
53 | #define CONFIG_MXC_SPI | |
8449f287 | 54 | #define CONFIG_DEFAULT_SPI_BUS 1 |
9f481e95 | 55 | #define CONFIG_DEFAULT_SPI_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
8449f287 | 56 | |
877a438a | 57 | /* PMIC Controller */ |
be3b51aa ŁM |
58 | #define CONFIG_POWER |
59 | #define CONFIG_POWER_SPI | |
60 | #define CONFIG_POWER_FSL | |
dfe5e14f SB |
61 | #define CONFIG_FSL_PMIC_BUS 1 |
62 | #define CONFIG_FSL_PMIC_CS 2 | |
63 | #define CONFIG_FSL_PMIC_CLK 1000000 | |
9f481e95 | 64 | #define CONFIG_FSL_PMIC_MODE (SPI_MODE_0 | SPI_CS_HIGH) |
877a438a | 65 | #define CONFIG_FSL_PMIC_BITLEN 32 |
4e8b7544 | 66 | #define CONFIG_RTC_MC13XXX |
8449f287 | 67 | |
8449f287 ML |
68 | /* allow to overwrite serial and ethaddr */ |
69 | #define CONFIG_ENV_OVERWRITE | |
70 | #define CONFIG_CONS_INDEX 1 | |
71 | #define CONFIG_BAUDRATE 115200 | |
8449f287 ML |
72 | |
73 | /*********************************************************** | |
74 | * Command definition | |
75 | ***********************************************************/ | |
8449f287 | 76 | #define CONFIG_CMD_DATE |
38a8b3ea | 77 | #define CONFIG_CMD_NAND |
8449f287 | 78 | |
9660e442 | 79 | #define CONFIG_BOARD_LATE_INIT |
b73850f7 | 80 | |
8449f287 ML |
81 | |
82 | #define CONFIG_EXTRA_ENV_SETTINGS \ | |
83 | "bootargs_base=setenv bootargs console=ttymxc0,115200\0" \ | |
84 | "bootargs_nfs=setenv bootargs $(bootargs) root=/dev/nfs " \ | |
85 | "ip=dhcp nfsroot=$(serverip):$(nfsrootfs),v3,tcp\0" \ | |
86 | "bootcmd=run bootcmd_net\0" \ | |
87 | "bootcmd_net=run bootargs_base bootargs_mtd bootargs_nfs; " \ | |
38a8b3ea | 88 | "tftpboot 0x81000000 uImage-mx31; bootm\0" \ |
da962b71 | 89 | "prg_uboot=tftpboot 0x81000000 u-boot-with-spl.bin; " \ |
38a8b3ea ML |
90 | "nand erase 0x0 0x40000; " \ |
91 | "nand write 0x81000000 0x0 0x40000\0" | |
8449f287 | 92 | |
e89f1f91 | 93 | #define CONFIG_SMC911X |
736fead8 | 94 | #define CONFIG_SMC911X_BASE 0xB6000000 |
e89f1f91 | 95 | #define CONFIG_SMC911X_32_BIT |
8449f287 ML |
96 | |
97 | /* | |
98 | * Miscellaneous configurable options | |
99 | */ | |
100 | #define CONFIG_SYS_LONGHELP /* undef to save memory */ | |
8449f287 | 101 | #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */ |
8449f287 ML |
102 | /* max number of command args */ |
103 | #define CONFIG_SYS_MAXARGS 16 | |
104 | /* Boot Argument Buffer Size */ | |
105 | #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE | |
106 | ||
107 | /* memtest works on */ | |
108 | #define CONFIG_SYS_MEMTEST_START 0x80000000 | |
304e49e6 | 109 | #define CONFIG_SYS_MEMTEST_END 0x80010000 |
8449f287 ML |
110 | |
111 | /* default load address */ | |
112 | #define CONFIG_SYS_LOAD_ADDR 0x81000000 | |
113 | ||
e89f1f91 | 114 | #define CONFIG_CMDLINE_EDITING |
8449f287 | 115 | |
8449f287 ML |
116 | /*----------------------------------------------------------------------- |
117 | * Physical Memory Map | |
118 | */ | |
119 | #define CONFIG_NR_DRAM_BANKS 1 | |
120 | #define PHYS_SDRAM_1 CSD0_BASE | |
121 | #define PHYS_SDRAM_1_SIZE (128 * 1024 * 1024) | |
e89f1f91 | 122 | #define CONFIG_BOARD_EARLY_INIT_F |
8449f287 | 123 | |
ed3df72d FE |
124 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1 |
125 | #define CONFIG_SYS_INIT_RAM_ADDR IRAM_BASE_ADDR | |
126 | #define CONFIG_SYS_INIT_RAM_SIZE IRAM_SIZE | |
026ca659 FE |
127 | #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \ |
128 | GENERATED_GBL_DATA_SIZE) | |
129 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \ | |
da962b71 | 130 | CONFIG_SYS_INIT_RAM_SIZE) |
ed3df72d | 131 | |
8449f287 ML |
132 | /*----------------------------------------------------------------------- |
133 | * FLASH and environment organization | |
134 | */ | |
135 | /* No NOR flash present */ | |
e89f1f91 | 136 | #define CONFIG_SYS_NO_FLASH |
8449f287 | 137 | |
e89f1f91 | 138 | #define CONFIG_ENV_IS_IN_NAND |
38a8b3ea ML |
139 | #define CONFIG_ENV_OFFSET 0x40000 |
140 | #define CONFIG_ENV_OFFSET_REDUND 0x60000 | |
141 | #define CONFIG_ENV_SIZE (128 * 1024) | |
8449f287 | 142 | |
38a8b3ea ML |
143 | /* |
144 | * NAND driver | |
145 | */ | |
146 | #define CONFIG_NAND_MXC | |
147 | #define CONFIG_MXC_NAND_REGS_BASE NFC_BASE_ADDR | |
148 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 | |
149 | #define CONFIG_SYS_NAND_BASE NFC_BASE_ADDR | |
150 | #define CONFIG_MXC_NAND_HWECC | |
151 | #define CONFIG_SYS_NAND_LARGEPAGE | |
8449f287 | 152 | |
d08e5ca3 ML |
153 | /* NAND configuration for the NAND_SPL */ |
154 | ||
a187559e | 155 | /* Start copying real U-Boot from the second page */ |
da962b71 BT |
156 | #define CONFIG_SYS_NAND_U_BOOT_OFFS CONFIG_SPL_PAD_TO |
157 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x3f800 | |
d08e5ca3 | 158 | /* Load U-Boot to this address */ |
da962b71 | 159 | #define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE |
d08e5ca3 ML |
160 | #define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST |
161 | ||
162 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 | |
163 | #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024) | |
164 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 | |
165 | #define CONFIG_SYS_NAND_SIZE (256 * 1024 * 1024) | |
166 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS 0 | |
167 | ||
d08e5ca3 ML |
168 | /* Configuration of lowlevel_init.S (clocks and SDRAM) */ |
169 | #define CCM_CCMR_SETUP 0x074B0BF5 | |
9e0081d5 BT |
170 | #define CCM_PDR0_SETUP_532MHZ (PDR0_CSI_PODF(0x3f) | PDR0_CSI_PRDF(7) | \ |
171 | PDR0_PER_PODF(7) | PDR0_HSP_PODF(3) | \ | |
172 | PDR0_NFC_PODF(5) | PDR0_IPG_PODF(1) | \ | |
173 | PDR0_MAX_PODF(3) | PDR0_MCU_PODF(0)) | |
174 | #define CCM_MPCTL_SETUP_532MHZ (PLL_PD(0) | PLL_MFD(51) | PLL_MFI(10) | \ | |
d08e5ca3 ML |
175 | PLL_MFN(12)) |
176 | ||
177 | #define ESDMISC_MDDR_SETUP 0x00000004 | |
178 | #define ESDMISC_MDDR_RESET_DL 0x0000000c | |
179 | #define ESDCFG0_MDDR_SETUP 0x006ac73a | |
180 | ||
181 | #define ESDCTL_ROW_COL (ESDCTL_SDE | ESDCTL_ROW(2) | ESDCTL_COL(2)) | |
182 | #define ESDCTL_SETTINGS (ESDCTL_ROW_COL | ESDCTL_SREFR(3) | \ | |
183 | ESDCTL_DSIZ(2) | ESDCTL_BL(1)) | |
184 | #define ESDCTL_PRECHARGE (ESDCTL_ROW_COL | ESDCTL_CMD_PRECHARGE) | |
185 | #define ESDCTL_AUTOREFRESH (ESDCTL_ROW_COL | ESDCTL_CMD_AUTOREFRESH) | |
186 | #define ESDCTL_LOADMODEREG (ESDCTL_ROW_COL | ESDCTL_CMD_LOADMODEREG) | |
187 | #define ESDCTL_RW ESDCTL_SETTINGS | |
188 | ||
8449f287 | 189 | #endif /* __CONFIG_H */ |